16d5ddbceSLemover/*************************************************************************************** 28882eb68SXin Tian* Copyright (c) 2021-2025 Beijing Institute of Open Source Chip (BOSC) 38882eb68SXin Tian* Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 58882eb68SXin Tian* Copyright (c) 2024-2025 Institute of Information Engineering, Chinese Academy of Sciences 66d5ddbceSLemover* 76d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 86d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 96d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 106d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 116d5ddbceSLemover* 126d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 136d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 146d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 156d5ddbceSLemover* 166d5ddbceSLemover* See the Mulan PSL v2 for more details. 176d5ddbceSLemover***************************************************************************************/ 186d5ddbceSLemover 196d5ddbceSLemoverpackage xiangshan.cache.mmu 206d5ddbceSLemover 218891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 226d5ddbceSLemoverimport chisel3._ 236d5ddbceSLemoverimport chisel3.util._ 246d5ddbceSLemoverimport xiangshan._ 256d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 266d5ddbceSLemoverimport utils._ 273c02ee8fSwakafaimport utility._ 286d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 296d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 30b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 316d5ddbceSLemover 3292e3bfefSLemover/** Page Table Walk is divided into two parts 3392e3bfefSLemover * One, PTW: page walk for pde, except for leaf entries, one by one 3492e3bfefSLemover * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel 356d5ddbceSLemover */ 3692e3bfefSLemover 3792e3bfefSLemover 3892e3bfefSLemover/** PTW : page table walker 3992e3bfefSLemover * a finite state machine 4092e3bfefSLemover * only take 1GB and 2MB page walks 4192e3bfefSLemover * or in other words, except the last level(leaf) 4292e3bfefSLemover **/ 4392e3bfefSLemoverclass PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 446d5ddbceSLemover val req = Flipped(DecoupledIO(new Bundle { 4545f497a4Shappy-lx val req_info = new L2TlbInnerBundle() 463ea4388cSHaoyuan Feng val l3Hit = if (EnableSv48) Some(new Bool()) else None 473ea4388cSHaoyuan Feng val l2Hit = Bool() 4897929664SXiaokun-Pei val ppn = UInt(ptePPNLen.W) 4930104977Speixiaokun val stage1Hit = Bool() 5030104977Speixiaokun val stage1 = new PtwMergeResp 518882eb68SXin Tian val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 528882eb68SXin Tian val jmp_bitmap_check = Bool() // super page in PtwCache ptw hit, but need bitmap check 538882eb68SXin Tian val pte = UInt(XLEN.W) // Page Table Entry 548882eb68SXin Tian val cfs = Vec(tlbcontiguous, Bool()) // Bitmap Check Failed Vector 558882eb68SXin Tian val SPlevel = UInt(log2Up(Level).W) 568882eb68SXin Tian }) 576d5ddbceSLemover })) 586d5ddbceSLemover val resp = DecoupledIO(new Bundle { 59bc063562SLemover val source = UInt(bSourceWidth.W) 60eb4bf3f2Speixiaokun val s2xlate = UInt(2.W) 6163632028SHaoyuan Feng val resp = new PtwMergeResp 62d0de7e4aSpeixiaokun val h_resp = new HptwResp 636d5ddbceSLemover }) 646d5ddbceSLemover 6592e3bfefSLemover val llptw = DecoupledIO(new LLPTWInBundle()) 669c503409SLemover // NOTE: llptw change from "connect to llptw" to "connect to page cache" 679c503409SLemover // to avoid corner case that caused duplicate entries 68cc5a5f22SLemover 69d0de7e4aSpeixiaokun val hptw = new Bundle { 70d0de7e4aSpeixiaokun val req = DecoupledIO(new Bundle { 71eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 72d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 7397929664SXiaokun-Pei val gvpn = UInt(ptePPNLen.W) 74d0de7e4aSpeixiaokun }) 75d0de7e4aSpeixiaokun val resp = Flipped(Valid(new Bundle { 76d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 77d0de7e4aSpeixiaokun })) 78d0de7e4aSpeixiaokun } 796d5ddbceSLemover val mem = new Bundle { 80b848eea5SLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 815854c1edSLemover val resp = Flipped(ValidIO(UInt(XLEN.W))) 82cc5a5f22SLemover val mask = Input(Bool()) 836d5ddbceSLemover } 84b6982e83SLemover val pmp = new Bundle { 85b6982e83SLemover val req = ValidIO(new PMPReqBundle()) 86b6982e83SLemover val resp = Flipped(new PMPRespBundle()) 87b6982e83SLemover } 886d5ddbceSLemover 896d5ddbceSLemover val refill = Output(new Bundle { 9045f497a4Shappy-lx val req_info = new L2TlbInnerBundle() 913ea4388cSHaoyuan Feng val level = UInt(log2Up(Level + 1).W) 926d5ddbceSLemover }) 938882eb68SXin Tian val bitmap = Option.when(HasBitmapCheck)(new Bundle { 948882eb68SXin Tian val req = DecoupledIO(new bitmapReqBundle()) 958882eb68SXin Tian val resp = Flipped(DecoupledIO(new bitmapRespBundle())) 968882eb68SXin Tian }) 976d5ddbceSLemover} 986d5ddbceSLemover 9992e3bfefSLemoverclass PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 10092e3bfefSLemover val io = IO(new PTWIO) 1016d5ddbceSLemover val sfence = io.sfence 1026d5ddbceSLemover val mem = io.mem 103d0de7e4aSpeixiaokun val req_s2xlate = Reg(UInt(2.W)) 10403c1129fSpeixiaokun val enableS2xlate = req_s2xlate =/= noS2xlate 10503c1129fSpeixiaokun val onlyS1xlate = req_s2xlate === onlyStage1 10603c1129fSpeixiaokun val onlyS2xlate = req_s2xlate === onlyStage2 1078882eb68SXin Tian 1088882eb68SXin Tian // mbmc:bitmap csr 1098882eb68SXin Tian val mbmc = io.csr.mbmc 1108882eb68SXin Tian val bitmap_enable = (if (HasBitmapCheck) true.B else false.B) && mbmc.BME === 1.U && mbmc.CMODE === 0.U 1118882eb68SXin Tian 1123ea4388cSHaoyuan Feng val satp = Wire(new TlbSatpBundle()) 1133ea4388cSHaoyuan Feng when (io.req.fire) { 1143ea4388cSHaoyuan Feng satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp) 1153ea4388cSHaoyuan Feng } .otherwise { 1163ea4388cSHaoyuan Feng satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 1173ea4388cSHaoyuan Feng } 118dd286b6aSYanqin Li val s1Pbmte = Mux(req_s2xlate =/= noS2xlate, io.csr.hPBMTE, io.csr.mPBMTE) 1193ea4388cSHaoyuan Feng 1203ea4388cSHaoyuan Feng val mode = satp.mode 121d0de7e4aSpeixiaokun val hgatp = io.csr.hgatp 1225c5f442fSXiaokun-Pei val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 123d0de7e4aSpeixiaokun val s2xlate = enableS2xlate && !onlyS1xlate 1243ea4388cSHaoyuan Feng val level = RegInit(3.U(log2Up(Level + 1).W)) 1253ea4388cSHaoyuan Feng val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level 12697929664SXiaokun-Pei val gpf_level = RegInit(3.U(log2Up(Level + 1).W)) 12797929664SXiaokun-Pei val ppn = Reg(UInt(ptePPNLen.W)) 1284c0e0181SXiaokun-Pei val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate) 1293ea4388cSHaoyuan Feng val levelNext = level - 1.U 1303ea4388cSHaoyuan Feng val l3Hit = Reg(Bool()) 1313ea4388cSHaoyuan Feng val l2Hit = Reg(Bool()) 1328882eb68SXin Tian val jmp_bitmap_check_w = if (HasBitmapCheck) { io.req.bits.bitmapCheck.get.jmp_bitmap_check && io.req.bits.req_info.s2xlate =/= onlyStage2 } else { false.B } 1338882eb68SXin Tian val jmp_bitmap_check_r = if (HasBitmapCheck) { RegEnable(jmp_bitmap_check_w, io.req.fire) } else { false.B } 1348882eb68SXin Tian val cache_pte = Option.when(HasBitmapCheck)(RegEnable(io.req.bits.bitmapCheck.get.pte.asTypeOf(new PteBundle().cloneType), io.req.fire)) 1358882eb68SXin Tian val pte = if (HasBitmapCheck) { Mux(jmp_bitmap_check_r, cache_pte.get, io.mem.resp.bits.asTypeOf(new PteBundle().cloneType)) } else { mem.resp.bits.asTypeOf(new PteBundle()) } 1363ea4388cSHaoyuan Feng 13744b79566SXiaokun-Pei // s/w register 13844b79566SXiaokun-Pei val s_pmp_check = RegInit(true.B) 13944b79566SXiaokun-Pei val s_mem_req = RegInit(true.B) 14044b79566SXiaokun-Pei val s_llptw_req = RegInit(true.B) 14144b79566SXiaokun-Pei val w_mem_resp = RegInit(true.B) 142d0de7e4aSpeixiaokun val s_hptw_req = RegInit(true.B) 143d0de7e4aSpeixiaokun val w_hptw_resp = RegInit(true.B) 144d0de7e4aSpeixiaokun val s_last_hptw_req = RegInit(true.B) 145d0de7e4aSpeixiaokun val w_last_hptw_resp = RegInit(true.B) 14644b79566SXiaokun-Pei // for updating "level" 14744b79566SXiaokun-Pei val mem_addr_update = RegInit(false.B) 14844b79566SXiaokun-Pei 1498882eb68SXin Tian val s_bitmap_check = RegInit(true.B) 1508882eb68SXin Tian val w_bitmap_resp = RegInit(true.B) 1518882eb68SXin Tian val whether_need_bitmap_check = RegInit(false.B) 1528882eb68SXin Tian val bitmap_checkfailed = RegInit(false.B) 1538882eb68SXin Tian 15444b79566SXiaokun-Pei val idle = RegInit(true.B) 1552a906a65SHaoyuan Feng val finish = WireInit(false.B) 1566d5ddbceSLemover 157d0de7e4aSpeixiaokun val hptw_pageFault = RegInit(false.B) 158d0de7e4aSpeixiaokun val hptw_accessFault = RegInit(false.B) 159fa9d630eSXiaokun-Pei val need_last_s2xlate = RegInit(false.B) 1603222d00fSpeixiaokun val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire) 1613222d00fSpeixiaokun val stage1 = RegEnable(io.req.bits.stage1, io.req.fire) 16209280d15Speixiaokun val hptw_resp_stage2 = Reg(Bool()) 163d0de7e4aSpeixiaokun 1648882eb68SXin Tian // use accessfault repersent bitmap check failed 1658882eb68SXin Tian val pte_isAf = Mux(bitmap_enable, pte.isAf() || bitmap_checkfailed, pte.isAf()) 1668882eb68SXin Tian val ppn_af = if (HasBitmapCheck) { 1678882eb68SXin Tian Mux(enableS2xlate, Mux(onlyS1xlate, pte_isAf, false.B), pte_isAf) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high 1688882eb68SXin Tian } else { 1698882eb68SXin Tian Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf(), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high 1708882eb68SXin Tian } 171f8c4173dSHaoyuan Feng val pte_valid = RegInit(false.B) // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW 1728882eb68SXin Tian 173f8c4173dSHaoyuan Feng val pageFault = pte.isPf(level, s1Pbmte) 1747263b595SXiaokun-Pei val find_pte = pte.isLeaf() || ppn_af || pageFault 17544b79566SXiaokun-Pei val to_find_pte = level === 1.U && find_pte === false.B 176935edac4STang Haojin val source = RegEnable(io.req.bits.req_info.source, io.req.fire) 1776d5ddbceSLemover 178f8c4173dSHaoyuan Feng val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish && !(find_pte && pte_valid) 179f8c4173dSHaoyuan Feng val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp) 180f8c4173dSHaoyuan Feng 1816aa6d737SHaoyuan Feng val l3addr = Wire(UInt(ptePaddrLen.W)) 1826aa6d737SHaoyuan Feng val l2addr = Wire(UInt(ptePaddrLen.W)) 1836aa6d737SHaoyuan Feng val l1addr = Wire(UInt(ptePaddrLen.W)) 1846aa6d737SHaoyuan Feng val hptw_addr = Wire(UInt(ptePaddrLen.W)) 1853ea4388cSHaoyuan Feng val mem_addr = Wire(UInt(PAddrBits.W)) 1863ea4388cSHaoyuan Feng 1873ea4388cSHaoyuan Feng l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3)) 1883ea4388cSHaoyuan Feng if (EnableSv48) { 1893ea4388cSHaoyuan Feng when (mode === Sv48) { 1903ea4388cSHaoyuan Feng l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2)) 1913ea4388cSHaoyuan Feng } .otherwise { 1923ea4388cSHaoyuan Feng l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 1933ea4388cSHaoyuan Feng } 1943ea4388cSHaoyuan Feng } else { 1953ea4388cSHaoyuan Feng l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 1963ea4388cSHaoyuan Feng } 1973ea4388cSHaoyuan Feng l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1)) 1986aa6d737SHaoyuan Feng hptw_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr)) 1996aa6d737SHaoyuan Feng mem_addr := hptw_addr(PAddrBits - 1, 0) 20044b79566SXiaokun-Pei 20197929664SXiaokun-Pei val hptw_resp = Reg(new HptwResp) 20248639700SXu, Zefan 20348639700SXu, Zefan val update_full_gvpn_mem_resp = RegInit(false.B) 20448639700SXu, Zefan val full_gvpn_reg = Reg(UInt(ptePPNLen.W)) 20548639700SXu, Zefan val full_gvpn_wire = pte.getPPN() 20648639700SXu, Zefan val full_gvpn = Mux(update_full_gvpn_mem_resp, full_gvpn_wire, full_gvpn_reg) 20748639700SXu, Zefan 2086aa6d737SHaoyuan Feng val gpaddr = MuxCase(hptw_addr, Seq( 209faf7d50bSXiaokun-Pei (stage1Hit || onlyS2xlate) -> Cat(full_gvpn, 0.U(offLen.W)), 210faf7d50bSXiaokun-Pei !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq( 21197929664SXiaokun-Pei 3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)), 21297929664SXiaokun-Pei 2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 21397929664SXiaokun-Pei 1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0) 214dcb10e8fSBL-GS ))), 215dcb10e8fSBL-GS 0.U(offLen.W)) 216c0991f6aSpeixiaokun )) 21748639700SXu, Zefan val gvpn_gpf = 21848639700SXu, Zefan !(hptw_pageFault || hptw_accessFault ) && 21948639700SXu, Zefan Mux( 22048639700SXu, Zefan s2xlate && io.csr.hgatp.mode === Sv39x4, 22148639700SXu, Zefan full_gvpn(ptePPNLen - 1, GPAddrBitsSv39x4 - offLen) =/= 0.U, 22248639700SXu, Zefan Mux( 22348639700SXu, Zefan s2xlate && io.csr.hgatp.mode === Sv48x4, 22448639700SXu, Zefan full_gvpn(ptePPNLen - 1, GPAddrBitsSv48x4 - offLen) =/= 0.U, 22548639700SXu, Zefan false.B 22648639700SXu, Zefan ) 22748639700SXu, Zefan ) 22848639700SXu, Zefan 2298deba996SXiaokun-Pei val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf 230cda84113Speixiaokun val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 23181ed4161SJiuyue Ma val fake_h_resp = WireInit(0.U.asTypeOf(new HptwResp)) 23208ae0d20SXiaokun-Pei fake_h_resp.entry.tag := get_pn(gpaddr) 23308ae0d20SXiaokun-Pei fake_h_resp.entry.vmid.map(_ := io.csr.hgatp.vmid) 23497929664SXiaokun-Pei fake_h_resp.gpf := true.B 23597929664SXiaokun-Pei 23681ed4161SJiuyue Ma val fake_pte = WireInit(0.U.asTypeOf(new PteBundle())) 237ad8d4021SXiaokun-Pei fake_pte.perm.v := false.B // tell L1TLB this is fake pte 238d15c2433SXiaokun-Pei fake_pte.ppn := ppn(ppnLen - 1, 0) 239d15c2433SXiaokun-Pei fake_pte.ppn_high := ppn(ptePPNLen - 1, ppnLen) 240d0de7e4aSpeixiaokun 24144b79566SXiaokun-Pei io.req.ready := idle 24230104977Speixiaokun val ptw_resp = Wire(new PtwMergeResp) 2438882eb68SXin Tian ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault, false.B), accessFault || (ppn_af && !(pte_valid && (pageFault || guestFault))), Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false, not_merge = false, bitmap_checkfailed.asBool) 24444b79566SXiaokun-Pei 245fa9d630eSXiaokun-Pei val normal_resp = idle === false.B && mem_addr_update && !need_last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate ) 24609280d15Speixiaokun val stageHit_resp = idle === false.B && hptw_resp_stage2 24709280d15Speixiaokun io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp) 24844b79566SXiaokun-Pei io.resp.bits.source := source 24997929664SXiaokun-Pei io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp) 25097929664SXiaokun-Pei io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp) 2516315ba2aSpeixiaokun io.resp.bits.s2xlate := req_s2xlate 25244b79566SXiaokun-Pei 25397929664SXiaokun-Pei io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault 25444b79566SXiaokun-Pei io.llptw.bits.req_info.source := source 25544b79566SXiaokun-Pei io.llptw.bits.req_info.vpn := vpn 25682978df9Speixiaokun io.llptw.bits.req_info.s2xlate := req_s2xlate 257eb4bf3f2Speixiaokun io.llptw.bits.ppn := DontCare 2588882eb68SXin Tian if (HasBitmapCheck) { 2598882eb68SXin Tian io.llptw.bits.bitmapCheck.get.jmp_bitmap_check := DontCare 2608882eb68SXin Tian io.llptw.bits.bitmapCheck.get.ptes := DontCare 2618882eb68SXin Tian io.llptw.bits.bitmapCheck.get.cfs := DontCare 2628882eb68SXin Tian io.llptw.bits.bitmapCheck.get.hitway := DontCare 2638882eb68SXin Tian } 26444b79566SXiaokun-Pei 265b6982e83SLemover io.pmp.req.valid := DontCare // samecycle, do not use valid 266d0de7e4aSpeixiaokun io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 267b6982e83SLemover io.pmp.req.bits.size := 3.U // TODO: fix it 268b6982e83SLemover io.pmp.req.bits.cmd := TlbCmd.read 269b6982e83SLemover 2708882eb68SXin Tian if (HasBitmapCheck) { 2718882eb68SXin Tian val cache_level = RegEnable(io.req.bits.bitmapCheck.get.SPlevel, io.req.fire) 2728882eb68SXin Tian io.bitmap.get.req.valid := !s_bitmap_check 2738882eb68SXin Tian io.bitmap.get.req.bits.bmppn := pte.ppn 2748882eb68SXin Tian io.bitmap.get.req.bits.id := FsmReqID.U(bMemID.W) 2758882eb68SXin Tian io.bitmap.get.req.bits.vpn := vpn 2768882eb68SXin Tian io.bitmap.get.req.bits.level := Mux(jmp_bitmap_check_r, cache_level, level) 2778882eb68SXin Tian io.bitmap.get.req.bits.way_info := DontCare 2788882eb68SXin Tian io.bitmap.get.req.bits.hptw_bypassed := false.B 2798882eb68SXin Tian io.bitmap.get.resp.ready := !w_bitmap_resp 2808882eb68SXin Tian } 28144b79566SXiaokun-Pei mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check 282d0de7e4aSpeixiaokun mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 283bc063562SLemover mem.req.bits.id := FsmReqID.U(bMemID.W) 28483d93d53Speixiaokun mem.req.bits.hptw_bypassed := false.B 2856d5ddbceSLemover 2864ed5afbdSXiaokun-Pei io.refill.req_info.s2xlate := req_s2xlate 28745f497a4Shappy-lx io.refill.req_info.vpn := vpn 2886d5ddbceSLemover io.refill.level := level 28945f497a4Shappy-lx io.refill.req_info.source := source 2906d5ddbceSLemover 291d0de7e4aSpeixiaokun io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req 292d0de7e4aSpeixiaokun io.hptw.req.bits.id := FsmReqID.U(bMemID.W) 293dcb10e8fSBL-GS io.hptw.req.bits.gvpn := get_pn(gpaddr) 294eb4bf3f2Speixiaokun io.hptw.req.bits.source := source 295d0de7e4aSpeixiaokun 2968882eb68SXin Tian if (HasBitmapCheck) { 2978882eb68SXin Tian when (io.req.fire && jmp_bitmap_check_w) { 2988882eb68SXin Tian idle := false.B 2998882eb68SXin Tian req_s2xlate := io.req.bits.req_info.s2xlate 3008882eb68SXin Tian vpn := io.req.bits.req_info.vpn 3018882eb68SXin Tian s_bitmap_check := false.B 3028882eb68SXin Tian need_last_s2xlate := false.B 3038882eb68SXin Tian hptw_pageFault := false.B 3048882eb68SXin Tian hptw_accessFault := false.B 3058882eb68SXin Tian level := io.req.bits.bitmapCheck.get.SPlevel 3068882eb68SXin Tian pte_valid := true.B 3078882eb68SXin Tian accessFault := false.B 3088882eb68SXin Tian } 3098882eb68SXin Tian } 3108882eb68SXin Tian 3118882eb68SXin Tian when (io.req.fire && io.req.bits.stage1Hit && (if (HasBitmapCheck) !jmp_bitmap_check_w else true.B)) { 31230104977Speixiaokun idle := false.B 31361c5d636Speixiaokun req_s2xlate := io.req.bits.req_info.s2xlate 314fffcb38cSXiaokun-Pei s_last_hptw_req := false.B 31509280d15Speixiaokun hptw_resp_stage2 := false.B 316fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 3170dfe2fbdSpeixiaokun hptw_pageFault := false.B 3180dfe2fbdSpeixiaokun hptw_accessFault := false.B 31948639700SXu, Zefan full_gvpn_reg := io.req.bits.stage1.genPPN() 32030104977Speixiaokun } 321d0de7e4aSpeixiaokun 3223222d00fSpeixiaokun when (io.resp.fire && stage1Hit){ 32330104977Speixiaokun idle := true.B 32430104977Speixiaokun } 32530104977Speixiaokun 3268882eb68SXin Tian when (io.req.fire && !io.req.bits.stage1Hit && (if (HasBitmapCheck) !jmp_bitmap_check_w else true.B)) { 32744b79566SXiaokun-Pei val req = io.req.bits 3282d991346SXiaokun-Pei val gvpn_wire = Wire(UInt(ptePPNLen.W)) 3293ea4388cSHaoyuan Feng if (EnableSv48) { 3303ea4388cSHaoyuan Feng when (mode === Sv48) { 3313ea4388cSHaoyuan Feng level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 3323ea4388cSHaoyuan Feng af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 333ad8d4021SXiaokun-Pei gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 0.U)) 3343ea4388cSHaoyuan Feng ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn) 3353ea4388cSHaoyuan Feng l3Hit := req.l3Hit.get 3362d991346SXiaokun-Pei gvpn_wire := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn) 3373ea4388cSHaoyuan Feng } .otherwise { 3383ea4388cSHaoyuan Feng level := Mux(req.l2Hit, 1.U, 2.U) 3393ea4388cSHaoyuan Feng af_level := Mux(req.l2Hit, 1.U, 2.U) 340ad8d4021SXiaokun-Pei gpf_level := 0.U 3413ea4388cSHaoyuan Feng ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 3423ea4388cSHaoyuan Feng l3Hit := false.B 3432d991346SXiaokun-Pei gvpn_wire := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 3443ea4388cSHaoyuan Feng } 3453ea4388cSHaoyuan Feng } else { 3463ea4388cSHaoyuan Feng level := Mux(req.l2Hit, 1.U, 2.U) 3473ea4388cSHaoyuan Feng af_level := Mux(req.l2Hit, 1.U, 2.U) 348ad8d4021SXiaokun-Pei gpf_level := 0.U 3493ea4388cSHaoyuan Feng ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 3503ea4388cSHaoyuan Feng l3Hit := false.B 3512d991346SXiaokun-Pei gvpn_wire := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 3523ea4388cSHaoyuan Feng } 35344b79566SXiaokun-Pei vpn := io.req.bits.req_info.vpn 3543ea4388cSHaoyuan Feng l2Hit := req.l2Hit 35544b79566SXiaokun-Pei accessFault := false.B 35644b79566SXiaokun-Pei idle := false.B 357d0de7e4aSpeixiaokun hptw_pageFault := false.B 3587263b595SXiaokun-Pei hptw_accessFault := false.B 359cc72e3f5SXiaokun-Pei pte_valid := false.B 36050c7aa78Speixiaokun req_s2xlate := io.req.bits.req_info.s2xlate 361fffcb38cSXiaokun-Pei when(io.req.bits.req_info.s2xlate === onlyStage2){ 36248639700SXu, Zefan full_gvpn_reg := io.req.bits.req_info.vpn 363f284fbffSXiaokun-Pei val onlys2_gpaddr = Cat(io.req.bits.req_info.vpn, 0.U(offLen.W)) // is 50 bits, don't need to check high bits when sv48x4 is enabled 364f284fbffSXiaokun-Pei val check_gpa_high_fail = Mux(io.req.bits.req_info.s2xlate === onlyStage2 && io.csr.hgatp.mode === Sv39x4, onlys2_gpaddr(onlys2_gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, false.B) 365fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 366fffcb38cSXiaokun-Pei when(check_gpa_high_fail){ 367fffcb38cSXiaokun-Pei mem_addr_update := true.B 36808ae0d20SXiaokun-Pei }.otherwise{ 369fffcb38cSXiaokun-Pei s_last_hptw_req := false.B 370fffcb38cSXiaokun-Pei } 371fffcb38cSXiaokun-Pei }.elsewhen(io.req.bits.req_info.s2xlate === allStage){ 37248639700SXu, Zefan full_gvpn_reg := 0.U 3732d991346SXiaokun-Pei val allstage_gpaddr = Cat(gvpn_wire, 0.U(offLen.W)) 3742d991346SXiaokun-Pei val check_gpa_high_fail = Mux(io.csr.hgatp.mode === Sv39x4, allstage_gpaddr(allstage_gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, Mux(io.csr.hgatp.mode === Sv48x4, allstage_gpaddr(allstage_gpaddr.getWidth - 1, GPAddrBitsSv48x4) =/= 0.U, false.B)) 3752d991346SXiaokun-Pei when(check_gpa_high_fail){ 3762d991346SXiaokun-Pei mem_addr_update := true.B 3772d991346SXiaokun-Pei }.otherwise{ 378fa9d630eSXiaokun-Pei need_last_s2xlate := true.B 379d0de7e4aSpeixiaokun s_hptw_req := false.B 3802d991346SXiaokun-Pei } 381d0de7e4aSpeixiaokun }.otherwise { 38248639700SXu, Zefan full_gvpn_reg := 0.U 383fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 384d0de7e4aSpeixiaokun s_pmp_check := false.B 385d0de7e4aSpeixiaokun } 386d0de7e4aSpeixiaokun } 387d0de7e4aSpeixiaokun 3883222d00fSpeixiaokun when(io.hptw.req.fire && s_hptw_req === false.B){ 389d0de7e4aSpeixiaokun s_hptw_req := true.B 390d0de7e4aSpeixiaokun w_hptw_resp := false.B 391d0de7e4aSpeixiaokun } 392d0de7e4aSpeixiaokun 393fffcb38cSXiaokun-Pei when(io.hptw.resp.fire && w_hptw_resp === false.B) { 394d0de7e4aSpeixiaokun w_hptw_resp := true.B 395903ff891SXiaokun-Pei val g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x)) 3968deba996SXiaokun-Pei hptw_pageFault := io.hptw.resp.bits.h_resp.gpf || g_perm_fail 3978deba996SXiaokun-Pei hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 3988deba996SXiaokun-Pei hptw_resp := io.hptw.resp.bits.h_resp 3998deba996SXiaokun-Pei hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || g_perm_fail 400fffcb38cSXiaokun-Pei when(!(g_perm_fail || io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) { 401d0de7e4aSpeixiaokun s_pmp_check := false.B 402093b2fcbSXiaokun-Pei }.otherwise { 403093b2fcbSXiaokun-Pei mem_addr_update := true.B 404fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 405d0de7e4aSpeixiaokun } 406d0de7e4aSpeixiaokun } 407d0de7e4aSpeixiaokun 4083222d00fSpeixiaokun when(io.hptw.req.fire && s_last_hptw_req === false.B) { 409d0de7e4aSpeixiaokun w_last_hptw_resp := false.B 410d0de7e4aSpeixiaokun s_last_hptw_req := true.B 411d0de7e4aSpeixiaokun } 412d0de7e4aSpeixiaokun 413fffcb38cSXiaokun-Pei when (io.hptw.resp.fire && w_last_hptw_resp === false.B && stage1Hit){ 414fffcb38cSXiaokun-Pei w_last_hptw_resp := true.B 415fffcb38cSXiaokun-Pei hptw_resp_stage2 := true.B 416fffcb38cSXiaokun-Pei hptw_resp := io.hptw.resp.bits.h_resp 417fffcb38cSXiaokun-Pei } 418fffcb38cSXiaokun-Pei 419fffcb38cSXiaokun-Pei when(io.hptw.resp.fire && w_last_hptw_resp === false.B && !stage1Hit){ 420d0de7e4aSpeixiaokun hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 421d0de7e4aSpeixiaokun hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 42297929664SXiaokun-Pei hptw_resp := io.hptw.resp.bits.h_resp 423d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 424d0de7e4aSpeixiaokun mem_addr_update := true.B 42544b79566SXiaokun-Pei } 42644b79566SXiaokun-Pei 42744b79566SXiaokun-Pei when(sent_to_pmp && mem_addr_update === false.B){ 42844b79566SXiaokun-Pei s_mem_req := false.B 42944b79566SXiaokun-Pei s_pmp_check := true.B 43044b79566SXiaokun-Pei } 43144b79566SXiaokun-Pei 432f8c4173dSHaoyuan Feng when(accessFault && !io.hptw.req.valid && idle === false.B){ 43344b79566SXiaokun-Pei s_pmp_check := true.B 43444b79566SXiaokun-Pei s_mem_req := true.B 43544b79566SXiaokun-Pei w_mem_resp := true.B 43644b79566SXiaokun-Pei s_llptw_req := true.B 437d0de7e4aSpeixiaokun s_hptw_req := true.B 438d0de7e4aSpeixiaokun w_hptw_resp := true.B 439d0de7e4aSpeixiaokun s_last_hptw_req := true.B 440d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 44144b79566SXiaokun-Pei mem_addr_update := true.B 442fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 4438882eb68SXin Tian if (HasBitmapCheck) { 4448882eb68SXin Tian s_bitmap_check := true.B 4458882eb68SXin Tian w_bitmap_resp := true.B 4468882eb68SXin Tian whether_need_bitmap_check := false.B 4478882eb68SXin Tian bitmap_checkfailed := false.B 4488882eb68SXin Tian } 44944b79566SXiaokun-Pei } 45044b79566SXiaokun-Pei 45197929664SXiaokun-Pei when(guestFault && idle === false.B){ 4527263b595SXiaokun-Pei s_pmp_check := true.B 4537263b595SXiaokun-Pei s_mem_req := true.B 4547263b595SXiaokun-Pei w_mem_resp := true.B 4557263b595SXiaokun-Pei s_llptw_req := true.B 4567263b595SXiaokun-Pei s_hptw_req := true.B 4577263b595SXiaokun-Pei w_hptw_resp := true.B 4587263b595SXiaokun-Pei s_last_hptw_req := true.B 4597263b595SXiaokun-Pei w_last_hptw_resp := true.B 4607263b595SXiaokun-Pei mem_addr_update := true.B 461fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 4628882eb68SXin Tian if (HasBitmapCheck) { 4638882eb68SXin Tian s_bitmap_check := true.B 4648882eb68SXin Tian w_bitmap_resp := true.B 4658882eb68SXin Tian whether_need_bitmap_check := false.B 4668882eb68SXin Tian bitmap_checkfailed := false.B 4678882eb68SXin Tian } 4687263b595SXiaokun-Pei } 4697263b595SXiaokun-Pei 470935edac4STang Haojin when (mem.req.fire){ 47144b79566SXiaokun-Pei s_mem_req := true.B 47244b79566SXiaokun-Pei w_mem_resp := false.B 47344b79566SXiaokun-Pei } 47444b79566SXiaokun-Pei 475935edac4STang Haojin when(mem.resp.fire && w_mem_resp === false.B){ 47644b79566SXiaokun-Pei w_mem_resp := true.B 4773ea4388cSHaoyuan Feng af_level := af_level - 1.U 478ad8d4021SXiaokun-Pei gpf_level := Mux(mode === Sv39 && !pte_valid && !(l3Hit || l2Hit), gpf_level - 2.U, gpf_level - 1.U) 479cc72e3f5SXiaokun-Pei pte_valid := true.B 48048639700SXu, Zefan update_full_gvpn_mem_resp := true.B 4818882eb68SXin Tian if (HasBitmapCheck) { 4828882eb68SXin Tian when (bitmap_enable) { 4838882eb68SXin Tian whether_need_bitmap_check := true.B 4848882eb68SXin Tian } .otherwise { 485d6b0a27fSLMiaoH s_llptw_req := false.B 4868882eb68SXin Tian mem_addr_update := true.B 4878882eb68SXin Tian whether_need_bitmap_check := false.B 4888882eb68SXin Tian } 4898882eb68SXin Tian } else { 490d6b0a27fSLMiaoH s_llptw_req := false.B 4918882eb68SXin Tian mem_addr_update := true.B 4928882eb68SXin Tian } 49348639700SXu, Zefan } 49448639700SXu, Zefan 49548639700SXu, Zefan when(update_full_gvpn_mem_resp) { 49648639700SXu, Zefan update_full_gvpn_mem_resp := false.B 49748639700SXu, Zefan full_gvpn_reg := pte.getPPN() 49844b79566SXiaokun-Pei } 49944b79566SXiaokun-Pei 5008882eb68SXin Tian if (HasBitmapCheck) { 5018882eb68SXin Tian when (whether_need_bitmap_check) { 5028882eb68SXin Tian when (bitmap_enable && (!enableS2xlate || onlyS1xlate) && pte.isLeaf()) { 5038882eb68SXin Tian s_bitmap_check := false.B 5048882eb68SXin Tian whether_need_bitmap_check := false.B 5058882eb68SXin Tian } .otherwise { 5068882eb68SXin Tian mem_addr_update := true.B 507d6b0a27fSLMiaoH s_llptw_req := false.B 5088882eb68SXin Tian whether_need_bitmap_check := false.B 5098882eb68SXin Tian } 5108882eb68SXin Tian } 5118882eb68SXin Tian // bitmapcheck 5128882eb68SXin Tian when (io.bitmap.get.req.fire) { 5138882eb68SXin Tian s_bitmap_check := true.B 5148882eb68SXin Tian w_bitmap_resp := false.B 5158882eb68SXin Tian } 5168882eb68SXin Tian when (io.bitmap.get.resp.fire) { 5178882eb68SXin Tian w_bitmap_resp := true.B 5188882eb68SXin Tian mem_addr_update := true.B 5198882eb68SXin Tian bitmap_checkfailed := io.bitmap.get.resp.bits.cf 5208882eb68SXin Tian } 5218882eb68SXin Tian } 5228882eb68SXin Tian 52344b79566SXiaokun-Pei when(mem_addr_update){ 52497929664SXiaokun-Pei when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) { 52544b79566SXiaokun-Pei level := levelNext 526d0de7e4aSpeixiaokun when(s2xlate){ 527d0de7e4aSpeixiaokun s_hptw_req := false.B 528d0de7e4aSpeixiaokun }.otherwise{ 52944b79566SXiaokun-Pei s_mem_req := false.B 530d0de7e4aSpeixiaokun } 53144b79566SXiaokun-Pei s_llptw_req := true.B 53244b79566SXiaokun-Pei mem_addr_update := false.B 5332a906a65SHaoyuan Feng }.elsewhen(io.llptw.valid){ 534935edac4STang Haojin when(io.llptw.fire) { 53544b79566SXiaokun-Pei idle := true.B 53644b79566SXiaokun-Pei s_llptw_req := true.B 53744b79566SXiaokun-Pei mem_addr_update := false.B 538fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 5392a906a65SHaoyuan Feng } 5402a906a65SHaoyuan Feng finish := true.B 541fa9d630eSXiaokun-Pei }.elsewhen(s2xlate && need_last_s2xlate === true.B) { 542fa9d630eSXiaokun-Pei need_last_s2xlate := false.B 543fa9d630eSXiaokun-Pei when(!(guestFault || accessFault || pageFault || ppn_af)){ 544d0de7e4aSpeixiaokun s_last_hptw_req := false.B 545d0de7e4aSpeixiaokun mem_addr_update := false.B 5467c26eb06SXiaokun-Pei } 5472a906a65SHaoyuan Feng }.elsewhen(io.resp.valid){ 548935edac4STang Haojin when(io.resp.fire) { 54944b79566SXiaokun-Pei idle := true.B 55044b79566SXiaokun-Pei s_llptw_req := true.B 55144b79566SXiaokun-Pei mem_addr_update := false.B 55244b79566SXiaokun-Pei accessFault := false.B 55344b79566SXiaokun-Pei } 5542a906a65SHaoyuan Feng finish := true.B 5552a906a65SHaoyuan Feng } 55644b79566SXiaokun-Pei } 55744b79566SXiaokun-Pei 55844b79566SXiaokun-Pei 5595e237ba8SXiaokun-Pei when (flush) { 56044b79566SXiaokun-Pei idle := true.B 56144b79566SXiaokun-Pei s_pmp_check := true.B 56244b79566SXiaokun-Pei s_mem_req := true.B 56344b79566SXiaokun-Pei s_llptw_req := true.B 56444b79566SXiaokun-Pei w_mem_resp := true.B 56544b79566SXiaokun-Pei accessFault := false.B 566d826bce1SHaoyuan Feng mem_addr_update := false.B 567d0de7e4aSpeixiaokun s_hptw_req := true.B 568d0de7e4aSpeixiaokun w_hptw_resp := true.B 569d0de7e4aSpeixiaokun s_last_hptw_req := true.B 570d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 5718882eb68SXin Tian if (HasBitmapCheck) { 5728882eb68SXin Tian s_bitmap_check := true.B 5738882eb68SXin Tian w_bitmap_resp := true.B 5748882eb68SXin Tian whether_need_bitmap_check := false.B 5758882eb68SXin Tian bitmap_checkfailed := false.B 5768882eb68SXin Tian } 57744b79566SXiaokun-Pei } 57844b79566SXiaokun-Pei 57944b79566SXiaokun-Pei 58044b79566SXiaokun-Pei XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n") 5816d5ddbceSLemover 5826d5ddbceSLemover // perf 583935edac4STang Haojin XSPerfAccumulate("fsm_count", io.req.fire) 5846d5ddbceSLemover for (i <- 0 until PtwWidth) { 585935edac4STang Haojin XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U) 5866d5ddbceSLemover } 58744b79566SXiaokun-Pei XSPerfAccumulate("fsm_busy", !idle) 58844b79566SXiaokun-Pei XSPerfAccumulate("fsm_idle", idle) 5896d5ddbceSLemover XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 590dd7fe201SHaoyuan Feng XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af) 591935edac4STang Haojin XSPerfAccumulate("mem_count", mem.req.fire) 592935edac4STang Haojin XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true)) 5936d5ddbceSLemover XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 594cc5a5f22SLemover 595cd365d4cSrvcoresjw val perfEvents = Seq( 596935edac4STang Haojin ("fsm_count ", io.req.fire ), 59744b79566SXiaokun-Pei ("fsm_busy ", !idle ), 59844b79566SXiaokun-Pei ("fsm_idle ", idle ), 599cd365d4cSrvcoresjw ("resp_blocked ", io.resp.valid && !io.resp.ready ), 600935edac4STang Haojin ("mem_count ", mem.req.fire ), 601935edac4STang Haojin ("mem_cycle ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)), 602cd365d4cSrvcoresjw ("mem_blocked ", mem.req.valid && !mem.req.ready ), 603cd365d4cSrvcoresjw ) 6041ca0e4f3SYinan Xu generatePerfEvent() 6056d5ddbceSLemover} 60692e3bfefSLemover 60792e3bfefSLemover/*========================= LLPTW ==============================*/ 60892e3bfefSLemover 60992e3bfefSLemover/** LLPTW : Last Level Page Table Walker 61092e3bfefSLemover * the page walker that only takes 4KB(last level) page walk. 61192e3bfefSLemover **/ 61292e3bfefSLemover 61392e3bfefSLemoverclass LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst { 61492e3bfefSLemover val req_info = Output(new L2TlbInnerBundle()) 61597929664SXiaokun-Pei val ppn = Output(UInt(ptePPNLen.W)) 6168882eb68SXin Tian val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 6178882eb68SXin Tian val jmp_bitmap_check = Bool() // find pte in l0 or sp, but need bitmap check 6188882eb68SXin Tian val ptes = Vec(tlbcontiguous, UInt(XLEN.W)) // Page Table Entry Vector 6198882eb68SXin Tian val cfs = Vec(tlbcontiguous, Bool()) // Bitmap Check Failed Vector 6208882eb68SXin Tian val hitway = UInt(l2tlbParams.l0nWays.W) 6218882eb68SXin Tian }) 62292e3bfefSLemover} 62392e3bfefSLemover 62492e3bfefSLemoverclass LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 62592e3bfefSLemover val in = Flipped(DecoupledIO(new LLPTWInBundle())) 62692e3bfefSLemover val out = DecoupledIO(new Bundle { 62792e3bfefSLemover val req_info = Output(new L2TlbInnerBundle()) 62892e3bfefSLemover val id = Output(UInt(bMemID.W)) 629d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 6306979864eSXiaokun-Pei val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af 63192e3bfefSLemover val af = Output(Bool()) 6328882eb68SXin Tian val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 6338882eb68SXin Tian val jmp_bitmap_check = Bool() // find pte in l0 or sp, but need bitmap check 6348882eb68SXin Tian val ptes = Vec(tlbcontiguous, UInt(XLEN.W)) // Page Table Entry Vector 6358882eb68SXin Tian val cfs = Vec(tlbcontiguous, Bool()) // Bitmap Check Failed Vector 6368882eb68SXin Tian }) 63792e3bfefSLemover }) 63892e3bfefSLemover val mem = new Bundle { 63992e3bfefSLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 64092e3bfefSLemover val resp = Flipped(Valid(new Bundle { 64192e3bfefSLemover val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 642ce5f4200SGuanghui Hu val value = Output(UInt(blockBits.W)) 64392e3bfefSLemover })) 64492e3bfefSLemover val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W)) 64592e3bfefSLemover val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool())) 64692e3bfefSLemover val refill = Output(new L2TlbInnerBundle()) 64792e3bfefSLemover val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool())) 64897929664SXiaokun-Pei val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool())) 64992e3bfefSLemover } 6507797f035SbugGenerator val cache = DecoupledIO(new L2TlbInnerBundle()) 65192e3bfefSLemover val pmp = new Bundle { 65292e3bfefSLemover val req = Valid(new PMPReqBundle()) 65392e3bfefSLemover val resp = Flipped(new PMPRespBundle()) 65492e3bfefSLemover } 655d0de7e4aSpeixiaokun val hptw = new Bundle { 656d0de7e4aSpeixiaokun val req = DecoupledIO(new Bundle{ 657eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 658d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 65997929664SXiaokun-Pei val gvpn = UInt(ptePPNLen.W) 660d0de7e4aSpeixiaokun }) 661d0de7e4aSpeixiaokun val resp = Flipped(Valid(new Bundle { 662d0de7e4aSpeixiaokun val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 663d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 664d0de7e4aSpeixiaokun })) 665d0de7e4aSpeixiaokun } 6668882eb68SXin Tian val bitmap = Option.when(HasBitmapCheck)(new Bundle { 6678882eb68SXin Tian val req = DecoupledIO(new bitmapReqBundle()) 6688882eb68SXin Tian val resp = Flipped(DecoupledIO(new bitmapRespBundle())) 6698882eb68SXin Tian }) 6708882eb68SXin Tian 6718882eb68SXin Tian val l0_way_info = Option.when(HasBitmapCheck)(Input(UInt(l2tlbParams.l0nWays.W))) 67292e3bfefSLemover} 67392e3bfefSLemover 67492e3bfefSLemoverclass LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst { 67592e3bfefSLemover val req_info = new L2TlbInnerBundle() 67697929664SXiaokun-Pei val ppn = UInt(ptePPNLen.W) 67792e3bfefSLemover val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W) 67892e3bfefSLemover val af = Bool() 679dc05c713Speixiaokun val hptw_resp = new HptwResp() 6806979864eSXiaokun-Pei val first_s2xlate_fault = Output(Bool()) 6818882eb68SXin Tian val cf = Bool() 6828882eb68SXin Tian val from_l0 = Bool() 6838882eb68SXin Tian val way_info = UInt(l2tlbParams.l0nWays.W) 6848882eb68SXin Tian val jmp_bitmap_check = Bool() 6858882eb68SXin Tian val ptes = Vec(tlbcontiguous, UInt(XLEN.W)) 6868882eb68SXin Tian val cfs = Vec(tlbcontiguous, Bool()) 68792e3bfefSLemover} 68892e3bfefSLemover 68992e3bfefSLemover 69092e3bfefSLemoverclass LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 69192e3bfefSLemover val io = IO(new LLPTWIO()) 69282978df9Speixiaokun val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate 693d0de7e4aSpeixiaokun val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 694dd286b6aSYanqin Li val s1Pbmte = Mux(enableS2xlate, io.csr.hPBMTE, io.csr.mPBMTE) 69592e3bfefSLemover 6968882eb68SXin Tian // mbmc:bitmap csr 6978882eb68SXin Tian val mbmc = io.csr.mbmc 6988882eb68SXin Tian val bitmap_enable = (if (HasBitmapCheck) true.B else false.B) && mbmc.BME === 1.U && mbmc.CMODE === 0.U 6998882eb68SXin Tian 7005c5f442fSXiaokun-Pei val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 70197929664SXiaokun-Pei val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry())))) 7028882eb68SXin Tian val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: state_bitmap_check :: state_bitmap_resp :: Nil = Enum(12) 70392e3bfefSLemover val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle))) 7047797f035SbugGenerator 70592e3bfefSLemover val is_emptys = state.map(_ === state_idle) 70692e3bfefSLemover val is_mems = state.map(_ === state_mem_req) 70792e3bfefSLemover val is_waiting = state.map(_ === state_mem_waiting) 70892e3bfefSLemover val is_having = state.map(_ === state_mem_out) 7097797f035SbugGenerator val is_cache = state.map(_ === state_cache) 710d0de7e4aSpeixiaokun val is_hptw_req = state.map(_ === state_hptw_req) 711d0de7e4aSpeixiaokun val is_last_hptw_req = state.map(_ === state_last_hptw_req) 712b7bdb307Speixiaokun val is_hptw_resp = state.map(_ === state_hptw_resp) 713b7bdb307Speixiaokun val is_last_hptw_resp = state.map(_ === state_last_hptw_resp) 7148882eb68SXin Tian val is_bitmap_req = state.map(_ === state_bitmap_check) 7158882eb68SXin Tian val is_bitmap_resp = state.map(_ === state_bitmap_resp) 71692e3bfefSLemover 717935edac4STang Haojin val full = !ParallelOR(is_emptys).asBool 71892e3bfefSLemover val enq_ptr = ParallelPriorityEncoder(is_emptys) 71992e3bfefSLemover 7207797f035SbugGenerator val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry 7217be7e781Speixiaokun val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 72292e3bfefSLemover for (i <- 0 until l2tlbParams.llptwsize) { 72392e3bfefSLemover mem_arb.io.in(i).bits := entries(i) 72492e3bfefSLemover mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i) 72592e3bfefSLemover } 7262a1f48e7Speixiaokun 7272a1f48e7Speixiaokun // process hptw requests in serial 7287be7e781Speixiaokun val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 729d0de7e4aSpeixiaokun for (i <- 0 until l2tlbParams.llptwsize) { 730d0de7e4aSpeixiaokun hyper_arb1.io.in(i).bits := entries(i) 7312a1f48e7Speixiaokun hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 732d0de7e4aSpeixiaokun } 7337be7e781Speixiaokun val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 734d0de7e4aSpeixiaokun for(i <- 0 until l2tlbParams.llptwsize) { 735d0de7e4aSpeixiaokun hyper_arb2.io.in(i).bits := entries(i) 7362a1f48e7Speixiaokun hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 737d0de7e4aSpeixiaokun } 73892e3bfefSLemover 7398882eb68SXin Tian 7408882eb68SXin Tian val bitmap_arb = Option.when(HasBitmapCheck)(Module(new RRArbiter(new bitmapReqBundle(), l2tlbParams.llptwsize))) 7418882eb68SXin Tian val way_info = Option.when(HasBitmapCheck)(Wire(Vec(l2tlbParams.llptwsize, UInt(l2tlbParams.l0nWays.W)))) 7428882eb68SXin Tian if (HasBitmapCheck) { 7438882eb68SXin Tian for (i <- 0 until l2tlbParams.llptwsize) { 7448882eb68SXin Tian bitmap_arb.get.io.in(i).valid := is_bitmap_req(i) 7458882eb68SXin Tian bitmap_arb.get.io.in(i).bits.bmppn := entries(i).ppn 7468882eb68SXin Tian bitmap_arb.get.io.in(i).bits.vpn := entries(i).req_info.vpn 7478882eb68SXin Tian bitmap_arb.get.io.in(i).bits.id := i.U 7488882eb68SXin Tian bitmap_arb.get.io.in(i).bits.level := 0.U // last level 7498882eb68SXin Tian bitmap_arb.get.io.in(i).bits.way_info := Mux(entries(i).from_l0, entries(i).way_info, way_info.get(i)) 7508882eb68SXin Tian bitmap_arb.get.io.in(i).bits.hptw_bypassed := false.B 7518882eb68SXin Tian } 7528882eb68SXin Tian } 7538882eb68SXin Tian 754f3034303SHaoyuan Feng val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W))) 7557797f035SbugGenerator 75692e3bfefSLemover // duplicate req 75792e3bfefSLemover // to_wait: wait for the last to access mem, set to mem_resp 75892e3bfefSLemover // to_cache: the last is back just right now, set to mem_cache 75992e3bfefSLemover val dup_vec = state.indices.map(i => 760cca17e78Speixiaokun dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate 76192e3bfefSLemover ) 762cca17e78Speixiaokun val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry 7636979864eSXiaokun-Pei val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already 76492e3bfefSLemover val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now 7658882eb68SXin Tian val dup_vec_bitmap = dup_vec.zipWithIndex.map{case (d, i) => d && (is_bitmap_req(i) || is_bitmap_resp(i))} 766951f37e5Speixiaokun val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))} 76792e3bfefSLemover val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id))) 76897929664SXiaokun-Pei val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle 76992e3bfefSLemover val to_wait = Cat(dup_vec_wait).orR || dup_req_fire 7708882eb68SXin Tian val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1)) && !bitmap_enable 7718882eb68SXin Tian val to_bitmap_req = (if (HasBitmapCheck) true.B else false.B) && dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1)) && bitmap_enable 7728882eb68SXin Tian val to_cache = if (HasBitmapCheck) Cat(dup_vec_bitmap).orR || Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR 7738882eb68SXin Tian else Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR 7746b742a19SXiaokun-Pei val to_hptw_req = io.in.bits.req_info.s2xlate === allStage 7756b742a19SXiaokun-Pei val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage 7769467c5f4Speixiaokun val last_hptw_req_id = io.mem.resp.bits.id 7774c0e0181SXiaokun-Pei val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0)) 7789467c5f4Speixiaokun val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0)) 7799467c5f4Speixiaokun val index = Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 7804c0e0181SXiaokun-Pei val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN() 7817797f035SbugGenerator XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed") 78292e3bfefSLemover 783935edac4STang Haojin XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem") 78492e3bfefSLemover val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B))) 7857274ec5cSpeixiaokun val enq_state_normal = MuxCase(state_addr_check, Seq( 7867274ec5cSpeixiaokun to_mem_out -> state_mem_out, // same to the blew, but the mem resp now 7878882eb68SXin Tian to_bitmap_req -> state_bitmap_check, 788871d1438Speixiaokun to_last_hptw_req -> state_last_hptw_req, 7897274ec5cSpeixiaokun to_wait -> state_mem_waiting, 7907274ec5cSpeixiaokun to_cache -> state_cache, 791871d1438Speixiaokun to_hptw_req -> state_hptw_req 7927274ec5cSpeixiaokun )) 7937797f035SbugGenerator val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal) 7948882eb68SXin Tian when (io.in.fire && (if (HasBitmapCheck) !io.in.bits.bitmapCheck.get.jmp_bitmap_check else true.B)) { 79592e3bfefSLemover // if prefetch req does not need mem access, just give it up. 79692e3bfefSLemover // so there will be at most 1 + FilterSize entries that needs re-access page cache 79792e3bfefSLemover // so 2 + FilterSize is enough to avoid dead-lock 7987797f035SbugGenerator state(enq_ptr) := enq_state 79992e3bfefSLemover entries(enq_ptr).req_info := io.in.bits.req_info 8009467c5f4Speixiaokun entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn) 80192e3bfefSLemover entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr) 80292e3bfefSLemover entries(enq_ptr).af := false.B 8038882eb68SXin Tian if (HasBitmapCheck) { 8048882eb68SXin Tian entries(enq_ptr).cf := false.B 8058882eb68SXin Tian entries(enq_ptr).from_l0 := false.B 8068882eb68SXin Tian entries(enq_ptr).way_info := 0.U 8078882eb68SXin Tian entries(enq_ptr).jmp_bitmap_check := false.B 8088882eb68SXin Tian for (i <- 0 until tlbcontiguous) { 8098882eb68SXin Tian entries(enq_ptr).ptes(i) := 0.U 8108882eb68SXin Tian } 8118882eb68SXin Tian entries(enq_ptr).cfs := io.in.bits.bitmapCheck.get.cfs 8128882eb68SXin Tian } 8132a1f48e7Speixiaokun entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp)) 8146979864eSXiaokun-Pei entries(enq_ptr).first_s2xlate_fault := false.B 8158882eb68SXin Tian mem_resp_hit(enq_ptr) := to_bitmap_req || to_mem_out || to_last_hptw_req 8168882eb68SXin Tian } 8178882eb68SXin Tian 8188882eb68SXin Tian if (HasBitmapCheck) { 8198882eb68SXin Tian when (io.in.bits.bitmapCheck.get.jmp_bitmap_check && io.in.fire) { 8208882eb68SXin Tian state(enq_ptr) := state_bitmap_check 8218882eb68SXin Tian entries(enq_ptr).req_info := io.in.bits.req_info 8228882eb68SXin Tian entries(enq_ptr).ppn := io.in.bits.bitmapCheck.get.ptes(io.in.bits.req_info.vpn(sectortlbwidth - 1, 0)).asTypeOf(new PteBundle().cloneType).ppn 8238882eb68SXin Tian entries(enq_ptr).wait_id := enq_ptr 8248882eb68SXin Tian entries(enq_ptr).af := false.B 8258882eb68SXin Tian entries(enq_ptr).cf := false.B 8268882eb68SXin Tian entries(enq_ptr).from_l0 := true.B 8278882eb68SXin Tian entries(enq_ptr).way_info := io.in.bits.bitmapCheck.get.hitway 8288882eb68SXin Tian entries(enq_ptr).jmp_bitmap_check := io.in.bits.bitmapCheck.get.jmp_bitmap_check 8298882eb68SXin Tian entries(enq_ptr).ptes := io.in.bits.bitmapCheck.get.ptes 8308882eb68SXin Tian entries(enq_ptr).cfs := io.in.bits.bitmapCheck.get.cfs 8318882eb68SXin Tian mem_resp_hit(enq_ptr) := false.B 8328882eb68SXin Tian } 83392e3bfefSLemover } 8347797f035SbugGenerator 8357797f035SbugGenerator val enq_ptr_reg = RegNext(enq_ptr) 8368882eb68SXin Tian val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush && (if (HasBitmapCheck) !io.in.bits.bitmapCheck.get.jmp_bitmap_check else true.B)) 8377274ec5cSpeixiaokun 8380214776eSpeixiaokun val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool 8397274ec5cSpeixiaokun val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id) 840a664078aSpeixiaokun val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check 841d0de7e4aSpeixiaokun 842ce5f4200SGuanghui Hu val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle())) 8433211121aSXiaokun-Pei val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0)) 84482e4705bSpeixiaokun val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp 845cda84113Speixiaokun val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 8464c0e0181SXiaokun-Pei val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire) 8477274ec5cSpeixiaokun io.pmp.req.valid := need_addr_check || hptw_need_addr_check 84882e4705bSpeixiaokun io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr) 8497797f035SbugGenerator io.pmp.req.bits.cmd := TlbCmd.read 8507797f035SbugGenerator io.pmp.req.bits.size := 3.U // TODO: fix it 8517797f035SbugGenerator val pmp_resp_valid = io.pmp.req.valid // same cycle 8527797f035SbugGenerator when (pmp_resp_valid) { 8537797f035SbugGenerator // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before 8547797f035SbugGenerator // when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare 8557274ec5cSpeixiaokun val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg); 8567797f035SbugGenerator val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio 8577274ec5cSpeixiaokun entries(ptr).af := accessFault 8587274ec5cSpeixiaokun state(ptr) := Mux(accessFault, state_mem_out, state_mem_req) 8597797f035SbugGenerator } 8607797f035SbugGenerator 861935edac4STang Haojin when (mem_arb.io.out.fire) { 86292e3bfefSLemover for (i <- state.indices) { 863ec78ed87Speixiaokun when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp 8648882eb68SXin Tian && (if (HasBitmapCheck) state(i) =/= state_bitmap_check && state(i) =/= state_bitmap_resp else true.B) 865ec78ed87Speixiaokun && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate 866ec78ed87Speixiaokun && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) { 86792e3bfefSLemover // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait" 86892e3bfefSLemover state(i) := state_mem_waiting 8692a1f48e7Speixiaokun entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp 87092e3bfefSLemover entries(i).wait_id := mem_arb.io.chosen 87192e3bfefSLemover } 87292e3bfefSLemover } 87392e3bfefSLemover } 874935edac4STang Haojin when (io.mem.resp.fire) { 87592e3bfefSLemover state.indices.map{i => 87692e3bfefSLemover when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) { 8774358f287Speixiaokun val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0)) 8784358f287Speixiaokun val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0)) 8794358f287Speixiaokun val index = Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 880*fc4ea7c0SHaoyuan Feng val allStageExcp = ptes(index).isPf(0.U, s1Pbmte) || !ptes(index).isLeaf() || ptes(index).isStage1Gpf(io.csr.hgatp.mode) 881e5429136SHaoyuan Feng state(i) := Mux((entries(i).req_info.s2xlate === allStage && !allStageExcp), 882e5429136SHaoyuan Feng state_last_hptw_req, 883e5429136SHaoyuan Feng Mux(bitmap_enable, state_bitmap_check, state_mem_out)) 884cf41a6eeSpeixiaokun mem_resp_hit(i) := true.B 8854c0e0181SXiaokun-Pei entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation 886e5429136SHaoyuan Feng // af will be judged in L2 TLB `contiguous_pte_to_merge_ptwResp` 887*fc4ea7c0SHaoyuan Feng entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage, ptes(index).isStage1Gpf(io.csr.hgatp.mode), false.B) 888ad0d9d89Speixiaokun } 889ad0d9d89Speixiaokun } 890ad0d9d89Speixiaokun } 891ad0d9d89Speixiaokun 8928882eb68SXin Tian if (HasBitmapCheck) { 8938882eb68SXin Tian for (i <- 0 until l2tlbParams.llptwsize) { 8948882eb68SXin Tian way_info.get(i) := DataHoldBypass(io.l0_way_info.get, mem_resp_hit(i)) 8958882eb68SXin Tian } 8968882eb68SXin Tian } 8978882eb68SXin Tian 8983222d00fSpeixiaokun when (hyper_arb1.io.out.fire) { 899d0de7e4aSpeixiaokun for (i <- state.indices) { 9006b742a19SXiaokun-Pei when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) { 901d0de7e4aSpeixiaokun state(i) := state_hptw_resp 902d0de7e4aSpeixiaokun entries(i).wait_id := hyper_arb1.io.chosen 903d0de7e4aSpeixiaokun } 904d0de7e4aSpeixiaokun } 905d0de7e4aSpeixiaokun } 906d0de7e4aSpeixiaokun 9073222d00fSpeixiaokun when (hyper_arb2.io.out.fire) { 908d0de7e4aSpeixiaokun for (i <- state.indices) { 9096b742a19SXiaokun-Pei when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) { 910d0de7e4aSpeixiaokun state(i) := state_last_hptw_resp 911d0de7e4aSpeixiaokun entries(i).wait_id := hyper_arb2.io.chosen 912d0de7e4aSpeixiaokun } 913d0de7e4aSpeixiaokun } 914d0de7e4aSpeixiaokun } 915d0de7e4aSpeixiaokun 9168882eb68SXin Tian if (HasBitmapCheck) { 9178882eb68SXin Tian when (bitmap_arb.get.io.out.fire) { 9188882eb68SXin Tian for (i <- state.indices) { 9198882eb68SXin Tian when (is_bitmap_req(i) && bitmap_arb.get.io.out.bits.bmppn === entries(i).ppn(ppnLen - 1, 0)) { 9208882eb68SXin Tian state(i) := state_bitmap_resp 9218882eb68SXin Tian entries(i).wait_id := bitmap_arb.get.io.chosen 9228882eb68SXin Tian } 9238882eb68SXin Tian } 9248882eb68SXin Tian } 9258882eb68SXin Tian 9268882eb68SXin Tian when (io.bitmap.get.resp.fire) { 9278882eb68SXin Tian for (i <- state.indices) { 9288882eb68SXin Tian when (is_bitmap_resp(i) && io.bitmap.get.resp.bits.id === entries(i).wait_id) { 9298882eb68SXin Tian entries(i).cfs := io.bitmap.get.resp.bits.cfs 9308882eb68SXin Tian entries(i).cf := io.bitmap.get.resp.bits.cf 9318882eb68SXin Tian state(i) := state_mem_out 9328882eb68SXin Tian } 9338882eb68SXin Tian } 9348882eb68SXin Tian } 9358882eb68SXin Tian } 9368882eb68SXin Tian 9373222d00fSpeixiaokun when (io.hptw.resp.fire) { 938d0de7e4aSpeixiaokun for (i <- state.indices) { 9392a1f48e7Speixiaokun when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 940903ff891SXiaokun-Pei val check_g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x)) 941fffcb38cSXiaokun-Pei when (check_g_perm_fail || io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) { 94269f13e85SXiaokun-Pei state(i) := state_mem_out 94369f13e85SXiaokun-Pei entries(i).hptw_resp := io.hptw.resp.bits.h_resp 944fffcb38cSXiaokun-Pei entries(i).hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || check_g_perm_fail 9456979864eSXiaokun-Pei entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf 94669f13e85SXiaokun-Pei }.otherwise{ // change the entry that is waiting hptw resp 947ec78ed87Speixiaokun val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn)) 9487f96e195Speixiaokun val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id)) 9497f96e195Speixiaokun state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check) 950dc05c713Speixiaokun entries(i).hptw_resp := io.hptw.resp.bits.h_resp 9517f96e195Speixiaokun entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id) 9522a1f48e7Speixiaokun //To do: change the entry that is having the same hptw req 953d0de7e4aSpeixiaokun } 95469f13e85SXiaokun-Pei } 9552a1f48e7Speixiaokun when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 956d0de7e4aSpeixiaokun state(i) := state_mem_out 957dc05c713Speixiaokun entries(i).hptw_resp := io.hptw.resp.bits.h_resp 9582a1f48e7Speixiaokun //To do: change the entry that is having the same hptw req 959d0de7e4aSpeixiaokun } 960d0de7e4aSpeixiaokun } 961d0de7e4aSpeixiaokun } 962935edac4STang Haojin when (io.out.fire) { 96392e3bfefSLemover assert(state(mem_ptr) === state_mem_out) 96492e3bfefSLemover state(mem_ptr) := state_idle 96592e3bfefSLemover } 96692e3bfefSLemover mem_resp_hit.map(a => when (a) { a := false.B } ) 96792e3bfefSLemover 9687797f035SbugGenerator when (io.cache.fire) { 9697797f035SbugGenerator state(cache_ptr) := state_idle 97092e3bfefSLemover } 9717797f035SbugGenerator XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry") 97292e3bfefSLemover 97392e3bfefSLemover when (flush) { 97492e3bfefSLemover state.map(_ := state_idle) 97592e3bfefSLemover } 97692e3bfefSLemover 97792e3bfefSLemover io.in.ready := !full 97892e3bfefSLemover 979935edac4STang Haojin io.out.valid := ParallelOR(is_having).asBool 98092e3bfefSLemover io.out.bits.req_info := entries(mem_ptr).req_info 98192e3bfefSLemover io.out.bits.id := mem_ptr 9828882eb68SXin Tian if (HasBitmapCheck) { 9838882eb68SXin Tian io.out.bits.af := Mux(bitmap_enable, entries(mem_ptr).af || entries(mem_ptr).cf, entries(mem_ptr).af) 9848882eb68SXin Tian io.out.bits.bitmapCheck.get.jmp_bitmap_check := entries(mem_ptr).jmp_bitmap_check 9858882eb68SXin Tian io.out.bits.bitmapCheck.get.ptes := entries(mem_ptr).ptes 9868882eb68SXin Tian io.out.bits.bitmapCheck.get.cfs := entries(mem_ptr).cfs 9878882eb68SXin Tian } else { 98892e3bfefSLemover io.out.bits.af := entries(mem_ptr).af 9898882eb68SXin Tian } 9908882eb68SXin Tian 991dc05c713Speixiaokun io.out.bits.h_resp := entries(mem_ptr).hptw_resp 9926979864eSXiaokun-Pei io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault 993d0de7e4aSpeixiaokun 99483d93d53Speixiaokun val hptw_req_arb = Module(new Arbiter(new Bundle{ 99583d93d53Speixiaokun val source = UInt(bSourceWidth.W) 99683d93d53Speixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 99797929664SXiaokun-Pei val ppn = UInt(ptePPNLen.W) 99883d93d53Speixiaokun } , 2)) 99983d93d53Speixiaokun // first stage 2 translation 100083d93d53Speixiaokun hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid 100183d93d53Speixiaokun hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source 100283d93d53Speixiaokun hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn 100383d93d53Speixiaokun hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen 10042a1f48e7Speixiaokun hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready 100583d93d53Speixiaokun // last stage 2 translation 100683d93d53Speixiaokun hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid 100783d93d53Speixiaokun hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source 100883d93d53Speixiaokun hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn 100983d93d53Speixiaokun hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen 10102a1f48e7Speixiaokun hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready 101183d93d53Speixiaokun hptw_req_arb.io.out.ready := io.hptw.req.ready 10122a1f48e7Speixiaokun io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush 101383d93d53Speixiaokun io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn 101483d93d53Speixiaokun io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id 101583d93d53Speixiaokun io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source 101692e3bfefSLemover 101792e3bfefSLemover io.mem.req.valid := mem_arb.io.out.valid && !flush 1018dc05c713Speixiaokun val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 1019cda84113Speixiaokun val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 10206b742a19SXiaokun-Pei io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr) 102192e3bfefSLemover io.mem.req.bits.id := mem_arb.io.chosen 102283d93d53Speixiaokun io.mem.req.bits.hptw_bypassed := false.B 102392e3bfefSLemover mem_arb.io.out.ready := io.mem.req.ready 1024933ec998Speixiaokun val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0)) 1025933ec998Speixiaokun io.mem.refill := entries(mem_refill_id).req_info 10264ed5afbdSXiaokun-Pei io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate 102792e3bfefSLemover io.mem.buffer_it := mem_resp_hit 102892e3bfefSLemover io.mem.enq_ptr := enq_ptr 102992e3bfefSLemover 10307797f035SbugGenerator io.cache.valid := Cat(is_cache).orR 10317797f035SbugGenerator io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info)) 10327797f035SbugGenerator 10338882eb68SXin Tian val has_bitmap_resp = ParallelOR(is_bitmap_resp).asBool 10348882eb68SXin Tian if (HasBitmapCheck) { 10358882eb68SXin Tian io.bitmap.get.req.valid := bitmap_arb.get.io.out.valid && !flush 10368882eb68SXin Tian io.bitmap.get.req.bits.bmppn := bitmap_arb.get.io.out.bits.bmppn 10378882eb68SXin Tian io.bitmap.get.req.bits.id := bitmap_arb.get.io.chosen 10388882eb68SXin Tian io.bitmap.get.req.bits.vpn := bitmap_arb.get.io.out.bits.vpn 10398882eb68SXin Tian io.bitmap.get.req.bits.level := 0.U 10408882eb68SXin Tian io.bitmap.get.req.bits.way_info := bitmap_arb.get.io.out.bits.way_info 10418882eb68SXin Tian io.bitmap.get.req.bits.hptw_bypassed := bitmap_arb.get.io.out.bits.hptw_bypassed 10428882eb68SXin Tian bitmap_arb.get.io.out.ready := io.bitmap.get.req.ready 10438882eb68SXin Tian io.bitmap.get.resp.ready := has_bitmap_resp 10448882eb68SXin Tian } 10458882eb68SXin Tian 1046935edac4STang Haojin XSPerfAccumulate("llptw_in_count", io.in.fire) 104792e3bfefSLemover XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready) 104892e3bfefSLemover for (i <- 0 until 7) { 1049935edac4STang Haojin XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U) 105092e3bfefSLemover } 105192e3bfefSLemover for (i <- 0 until (l2tlbParams.llptwsize + 1)) { 105292e3bfefSLemover XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U) 105392e3bfefSLemover XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U) 105492e3bfefSLemover XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U) 105592e3bfefSLemover } 1056935edac4STang Haojin XSPerfAccumulate("mem_count", io.mem.req.fire) 105792e3bfefSLemover XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U) 105892e3bfefSLemover XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready) 105992e3bfefSLemover 106092e3bfefSLemover val perfEvents = Seq( 1061935edac4STang Haojin ("tlbllptw_incount ", io.in.fire ), 106292e3bfefSLemover ("tlbllptw_inblock ", io.in.valid && !io.in.ready), 1063935edac4STang Haojin ("tlbllptw_memcount ", io.mem.req.fire ), 106492e3bfefSLemover ("tlbllptw_memcycle ", PopCount(is_waiting) ), 106592e3bfefSLemover ) 106692e3bfefSLemover generatePerfEvent() 106792e3bfefSLemover} 1068d0de7e4aSpeixiaokun 1069d0de7e4aSpeixiaokun/*========================= HPTW ==============================*/ 1070d0de7e4aSpeixiaokun 1071d0de7e4aSpeixiaokun/** HPTW : Hypervisor Page Table Walker 1072d0de7e4aSpeixiaokun * the page walker take the virtual machine's page walk. 1073d0de7e4aSpeixiaokun * guest physical address translation, guest physical address -> host physical address 1074d0de7e4aSpeixiaokun **/ 1075d0de7e4aSpeixiaokunclass HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 1076d0de7e4aSpeixiaokun val req = Flipped(DecoupledIO(new Bundle { 1077eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 1078d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 107997929664SXiaokun-Pei val gvpn = UInt(gvpnLen.W) 10806315ba2aSpeixiaokun val ppn = UInt(ppnLen.W) 10813ea4388cSHaoyuan Feng val l3Hit = if (EnableSv48) Some(new Bool()) else None 1082d0de7e4aSpeixiaokun val l2Hit = Bool() 10833ea4388cSHaoyuan Feng val l1Hit = Bool() 108483d93d53Speixiaokun val bypassed = Bool() // if bypass, don't refill 10858882eb68SXin Tian val bitmapCheck = Option.when(HasBitmapCheck)(new Bundle { 10868882eb68SXin Tian val jmp_bitmap_check = Bool() // find pte in l0 or sp, but need bitmap check 10878882eb68SXin Tian val pte = UInt(XLEN.W) // Page Table Entry 10888882eb68SXin Tian val ptes = Vec(tlbcontiguous, UInt(XLEN.W)) // Page Table Entry Vector 10898882eb68SXin Tian val cfs = Vec(tlbcontiguous, Bool()) // Bitmap Check Failed Vector 10908882eb68SXin Tian val hitway = UInt(l2tlbParams.l0nWays.W) 10918882eb68SXin Tian val fromSP = Bool() 10928882eb68SXin Tian val SPlevel = UInt(log2Up(Level).W) 10938882eb68SXin Tian }) 1094d0de7e4aSpeixiaokun })) 1095c2b430edSpeixiaokun val resp = DecoupledIO(new Bundle { 1096eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 1097d0de7e4aSpeixiaokun val resp = Output(new HptwResp()) 1098d0de7e4aSpeixiaokun val id = Output(UInt(bMemID.W)) 1099d0de7e4aSpeixiaokun }) 1100d0de7e4aSpeixiaokun 1101d0de7e4aSpeixiaokun val mem = new Bundle { 1102d0de7e4aSpeixiaokun val req = DecoupledIO(new L2TlbMemReqBundle()) 1103d0de7e4aSpeixiaokun val resp = Flipped(ValidIO(UInt(XLEN.W))) 1104d0de7e4aSpeixiaokun val mask = Input(Bool()) 1105d0de7e4aSpeixiaokun } 1106d0de7e4aSpeixiaokun val refill = Output(new Bundle { 1107d0de7e4aSpeixiaokun val req_info = new L2TlbInnerBundle() 11083ea4388cSHaoyuan Feng val level = UInt(log2Up(Level + 1).W) 1109d0de7e4aSpeixiaokun }) 1110d0de7e4aSpeixiaokun val pmp = new Bundle { 1111d0de7e4aSpeixiaokun val req = ValidIO(new PMPReqBundle()) 1112d0de7e4aSpeixiaokun val resp = Flipped(new PMPRespBundle()) 1113d0de7e4aSpeixiaokun } 11148882eb68SXin Tian val bitmap = Option.when(HasBitmapCheck)(new Bundle { 11158882eb68SXin Tian val req = DecoupledIO(new bitmapReqBundle()) 11168882eb68SXin Tian val resp = Flipped(DecoupledIO(new bitmapRespBundle())) 11178882eb68SXin Tian }) 11188882eb68SXin Tian 11198882eb68SXin Tian val l0_way_info = Option.when(HasBitmapCheck)(Input(UInt(l2tlbParams.l0nWays.W))) 1120d0de7e4aSpeixiaokun} 1121d0de7e4aSpeixiaokun 1122d0de7e4aSpeixiaokunclass HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 1123d0de7e4aSpeixiaokun val io = IO(new HPTWIO) 1124d0de7e4aSpeixiaokun val hgatp = io.csr.hgatp 1125dd286b6aSYanqin Li val mpbmte = io.csr.mPBMTE 1126d0de7e4aSpeixiaokun val sfence = io.sfence 11271ae5db63SXiaokun-Pei val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed 11283ea4388cSHaoyuan Feng val mode = hgatp.mode 1129d0de7e4aSpeixiaokun 11308882eb68SXin Tian // mbmc:bitmap csr 11318882eb68SXin Tian val mbmc = io.csr.mbmc 11328882eb68SXin Tian val bitmap_enable = (if (HasBitmapCheck) true.B else false.B) && mbmc.BME === 1.U && mbmc.CMODE === 0.U 11338882eb68SXin Tian 11343ea4388cSHaoyuan Feng val level = RegInit(3.U(log2Up(Level + 1).W)) 1135c1a1e232SHaoyuan Feng val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level 1136d0de7e4aSpeixiaokun val gpaddr = Reg(UInt(GPAddrBits.W)) 11374c4af37cSpeixiaokun val req_ppn = Reg(UInt(ppnLen.W)) 1138d0de7e4aSpeixiaokun val vpn = gpaddr(GPAddrBits-1, offLen) 11393ea4388cSHaoyuan Feng val levelNext = level - 1.U 11403ea4388cSHaoyuan Feng val l3Hit = Reg(Bool()) 1141d0de7e4aSpeixiaokun val l2Hit = Reg(Bool()) 11423ea4388cSHaoyuan Feng val l1Hit = Reg(Bool()) 114383d93d53Speixiaokun val bypassed = Reg(Bool()) 1144d0de7e4aSpeixiaokun// val pte = io.mem.resp.bits.MergeRespToPte() 11458882eb68SXin Tian val jmp_bitmap_check = if (HasBitmapCheck) RegEnable(io.req.bits.bitmapCheck.get.jmp_bitmap_check, io.req.fire) else false.B 11468882eb68SXin Tian val fromSP = if (HasBitmapCheck) RegEnable(io.req.bits.bitmapCheck.get.fromSP, io.req.fire) else false.B 11478882eb68SXin Tian val cache_pte = Option.when(HasBitmapCheck)(RegEnable(Mux(io.req.bits.bitmapCheck.get.fromSP, io.req.bits.bitmapCheck.get.pte.asTypeOf(new PteBundle().cloneType), io.req.bits.bitmapCheck.get.ptes(io.req.bits.gvpn(sectortlbwidth - 1, 0)).asTypeOf(new PteBundle().cloneType)), io.req.fire)) 11488882eb68SXin Tian val pte = if (HasBitmapCheck) Mux(jmp_bitmap_check, cache_pte.get, io.mem.resp.bits.asTypeOf(new PteBundle().cloneType)) else io.mem.resp.bits.asTypeOf(new PteBundle().cloneType) 11493ea4388cSHaoyuan Feng val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn) 11504c4af37cSpeixiaokun val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn) 11513ea4388cSHaoyuan Feng val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn) 11523ea4388cSHaoyuan Feng val ppn = Wire(UInt(PAddrBits.W)) 11533ea4388cSHaoyuan Feng val p_pte = MakeAddr(ppn, getVpnn(vpn, level)) 11543ea4388cSHaoyuan Feng val pg_base = Wire(UInt(PAddrBits.W)) 11553ea4388cSHaoyuan Feng val mem_addr = Wire(UInt(PAddrBits.W)) 11563ea4388cSHaoyuan Feng if (EnableSv48) { 11573ea4388cSHaoyuan Feng when (mode === Sv48) { 1158c1a1e232SHaoyuan Feng ppn := Mux(af_level === 2.U, ppn_l3, Mux(af_level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3 11593ea4388cSHaoyuan Feng pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3 1160c1a1e232SHaoyuan Feng mem_addr := Mux(af_level === 3.U, pg_base, p_pte) 11613ea4388cSHaoyuan Feng } .otherwise { 1162c1a1e232SHaoyuan Feng ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 11633ea4388cSHaoyuan Feng pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 1164c1a1e232SHaoyuan Feng mem_addr := Mux(af_level === 2.U, pg_base, p_pte) 11653ea4388cSHaoyuan Feng } 11663ea4388cSHaoyuan Feng } else { 1167c1a1e232SHaoyuan Feng ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 11683ea4388cSHaoyuan Feng pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 1169c1a1e232SHaoyuan Feng mem_addr := Mux(af_level === 2.U, pg_base, p_pte) 11703ea4388cSHaoyuan Feng } 1171d0de7e4aSpeixiaokun 1172d0de7e4aSpeixiaokun //s/w register 1173d0de7e4aSpeixiaokun val s_pmp_check = RegInit(true.B) 1174d0de7e4aSpeixiaokun val s_mem_req = RegInit(true.B) 1175d0de7e4aSpeixiaokun val w_mem_resp = RegInit(true.B) 1176d0de7e4aSpeixiaokun val idle = RegInit(true.B) 117703c1129fSpeixiaokun val mem_addr_update = RegInit(false.B) 1178d0de7e4aSpeixiaokun val finish = WireInit(false.B) 11798882eb68SXin Tian val s_bitmap_check = RegInit(true.B) 11808882eb68SXin Tian val w_bitmap_resp = RegInit(true.B) 11818882eb68SXin Tian val whether_need_bitmap_check = RegInit(false.B) 11828882eb68SXin Tian val bitmap_checkfailed = RegInit(false.B) 1183d0de7e4aSpeixiaokun 1184d0de7e4aSpeixiaokun val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish 1185dd286b6aSYanqin Li val pageFault = pte.isGpf(level, mpbmte) || (!pte.isLeaf() && level === 0.U) 1186d0de7e4aSpeixiaokun val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 1187d0de7e4aSpeixiaokun 11888882eb68SXin Tian // use access fault when bitmap check failed 11898882eb68SXin Tian val ppn_af = if (HasBitmapCheck) { 11908882eb68SXin Tian Mux(bitmap_enable, pte.isAf() || bitmap_checkfailed, pte.isAf()) 11918882eb68SXin Tian } else { 11928882eb68SXin Tian pte.isAf() 11938882eb68SXin Tian } 1194d0de7e4aSpeixiaokun val find_pte = pte.isLeaf() || ppn_af || pageFault 1195d0de7e4aSpeixiaokun 1196d0de7e4aSpeixiaokun val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault)) 1197d0de7e4aSpeixiaokun val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W)) 11983222d00fSpeixiaokun val source = RegEnable(io.req.bits.source, io.req.fire) 1199eb4bf3f2Speixiaokun 1200d0de7e4aSpeixiaokun io.req.ready := idle 1201eb4bf3f2Speixiaokun val resp = Wire(new HptwResp()) 12026962b4ffSHaoyuan Feng // accessFault > pageFault > ppn_af 12036962b4ffSHaoyuan Feng resp.apply( 12046962b4ffSHaoyuan Feng gpf = pageFault && !accessFault, 12056962b4ffSHaoyuan Feng gaf = accessFault || (ppn_af && !pageFault), 12066962b4ffSHaoyuan Feng level = Mux(accessFault, af_level, level), 12076962b4ffSHaoyuan Feng pte = pte, 12086962b4ffSHaoyuan Feng vpn = vpn, 12096962b4ffSHaoyuan Feng vmid = hgatp.vmid 12106962b4ffSHaoyuan Feng ) 1211d0de7e4aSpeixiaokun io.resp.valid := resp_valid 1212d0de7e4aSpeixiaokun io.resp.bits.id := id 1213d0de7e4aSpeixiaokun io.resp.bits.resp := resp 1214eb4bf3f2Speixiaokun io.resp.bits.source := source 1215d0de7e4aSpeixiaokun 1216d0de7e4aSpeixiaokun io.pmp.req.valid := DontCare 1217d0de7e4aSpeixiaokun io.pmp.req.bits.addr := mem_addr 1218d0de7e4aSpeixiaokun io.pmp.req.bits.size := 3.U 1219d0de7e4aSpeixiaokun io.pmp.req.bits.cmd := TlbCmd.read 1220d0de7e4aSpeixiaokun 12218882eb68SXin Tian if (HasBitmapCheck) { 12228882eb68SXin Tian val way_info = DataHoldBypass(io.l0_way_info.get, RegNext(io.mem.resp.fire, init=false.B)) 12238882eb68SXin Tian val cache_hitway = RegEnable(io.req.bits.bitmapCheck.get.hitway, io.req.fire) 12248882eb68SXin Tian val cache_level = RegEnable(io.req.bits.bitmapCheck.get.SPlevel, io.req.fire) 12258882eb68SXin Tian io.bitmap.get.req.valid := !s_bitmap_check 12268882eb68SXin Tian io.bitmap.get.req.bits.bmppn := pte.ppn 12278882eb68SXin Tian io.bitmap.get.req.bits.id := HptwReqId.U(bMemID.W) 12288882eb68SXin Tian io.bitmap.get.req.bits.vpn := vpn 12298882eb68SXin Tian io.bitmap.get.req.bits.level := Mux(jmp_bitmap_check, Mux(fromSP,cache_level,0.U), level) 12308882eb68SXin Tian io.bitmap.get.req.bits.way_info := Mux(jmp_bitmap_check, cache_hitway, way_info) 12318882eb68SXin Tian io.bitmap.get.req.bits.hptw_bypassed := bypassed 12328882eb68SXin Tian io.bitmap.get.resp.ready := !w_bitmap_resp 12338882eb68SXin Tian } 12348882eb68SXin Tian 1235d0de7e4aSpeixiaokun io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check 1236d0de7e4aSpeixiaokun io.mem.req.bits.addr := mem_addr 1237d0de7e4aSpeixiaokun io.mem.req.bits.id := HptwReqId.U(bMemID.W) 123883d93d53Speixiaokun io.mem.req.bits.hptw_bypassed := bypassed 1239d0de7e4aSpeixiaokun 124082978df9Speixiaokun io.refill.req_info.vpn := vpn 1241d0de7e4aSpeixiaokun io.refill.level := level 1242eb4bf3f2Speixiaokun io.refill.req_info.source := source 1243eb4bf3f2Speixiaokun io.refill.req_info.s2xlate := onlyStage2 12448882eb68SXin Tian 1245d0de7e4aSpeixiaokun when (idle){ 12468882eb68SXin Tian if (HasBitmapCheck) { 12478882eb68SXin Tian when (io.req.bits.bitmapCheck.get.jmp_bitmap_check && io.req.fire) { 12488882eb68SXin Tian idle := false.B 12498882eb68SXin Tian gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W)) 12508882eb68SXin Tian s_bitmap_check := false.B 12518882eb68SXin Tian id := io.req.bits.id 12528882eb68SXin Tian level := Mux(io.req.bits.bitmapCheck.get.fromSP, io.req.bits.bitmapCheck.get.SPlevel, 0.U) 12538882eb68SXin Tian } 12548882eb68SXin Tian } 12558882eb68SXin Tian when (io.req.fire && (if (HasBitmapCheck) !io.req.bits.bitmapCheck.get.jmp_bitmap_check else true.B)) { 125683d93d53Speixiaokun bypassed := io.req.bits.bypassed 1257d0de7e4aSpeixiaokun idle := false.B 1258d0de7e4aSpeixiaokun gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W)) 1259d0de7e4aSpeixiaokun accessFault := false.B 1260d0de7e4aSpeixiaokun s_pmp_check := false.B 1261d0de7e4aSpeixiaokun id := io.req.bits.id 12624c4af37cSpeixiaokun req_ppn := io.req.bits.ppn 12633ea4388cSHaoyuan Feng if (EnableSv48) { 12643ea4388cSHaoyuan Feng when (mode === Sv48) { 12653ea4388cSHaoyuan Feng level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U))) 1266c1a1e232SHaoyuan Feng af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U))) 12673ea4388cSHaoyuan Feng l3Hit := io.req.bits.l3Hit.get 12683ea4388cSHaoyuan Feng } .otherwise { 12693ea4388cSHaoyuan Feng level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 1270c1a1e232SHaoyuan Feng af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 12713ea4388cSHaoyuan Feng l3Hit := false.B 12723ea4388cSHaoyuan Feng } 12733ea4388cSHaoyuan Feng } else { 12743ea4388cSHaoyuan Feng level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 1275c1a1e232SHaoyuan Feng af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 12763ea4388cSHaoyuan Feng l3Hit := false.B 12773ea4388cSHaoyuan Feng } 1278d0de7e4aSpeixiaokun l2Hit := io.req.bits.l2Hit 12793ea4388cSHaoyuan Feng l1Hit := io.req.bits.l1Hit 1280d0de7e4aSpeixiaokun } 1281d0de7e4aSpeixiaokun } 1282d0de7e4aSpeixiaokun 1283d0de7e4aSpeixiaokun when(sent_to_pmp && !mem_addr_update){ 1284d0de7e4aSpeixiaokun s_mem_req := false.B 1285d0de7e4aSpeixiaokun s_pmp_check := true.B 1286d0de7e4aSpeixiaokun } 1287d0de7e4aSpeixiaokun 1288d0de7e4aSpeixiaokun when(accessFault && !idle){ 1289d0de7e4aSpeixiaokun s_pmp_check := true.B 1290d0de7e4aSpeixiaokun s_mem_req := true.B 1291d0de7e4aSpeixiaokun w_mem_resp := true.B 1292d0de7e4aSpeixiaokun mem_addr_update := true.B 12938882eb68SXin Tian if (HasBitmapCheck) { 12948882eb68SXin Tian s_bitmap_check := true.B 12958882eb68SXin Tian w_bitmap_resp := true.B 12968882eb68SXin Tian whether_need_bitmap_check := false.B 12978882eb68SXin Tian bitmap_checkfailed := false.B 12988882eb68SXin Tian } 1299d0de7e4aSpeixiaokun } 1300d0de7e4aSpeixiaokun 13013222d00fSpeixiaokun when(io.mem.req.fire){ 1302d0de7e4aSpeixiaokun s_mem_req := true.B 1303d0de7e4aSpeixiaokun w_mem_resp := false.B 1304d0de7e4aSpeixiaokun } 1305d0de7e4aSpeixiaokun 13063222d00fSpeixiaokun when(io.mem.resp.fire && !w_mem_resp){ 1307d0de7e4aSpeixiaokun w_mem_resp := true.B 1308c1a1e232SHaoyuan Feng af_level := af_level - 1.U 13098882eb68SXin Tian if (HasBitmapCheck) { 13108882eb68SXin Tian when (bitmap_enable) { 13118882eb68SXin Tian whether_need_bitmap_check := true.B 13128882eb68SXin Tian } .otherwise { 1313d0de7e4aSpeixiaokun mem_addr_update := true.B 13148882eb68SXin Tian whether_need_bitmap_check := false.B 13158882eb68SXin Tian } 13168882eb68SXin Tian } else { 13178882eb68SXin Tian mem_addr_update := true.B 13188882eb68SXin Tian } 13198882eb68SXin Tian } 13208882eb68SXin Tian 13218882eb68SXin Tian if (HasBitmapCheck) { 13228882eb68SXin Tian when (whether_need_bitmap_check) { 13238882eb68SXin Tian when (bitmap_enable && pte.isLeaf()) { 13248882eb68SXin Tian s_bitmap_check := false.B 13258882eb68SXin Tian whether_need_bitmap_check := false.B 13268882eb68SXin Tian } .otherwise { 13278882eb68SXin Tian mem_addr_update := true.B 13288882eb68SXin Tian whether_need_bitmap_check := false.B 13298882eb68SXin Tian } 13308882eb68SXin Tian } 13318882eb68SXin Tian // bitmapcheck 13328882eb68SXin Tian when (io.bitmap.get.req.fire) { 13338882eb68SXin Tian s_bitmap_check := true.B 13348882eb68SXin Tian w_bitmap_resp := false.B 13358882eb68SXin Tian } 13368882eb68SXin Tian when (io.bitmap.get.resp.fire) { 13378882eb68SXin Tian w_bitmap_resp := true.B 13388882eb68SXin Tian mem_addr_update := true.B 13398882eb68SXin Tian bitmap_checkfailed := io.bitmap.get.resp.bits.cf 13408882eb68SXin Tian } 1341d0de7e4aSpeixiaokun } 1342d0de7e4aSpeixiaokun 1343d0de7e4aSpeixiaokun when(mem_addr_update){ 1344d0de7e4aSpeixiaokun when(!(find_pte || accessFault)){ 1345d0de7e4aSpeixiaokun level := levelNext 1346d0de7e4aSpeixiaokun s_mem_req := false.B 1347d0de7e4aSpeixiaokun mem_addr_update := false.B 1348d0de7e4aSpeixiaokun }.elsewhen(resp_valid){ 13493222d00fSpeixiaokun when(io.resp.fire){ 1350d0de7e4aSpeixiaokun idle := true.B 1351d0de7e4aSpeixiaokun mem_addr_update := false.B 1352d0de7e4aSpeixiaokun accessFault := false.B 1353d0de7e4aSpeixiaokun } 1354d0de7e4aSpeixiaokun finish := true.B 1355d0de7e4aSpeixiaokun } 1356d0de7e4aSpeixiaokun } 13575961467fSXiaokun-Pei when (flush) { 13585961467fSXiaokun-Pei idle := true.B 13595961467fSXiaokun-Pei s_pmp_check := true.B 13605961467fSXiaokun-Pei s_mem_req := true.B 13615961467fSXiaokun-Pei w_mem_resp := true.B 13625961467fSXiaokun-Pei accessFault := false.B 13635961467fSXiaokun-Pei mem_addr_update := false.B 13648882eb68SXin Tian if (HasBitmapCheck) { 13658882eb68SXin Tian s_bitmap_check := true.B 13668882eb68SXin Tian w_bitmap_resp := true.B 13678882eb68SXin Tian whether_need_bitmap_check := false.B 13688882eb68SXin Tian bitmap_checkfailed := false.B 13698882eb68SXin Tian } 13705961467fSXiaokun-Pei } 1371d0de7e4aSpeixiaokun} 1372