16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 22*b848eea5SLemoverimport chisel3.internal.naming.chiselName 236d5ddbceSLemoverimport xiangshan._ 246d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 256d5ddbceSLemoverimport utils._ 266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 276d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 286d5ddbceSLemover 296d5ddbceSLemover/* ptw finite state machine, the actual page table walker 306d5ddbceSLemover */ 316d5ddbceSLemoverclass PtwFsmIO()(implicit p: Parameters) extends PtwBundle { 326d5ddbceSLemover val req = Flipped(DecoupledIO(new Bundle { 336d5ddbceSLemover val source = UInt(bPtwWidth.W) 346d5ddbceSLemover val l1Hit = Bool() 356d5ddbceSLemover val l2Hit = Bool() 366d5ddbceSLemover val vpn = UInt(vpnLen.W) 376d5ddbceSLemover val ppn = UInt(ppnLen.W) 386d5ddbceSLemover })) 396d5ddbceSLemover val resp = DecoupledIO(new Bundle { 406d5ddbceSLemover val source = UInt(bPtwWidth.W) 416d5ddbceSLemover val resp = new PtwResp 426d5ddbceSLemover }) 436d5ddbceSLemover 446d5ddbceSLemover val mem = new Bundle { 45*b848eea5SLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 465854c1edSLemover val resp = Flipped(ValidIO(UInt(XLEN.W))) 476d5ddbceSLemover } 486d5ddbceSLemover 496d5ddbceSLemover val csr = Input(new TlbCsrBundle) 506d5ddbceSLemover val sfence = Input(new SfenceBundle) 516d5ddbceSLemover val refill = Output(new Bundle { 526d5ddbceSLemover val vpn = UInt(vpnLen.W) 536d5ddbceSLemover val level = UInt(log2Up(Level).W) 546d5ddbceSLemover }) 556d5ddbceSLemover} 566d5ddbceSLemover 57*b848eea5SLemover@chiselName 586d5ddbceSLemoverclass PtwFsm()(implicit p: Parameters) extends XSModule with HasPtwConst { 596d5ddbceSLemover val io = IO(new PtwFsmIO) 606d5ddbceSLemover 616d5ddbceSLemover val sfence = io.sfence 626d5ddbceSLemover val mem = io.mem 636d5ddbceSLemover val satp = io.csr.satp 646d5ddbceSLemover 656d5ddbceSLemover val s_idle :: s_mem_req :: s_mem_resp :: s_resp :: Nil = Enum(4) 666d5ddbceSLemover val state = RegInit(s_idle) 676d5ddbceSLemover val level = RegInit(0.U(log2Up(Level).W)) 686d5ddbceSLemover val ppn = Reg(UInt(ppnLen.W)) 696d5ddbceSLemover val vpn = Reg(UInt(vpnLen.W)) 706d5ddbceSLemover val levelNext = level + 1.U 716d5ddbceSLemover 726d5ddbceSLemover val memAddrReg = RegEnable(mem.req.bits.addr, mem.req.fire()) 736d5ddbceSLemover val l1Hit = Reg(Bool()) 746d5ddbceSLemover val l2Hit = Reg(Bool()) 756d5ddbceSLemover 765854c1edSLemover val memPte = mem.resp.bits.asTypeOf(new PteBundle().cloneType) 776d5ddbceSLemover val memPteReg = RegEnable(memPte, mem.resp.fire()) 786d5ddbceSLemover 796d5ddbceSLemover val notFound = WireInit(false.B) 806d5ddbceSLemover switch (state) { 816d5ddbceSLemover is (s_idle) { 826d5ddbceSLemover when (io.req.fire()) { 836d5ddbceSLemover val req = io.req.bits 846d5ddbceSLemover state := s_mem_req 856d5ddbceSLemover level := Mux(req.l2Hit, 2.U, Mux(req.l1Hit, 1.U, 0.U)) 866d5ddbceSLemover ppn := Mux(req.l2Hit || req.l1Hit, io.req.bits.ppn, satp.ppn) 876d5ddbceSLemover vpn := io.req.bits.vpn 886d5ddbceSLemover l1Hit := req.l1Hit 896d5ddbceSLemover l2Hit := req.l2Hit 906d5ddbceSLemover } 916d5ddbceSLemover } 926d5ddbceSLemover 936d5ddbceSLemover is (s_mem_req) { 946d5ddbceSLemover when (mem.req.fire()) { 956d5ddbceSLemover state := s_mem_resp 966d5ddbceSLemover } 976d5ddbceSLemover } 986d5ddbceSLemover 996d5ddbceSLemover is (s_mem_resp) { 1006d5ddbceSLemover when (mem.resp.fire()) { 1016d5ddbceSLemover when (memPte.isLeaf() || memPte.isPf(level)) { 1026d5ddbceSLemover state := s_resp 1036d5ddbceSLemover notFound := memPte.isPf(level) 1046d5ddbceSLemover }.otherwise { 1056d5ddbceSLemover when (level =/= 2.U) { 1066d5ddbceSLemover level := levelNext 1076d5ddbceSLemover state := s_mem_req 1086d5ddbceSLemover }.otherwise { 1096d5ddbceSLemover state := s_resp 1106d5ddbceSLemover notFound := true.B 1116d5ddbceSLemover } 1126d5ddbceSLemover } 1136d5ddbceSLemover } 1146d5ddbceSLemover } 1156d5ddbceSLemover 1166d5ddbceSLemover is (s_resp) { 1176d5ddbceSLemover when (io.resp.fire()) { 1186d5ddbceSLemover state := s_idle 1196d5ddbceSLemover } 1206d5ddbceSLemover } 1216d5ddbceSLemover } 1226d5ddbceSLemover 1236d5ddbceSLemover when (sfence.valid) { 1246d5ddbceSLemover state := s_idle 1256d5ddbceSLemover } 1266d5ddbceSLemover 1276d5ddbceSLemover val finish = mem.resp.fire() && (memPte.isLeaf() || memPte.isPf(level) || level === 2.U) 1285854c1edSLemover val resp_pf = Reg(Bool()) 1295854c1edSLemover val resp_level = Reg(UInt(2.W)) 1305854c1edSLemover val resp_pte = Reg(new PteBundle()) 131*b848eea5SLemover when (finish) { 1325854c1edSLemover resp_pf := level === 3.U || notFound 1335854c1edSLemover resp_level := level 1345854c1edSLemover resp_pte := memPte 1356d5ddbceSLemover } 1366d5ddbceSLemover io.resp.valid := state === s_resp 1375854c1edSLemover io.resp.bits.source := RegEnable(io.req.bits.source, io.req.fire()) 1385854c1edSLemover io.resp.bits.resp.apply(resp_pf, resp_level, resp_pte, vpn) 1396d5ddbceSLemover io.req.ready := state === s_idle 1406d5ddbceSLemover 1416d5ddbceSLemover val l1addr = MakeAddr(satp.ppn, getVpnn(vpn, 2)) 1426d5ddbceSLemover val l2addr = MakeAddr(Mux(l1Hit, ppn, memPteReg.ppn), getVpnn(vpn, 1)) 1436d5ddbceSLemover val l3addr = MakeAddr(Mux(l2Hit, ppn, memPteReg.ppn), getVpnn(vpn, 0)) 144*b848eea5SLemover mem.req.valid := state === s_mem_req 1456d5ddbceSLemover mem.req.bits.addr := Mux(level === 0.U, l1addr, Mux(level === 1.U, l2addr, l3addr)) 146*b848eea5SLemover mem.req.bits.id := MSHRSize.U 1476d5ddbceSLemover 1486d5ddbceSLemover io.refill.vpn := vpn 1496d5ddbceSLemover io.refill.level := level 1506d5ddbceSLemover 151*b848eea5SLemover XSDebug(p"[fsm] state:${state} level:${level} notFound:${notFound}\n") 1526d5ddbceSLemover 1536d5ddbceSLemover // perf 1546d5ddbceSLemover XSPerfAccumulate("fsm_count", io.req.fire()) 1556d5ddbceSLemover for (i <- 0 until PtwWidth) { 1566d5ddbceSLemover XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire() && io.req.bits.source === i.U) 1576d5ddbceSLemover } 1586d5ddbceSLemover XSPerfAccumulate("fsm_busy", state =/= s_idle) 1596d5ddbceSLemover XSPerfAccumulate("fsm_idle", state === s_idle) 1606d5ddbceSLemover XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 1616d5ddbceSLemover XSPerfAccumulate("mem_count", mem.req.fire()) 1626d5ddbceSLemover XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire(), true)) 1636d5ddbceSLemover XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 1646d5ddbceSLemover} 165