16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 196d5ddbceSLemoverimport chipsalliance.rocketchip.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 22b848eea5SLemoverimport chisel3.internal.naming.chiselName 236d5ddbceSLemoverimport xiangshan._ 246d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 256d5ddbceSLemoverimport utils._ 266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 276d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 28*b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 296d5ddbceSLemover 306d5ddbceSLemover/* ptw finite state machine, the actual page table walker 316d5ddbceSLemover */ 326d5ddbceSLemoverclass PtwFsmIO()(implicit p: Parameters) extends PtwBundle { 336d5ddbceSLemover val req = Flipped(DecoupledIO(new Bundle { 346d5ddbceSLemover val source = UInt(bPtwWidth.W) 356d5ddbceSLemover val l1Hit = Bool() 366d5ddbceSLemover val vpn = UInt(vpnLen.W) 376d5ddbceSLemover val ppn = UInt(ppnLen.W) 386d5ddbceSLemover })) 396d5ddbceSLemover val resp = DecoupledIO(new Bundle { 406d5ddbceSLemover val source = UInt(bPtwWidth.W) 416d5ddbceSLemover val resp = new PtwResp 426d5ddbceSLemover }) 436d5ddbceSLemover 44cc5a5f22SLemover val mq = DecoupledIO(new L2TlbMQInBundle()) 45cc5a5f22SLemover 466d5ddbceSLemover val mem = new Bundle { 47b848eea5SLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 485854c1edSLemover val resp = Flipped(ValidIO(UInt(XLEN.W))) 49cc5a5f22SLemover val mask = Input(Bool()) 506d5ddbceSLemover } 51*b6982e83SLemover val pmp = new Bundle { 52*b6982e83SLemover val req = ValidIO(new PMPReqBundle()) 53*b6982e83SLemover val resp = Flipped(new PMPRespBundle()) 54*b6982e83SLemover } 556d5ddbceSLemover 566d5ddbceSLemover val csr = Input(new TlbCsrBundle) 576d5ddbceSLemover val sfence = Input(new SfenceBundle) 586d5ddbceSLemover val refill = Output(new Bundle { 596d5ddbceSLemover val vpn = UInt(vpnLen.W) 606d5ddbceSLemover val level = UInt(log2Up(Level).W) 616d5ddbceSLemover }) 626d5ddbceSLemover} 636d5ddbceSLemover 64b848eea5SLemover@chiselName 656d5ddbceSLemoverclass PtwFsm()(implicit p: Parameters) extends XSModule with HasPtwConst { 666d5ddbceSLemover val io = IO(new PtwFsmIO) 676d5ddbceSLemover 686d5ddbceSLemover val sfence = io.sfence 696d5ddbceSLemover val mem = io.mem 706d5ddbceSLemover val satp = io.csr.satp 716d5ddbceSLemover 72*b6982e83SLemover val s_idle :: s_addr_check :: s_mem_req :: s_mem_resp :: s_check_pte :: Nil = Enum(5) 736d5ddbceSLemover val state = RegInit(s_idle) 746d5ddbceSLemover val level = RegInit(0.U(log2Up(Level).W)) 75*b6982e83SLemover val af_level = RegInit(0.U(log2Up(Level).W)) // access fault return this level 766d5ddbceSLemover val ppn = Reg(UInt(ppnLen.W)) 776d5ddbceSLemover val vpn = Reg(UInt(vpnLen.W)) 786d5ddbceSLemover val levelNext = level + 1.U 796d5ddbceSLemover val l1Hit = Reg(Bool()) 805854c1edSLemover val memPte = mem.resp.bits.asTypeOf(new PteBundle().cloneType) 81cc5a5f22SLemover io.req.ready := state === s_idle 826d5ddbceSLemover 83*b6982e83SLemover val finish = WireInit(false.B) 84*b6982e83SLemover val sent_to_pmp = state === s_addr_check || (state === s_check_pte && !finish) 85*b6982e83SLemover val accessFault = RegEnable(io.pmp.resp.ld, sent_to_pmp) 86*b6982e83SLemover val pageFault = memPte.isPf(level) 876d5ddbceSLemover switch (state) { 886d5ddbceSLemover is (s_idle) { 896d5ddbceSLemover when (io.req.fire()) { 906d5ddbceSLemover val req = io.req.bits 91*b6982e83SLemover state := s_addr_check 92cc5a5f22SLemover level := Mux(req.l1Hit, 1.U, 0.U) 93*b6982e83SLemover af_level := Mux(req.l1Hit, 1.U, 0.U) 94cc5a5f22SLemover ppn := Mux(req.l1Hit, io.req.bits.ppn, satp.ppn) 956d5ddbceSLemover vpn := io.req.bits.vpn 966d5ddbceSLemover l1Hit := req.l1Hit 97*b6982e83SLemover accessFault := false.B 986d5ddbceSLemover } 996d5ddbceSLemover } 1006d5ddbceSLemover 101*b6982e83SLemover is (s_addr_check) { 102*b6982e83SLemover state := s_mem_req 103*b6982e83SLemover } 104*b6982e83SLemover 1056d5ddbceSLemover is (s_mem_req) { 1066d5ddbceSLemover when (mem.req.fire()) { 1076d5ddbceSLemover state := s_mem_resp 1086d5ddbceSLemover } 109*b6982e83SLemover when (accessFault) { 110*b6982e83SLemover state := s_check_pte 111*b6982e83SLemover } 1126d5ddbceSLemover } 1136d5ddbceSLemover 1146d5ddbceSLemover is (s_mem_resp) { 1156d5ddbceSLemover when(mem.resp.fire()) { 116cc5a5f22SLemover state := s_check_pte 117*b6982e83SLemover af_level := af_level + 1.U 1186d5ddbceSLemover } 1196d5ddbceSLemover } 1206d5ddbceSLemover 121cc5a5f22SLemover is (s_check_pte) { 122*b6982e83SLemover when (io.resp.valid) { 1236d5ddbceSLemover when (io.resp.fire()) { 1246d5ddbceSLemover state := s_idle 1256d5ddbceSLemover } 126*b6982e83SLemover finish := true.B 127cc5a5f22SLemover }.otherwise { 128*b6982e83SLemover when (io.pmp.resp.ld) { 129*b6982e83SLemover // do nothing 130*b6982e83SLemover }.elsewhen (io.mq.valid) { 131cc5a5f22SLemover when (io.mq.fire()) { 132cc5a5f22SLemover state := s_idle 133cc5a5f22SLemover } 134*b6982e83SLemover finish := true.B 135*b6982e83SLemover }.otherwise { // when level is 1.U, finish 136*b6982e83SLemover assert(level =/= 2.U) 137*b6982e83SLemover level := levelNext 138*b6982e83SLemover state := s_mem_req 139cc5a5f22SLemover } 140cc5a5f22SLemover } 1416d5ddbceSLemover } 1426d5ddbceSLemover } 1436d5ddbceSLemover 1446d5ddbceSLemover when (sfence.valid) { 1456d5ddbceSLemover state := s_idle 146*b6982e83SLemover accessFault := false.B 1476d5ddbceSLemover } 1486d5ddbceSLemover 149*b6982e83SLemover // memPte is valid when at s_check_pte. when mem.resp.fire, it's not ready. 150cc5a5f22SLemover val is_pte = memPte.isLeaf() || memPte.isPf(level) 151cc5a5f22SLemover val find_pte = is_pte 152cc5a5f22SLemover val to_find_pte = level === 1.U && !is_pte 153cc5a5f22SLemover val source = RegEnable(io.req.bits.source, io.req.fire()) 154*b6982e83SLemover io.resp.valid := state === s_check_pte && (find_pte || accessFault) 155cc5a5f22SLemover io.resp.bits.source := source 156*b6982e83SLemover io.resp.bits.resp.apply(pageFault && !accessFault, accessFault, Mux(accessFault, af_level, level), memPte, vpn) 157cc5a5f22SLemover 158*b6982e83SLemover io.mq.valid := state === s_check_pte && to_find_pte && !accessFault 159cc5a5f22SLemover io.mq.bits.source := source 160cc5a5f22SLemover io.mq.bits.vpn := vpn 161cc5a5f22SLemover io.mq.bits.l3.valid := true.B 162cc5a5f22SLemover io.mq.bits.l3.bits := memPte.ppn 163cc5a5f22SLemover 164cc5a5f22SLemover assert(level =/= 2.U || level =/= 3.U) 1656d5ddbceSLemover 1666d5ddbceSLemover val l1addr = MakeAddr(satp.ppn, getVpnn(vpn, 2)) 167cc5a5f22SLemover val l2addr = MakeAddr(Mux(l1Hit, ppn, memPte.ppn), getVpnn(vpn, 1)) 168*b6982e83SLemover val mem_addr = Mux(af_level === 0.U, l1addr, l2addr) 169*b6982e83SLemover io.pmp.req.valid := DontCare // samecycle, do not use valid 170*b6982e83SLemover io.pmp.req.bits.addr := mem_addr 171*b6982e83SLemover io.pmp.req.bits.size := 3.U // TODO: fix it 172*b6982e83SLemover io.pmp.req.bits.cmd := TlbCmd.read 173*b6982e83SLemover 174*b6982e83SLemover mem.req.valid := state === s_mem_req && !io.mem.mask && !accessFault 175*b6982e83SLemover mem.req.bits.addr := mem_addr 176cc5a5f22SLemover mem.req.bits.id := MSHRSize.U(bMemID.W) 1776d5ddbceSLemover 1786d5ddbceSLemover io.refill.vpn := vpn 1796d5ddbceSLemover io.refill.level := level 1806d5ddbceSLemover 181cc5a5f22SLemover XSDebug(p"[fsm] state:${state} level:${level} notFound:${pageFault}\n") 1826d5ddbceSLemover 1836d5ddbceSLemover // perf 1846d5ddbceSLemover XSPerfAccumulate("fsm_count", io.req.fire()) 1856d5ddbceSLemover for (i <- 0 until PtwWidth) { 1866d5ddbceSLemover XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire() && io.req.bits.source === i.U) 1876d5ddbceSLemover } 1886d5ddbceSLemover XSPerfAccumulate("fsm_busy", state =/= s_idle) 1896d5ddbceSLemover XSPerfAccumulate("fsm_idle", state === s_idle) 1906d5ddbceSLemover XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 1916d5ddbceSLemover XSPerfAccumulate("mem_count", mem.req.fire()) 1926d5ddbceSLemover XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire(), true)) 1936d5ddbceSLemover XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 194cc5a5f22SLemover 1959bd9cdfaSLemover TimeOutAssert(state =/= s_idle, timeOutThreshold, "page table walker time out") 1966d5ddbceSLemover} 197