16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 246d5ddbceSLemoverimport utils._ 253c02ee8fSwakafaimport utility._ 266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 276d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 296d5ddbceSLemover 3092e3bfefSLemover/** Page Table Walk is divided into two parts 3192e3bfefSLemover * One, PTW: page walk for pde, except for leaf entries, one by one 3292e3bfefSLemover * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel 336d5ddbceSLemover */ 3492e3bfefSLemover 3592e3bfefSLemover 3692e3bfefSLemover/** PTW : page table walker 3792e3bfefSLemover * a finite state machine 3892e3bfefSLemover * only take 1GB and 2MB page walks 3992e3bfefSLemover * or in other words, except the last level(leaf) 4092e3bfefSLemover **/ 4192e3bfefSLemoverclass PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 426d5ddbceSLemover val req = Flipped(DecoupledIO(new Bundle { 4345f497a4Shappy-lx val req_info = new L2TlbInnerBundle() 443ea4388cSHaoyuan Feng val l3Hit = if (EnableSv48) Some(new Bool()) else None 453ea4388cSHaoyuan Feng val l2Hit = Bool() 4697929664SXiaokun-Pei val ppn = UInt(ptePPNLen.W) 4730104977Speixiaokun val stage1Hit = Bool() 4830104977Speixiaokun val stage1 = new PtwMergeResp 496d5ddbceSLemover })) 506d5ddbceSLemover val resp = DecoupledIO(new Bundle { 51bc063562SLemover val source = UInt(bSourceWidth.W) 52eb4bf3f2Speixiaokun val s2xlate = UInt(2.W) 5363632028SHaoyuan Feng val resp = new PtwMergeResp 54d0de7e4aSpeixiaokun val h_resp = new HptwResp 556d5ddbceSLemover }) 566d5ddbceSLemover 5792e3bfefSLemover val llptw = DecoupledIO(new LLPTWInBundle()) 589c503409SLemover // NOTE: llptw change from "connect to llptw" to "connect to page cache" 599c503409SLemover // to avoid corner case that caused duplicate entries 60cc5a5f22SLemover 61d0de7e4aSpeixiaokun val hptw = new Bundle { 62d0de7e4aSpeixiaokun val req = DecoupledIO(new Bundle { 63eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 64d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 6597929664SXiaokun-Pei val gvpn = UInt(ptePPNLen.W) 66d0de7e4aSpeixiaokun }) 67d0de7e4aSpeixiaokun val resp = Flipped(Valid(new Bundle { 68d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 69d0de7e4aSpeixiaokun })) 70d0de7e4aSpeixiaokun } 716d5ddbceSLemover val mem = new Bundle { 72b848eea5SLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 735854c1edSLemover val resp = Flipped(ValidIO(UInt(XLEN.W))) 74cc5a5f22SLemover val mask = Input(Bool()) 756d5ddbceSLemover } 76b6982e83SLemover val pmp = new Bundle { 77b6982e83SLemover val req = ValidIO(new PMPReqBundle()) 78b6982e83SLemover val resp = Flipped(new PMPRespBundle()) 79b6982e83SLemover } 806d5ddbceSLemover 816d5ddbceSLemover val refill = Output(new Bundle { 8245f497a4Shappy-lx val req_info = new L2TlbInnerBundle() 833ea4388cSHaoyuan Feng val level = UInt(log2Up(Level + 1).W) 846d5ddbceSLemover }) 856d5ddbceSLemover} 866d5ddbceSLemover 8792e3bfefSLemoverclass PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 8892e3bfefSLemover val io = IO(new PTWIO) 896d5ddbceSLemover val sfence = io.sfence 906d5ddbceSLemover val mem = io.mem 91d0de7e4aSpeixiaokun val req_s2xlate = Reg(UInt(2.W)) 9203c1129fSpeixiaokun val enableS2xlate = req_s2xlate =/= noS2xlate 9303c1129fSpeixiaokun val onlyS1xlate = req_s2xlate === onlyStage1 9403c1129fSpeixiaokun val onlyS2xlate = req_s2xlate === onlyStage2 95d0de7e4aSpeixiaokun 963ea4388cSHaoyuan Feng val satp = Wire(new TlbSatpBundle()) 973ea4388cSHaoyuan Feng when (io.req.fire) { 983ea4388cSHaoyuan Feng satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp) 993ea4388cSHaoyuan Feng } .otherwise { 1003ea4388cSHaoyuan Feng satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 1013ea4388cSHaoyuan Feng } 1023ea4388cSHaoyuan Feng 1033ea4388cSHaoyuan Feng val mode = satp.mode 104d0de7e4aSpeixiaokun val hgatp = io.csr.hgatp 1055c5f442fSXiaokun-Pei val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 106d0de7e4aSpeixiaokun val s2xlate = enableS2xlate && !onlyS1xlate 1073ea4388cSHaoyuan Feng val level = RegInit(3.U(log2Up(Level + 1).W)) 1083ea4388cSHaoyuan Feng val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level 10997929664SXiaokun-Pei val gpf_level = RegInit(3.U(log2Up(Level + 1).W)) 11097929664SXiaokun-Pei val ppn = Reg(UInt(ptePPNLen.W)) 1114c0e0181SXiaokun-Pei val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate) 1123ea4388cSHaoyuan Feng val levelNext = level - 1.U 1133ea4388cSHaoyuan Feng val l3Hit = Reg(Bool()) 1143ea4388cSHaoyuan Feng val l2Hit = Reg(Bool()) 11597929664SXiaokun-Pei val pte = mem.resp.bits.asTypeOf(new PteBundle()) 1163ea4388cSHaoyuan Feng 11744b79566SXiaokun-Pei // s/w register 11844b79566SXiaokun-Pei val s_pmp_check = RegInit(true.B) 11944b79566SXiaokun-Pei val s_mem_req = RegInit(true.B) 12044b79566SXiaokun-Pei val s_llptw_req = RegInit(true.B) 12144b79566SXiaokun-Pei val w_mem_resp = RegInit(true.B) 122d0de7e4aSpeixiaokun val s_hptw_req = RegInit(true.B) 123d0de7e4aSpeixiaokun val w_hptw_resp = RegInit(true.B) 124d0de7e4aSpeixiaokun val s_last_hptw_req = RegInit(true.B) 125d0de7e4aSpeixiaokun val w_last_hptw_resp = RegInit(true.B) 12644b79566SXiaokun-Pei // for updating "level" 12744b79566SXiaokun-Pei val mem_addr_update = RegInit(false.B) 12844b79566SXiaokun-Pei 12944b79566SXiaokun-Pei val idle = RegInit(true.B) 1302a906a65SHaoyuan Feng val finish = WireInit(false.B) 1312a906a65SHaoyuan Feng val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish 13244b79566SXiaokun-Pei 133d0de7e4aSpeixiaokun val pageFault = pte.isPf(level) 13497929664SXiaokun-Pei val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp) 1356d5ddbceSLemover 136d0de7e4aSpeixiaokun val hptw_pageFault = RegInit(false.B) 137d0de7e4aSpeixiaokun val hptw_accessFault = RegInit(false.B) 138d0de7e4aSpeixiaokun val last_s2xlate = RegInit(false.B) 1393222d00fSpeixiaokun val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire) 1403222d00fSpeixiaokun val stage1 = RegEnable(io.req.bits.stage1, io.req.fire) 14109280d15Speixiaokun val hptw_resp_stage2 = Reg(Bool()) 142d0de7e4aSpeixiaokun 1430b1b8ed1SXiaokun-Pei val ppn_af = Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf() && !pte.isStage1Gpf(io.csr.vsatp.mode), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high 1447263b595SXiaokun-Pei val find_pte = pte.isLeaf() || ppn_af || pageFault 14544b79566SXiaokun-Pei val to_find_pte = level === 1.U && find_pte === false.B 146935edac4STang Haojin val source = RegEnable(io.req.bits.req_info.source, io.req.fire) 1476d5ddbceSLemover 1483ea4388cSHaoyuan Feng val l3addr = Wire(UInt(PAddrBits.W)) 1493ea4388cSHaoyuan Feng val l2addr = Wire(UInt(PAddrBits.W)) 1503ea4388cSHaoyuan Feng val l1addr = Wire(UInt(PAddrBits.W)) 1513ea4388cSHaoyuan Feng val mem_addr = Wire(UInt(PAddrBits.W)) 1523ea4388cSHaoyuan Feng 1533ea4388cSHaoyuan Feng l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3)) 1543ea4388cSHaoyuan Feng if (EnableSv48) { 1553ea4388cSHaoyuan Feng when (mode === Sv48) { 1563ea4388cSHaoyuan Feng l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2)) 1573ea4388cSHaoyuan Feng } .otherwise { 1583ea4388cSHaoyuan Feng l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 1593ea4388cSHaoyuan Feng } 1603ea4388cSHaoyuan Feng } else { 1613ea4388cSHaoyuan Feng l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2)) 1623ea4388cSHaoyuan Feng } 1633ea4388cSHaoyuan Feng l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1)) 1643ea4388cSHaoyuan Feng mem_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr)) 16544b79566SXiaokun-Pei 16697929664SXiaokun-Pei val hptw_resp = Reg(new HptwResp) 167c0991f6aSpeixiaokun val gpaddr = MuxCase(mem_addr, Seq( 168c0991f6aSpeixiaokun stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)), 169c0991f6aSpeixiaokun onlyS2xlate -> Cat(vpn, 0.U(offLen.W)), 17097929664SXiaokun-Pei !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq( 17197929664SXiaokun-Pei 3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)), 17297929664SXiaokun-Pei 2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)), 17397929664SXiaokun-Pei 1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0) 174dcb10e8fSBL-GS ))), 175dcb10e8fSBL-GS 0.U(offLen.W)) 176c0991f6aSpeixiaokun )) 17708ae0d20SXiaokun-Pei val gvpn_gpf = Mux(enableS2xlate && io.csr.hgatp.mode === Sv39x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, Mux(enableS2xlate && io.csr.hgatp.mode === Sv48x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv48x4) =/= 0.U, false.B)) 178*8deba996SXiaokun-Pei val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf 179cda84113Speixiaokun val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 18097929664SXiaokun-Pei val fake_h_resp = 0.U.asTypeOf(new HptwResp) 18108ae0d20SXiaokun-Pei fake_h_resp.entry.tag := get_pn(gpaddr) 18208ae0d20SXiaokun-Pei fake_h_resp.entry.vmid.map(_ := io.csr.hgatp.vmid) 18397929664SXiaokun-Pei fake_h_resp.gpf := true.B 18497929664SXiaokun-Pei 18597929664SXiaokun-Pei val pte_valid = RegInit(false.B) // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW 18697929664SXiaokun-Pei val fake_pte = 0.U.asTypeOf(new PteBundle()) 187ad8d4021SXiaokun-Pei fake_pte.perm.v := false.B // tell L1TLB this is fake pte 18897929664SXiaokun-Pei fake_pte.perm.r := true.B 18997929664SXiaokun-Pei fake_pte.perm.w := true.B 19097929664SXiaokun-Pei fake_pte.perm.x := true.B 191d15c2433SXiaokun-Pei fake_pte.perm.a := true.B 192d15c2433SXiaokun-Pei fake_pte.perm.d := true.B 193d15c2433SXiaokun-Pei fake_pte.ppn := ppn(ppnLen - 1, 0) 194d15c2433SXiaokun-Pei fake_pte.ppn_high := ppn(ptePPNLen - 1, ppnLen) 195d0de7e4aSpeixiaokun 19644b79566SXiaokun-Pei io.req.ready := idle 19730104977Speixiaokun val ptw_resp = Wire(new PtwMergeResp) 19897929664SXiaokun-Pei ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault && !ppn_af, false.B), accessFault || ppn_af, Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false) 19944b79566SXiaokun-Pei 20097929664SXiaokun-Pei val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate ) 20109280d15Speixiaokun val stageHit_resp = idle === false.B && hptw_resp_stage2 20209280d15Speixiaokun io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp) 20344b79566SXiaokun-Pei io.resp.bits.source := source 20497929664SXiaokun-Pei io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp) 20597929664SXiaokun-Pei io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp) 2066315ba2aSpeixiaokun io.resp.bits.s2xlate := req_s2xlate 20744b79566SXiaokun-Pei 20897929664SXiaokun-Pei io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault 20944b79566SXiaokun-Pei io.llptw.bits.req_info.source := source 21044b79566SXiaokun-Pei io.llptw.bits.req_info.vpn := vpn 21182978df9Speixiaokun io.llptw.bits.req_info.s2xlate := req_s2xlate 212eb4bf3f2Speixiaokun io.llptw.bits.ppn := DontCare 21344b79566SXiaokun-Pei 214b6982e83SLemover io.pmp.req.valid := DontCare // samecycle, do not use valid 215d0de7e4aSpeixiaokun io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 216b6982e83SLemover io.pmp.req.bits.size := 3.U // TODO: fix it 217b6982e83SLemover io.pmp.req.bits.cmd := TlbCmd.read 218b6982e83SLemover 21944b79566SXiaokun-Pei mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check 220d0de7e4aSpeixiaokun mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 221bc063562SLemover mem.req.bits.id := FsmReqID.U(bMemID.W) 22283d93d53Speixiaokun mem.req.bits.hptw_bypassed := false.B 2236d5ddbceSLemover 2244ed5afbdSXiaokun-Pei io.refill.req_info.s2xlate := req_s2xlate 22545f497a4Shappy-lx io.refill.req_info.vpn := vpn 2266d5ddbceSLemover io.refill.level := level 22745f497a4Shappy-lx io.refill.req_info.source := source 2286d5ddbceSLemover 229d0de7e4aSpeixiaokun io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req 230d0de7e4aSpeixiaokun io.hptw.req.bits.id := FsmReqID.U(bMemID.W) 231dcb10e8fSBL-GS io.hptw.req.bits.gvpn := get_pn(gpaddr) 232eb4bf3f2Speixiaokun io.hptw.req.bits.source := source 233d0de7e4aSpeixiaokun 2343222d00fSpeixiaokun when (io.req.fire && io.req.bits.stage1Hit){ 23530104977Speixiaokun idle := false.B 23661c5d636Speixiaokun req_s2xlate := io.req.bits.req_info.s2xlate 237fffcb38cSXiaokun-Pei s_last_hptw_req := false.B 23809280d15Speixiaokun hptw_resp_stage2 := false.B 2396bb8be21SXiaokun-Pei last_s2xlate := false.B 2400dfe2fbdSpeixiaokun hptw_pageFault := false.B 2410dfe2fbdSpeixiaokun hptw_accessFault := false.B 24230104977Speixiaokun } 243d0de7e4aSpeixiaokun 2443222d00fSpeixiaokun when (io.resp.fire && stage1Hit){ 24530104977Speixiaokun idle := true.B 24630104977Speixiaokun } 24730104977Speixiaokun 2483222d00fSpeixiaokun when (io.req.fire && !io.req.bits.stage1Hit){ 24944b79566SXiaokun-Pei val req = io.req.bits 2503ea4388cSHaoyuan Feng if (EnableSv48) { 2513ea4388cSHaoyuan Feng when (mode === Sv48) { 2523ea4388cSHaoyuan Feng level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 2533ea4388cSHaoyuan Feng af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U)) 254ad8d4021SXiaokun-Pei gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 0.U)) 2553ea4388cSHaoyuan Feng ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn) 2563ea4388cSHaoyuan Feng l3Hit := req.l3Hit.get 2573ea4388cSHaoyuan Feng } .otherwise { 2583ea4388cSHaoyuan Feng level := Mux(req.l2Hit, 1.U, 2.U) 2593ea4388cSHaoyuan Feng af_level := Mux(req.l2Hit, 1.U, 2.U) 260ad8d4021SXiaokun-Pei gpf_level := 0.U 2613ea4388cSHaoyuan Feng ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 2623ea4388cSHaoyuan Feng l3Hit := false.B 2633ea4388cSHaoyuan Feng } 2643ea4388cSHaoyuan Feng } else { 2653ea4388cSHaoyuan Feng level := Mux(req.l2Hit, 1.U, 2.U) 2663ea4388cSHaoyuan Feng af_level := Mux(req.l2Hit, 1.U, 2.U) 267ad8d4021SXiaokun-Pei gpf_level := 0.U 2683ea4388cSHaoyuan Feng ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn) 2693ea4388cSHaoyuan Feng l3Hit := false.B 2703ea4388cSHaoyuan Feng } 27144b79566SXiaokun-Pei vpn := io.req.bits.req_info.vpn 2723ea4388cSHaoyuan Feng l2Hit := req.l2Hit 27344b79566SXiaokun-Pei accessFault := false.B 27444b79566SXiaokun-Pei idle := false.B 275d0de7e4aSpeixiaokun hptw_pageFault := false.B 2767263b595SXiaokun-Pei hptw_accessFault := false.B 277cc72e3f5SXiaokun-Pei pte_valid := false.B 27850c7aa78Speixiaokun req_s2xlate := io.req.bits.req_info.s2xlate 279fffcb38cSXiaokun-Pei when(io.req.bits.req_info.s2xlate === onlyStage2){ 280f284fbffSXiaokun-Pei val onlys2_gpaddr = Cat(io.req.bits.req_info.vpn, 0.U(offLen.W)) // is 50 bits, don't need to check high bits when sv48x4 is enabled 281f284fbffSXiaokun-Pei val check_gpa_high_fail = Mux(io.req.bits.req_info.s2xlate === onlyStage2 && io.csr.hgatp.mode === Sv39x4, onlys2_gpaddr(onlys2_gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, false.B) 28208ae0d20SXiaokun-Pei last_s2xlate := false.B 283fffcb38cSXiaokun-Pei when(check_gpa_high_fail){ 284fffcb38cSXiaokun-Pei mem_addr_update := true.B 28508ae0d20SXiaokun-Pei }.otherwise{ 286fffcb38cSXiaokun-Pei s_last_hptw_req := false.B 287fffcb38cSXiaokun-Pei } 288fffcb38cSXiaokun-Pei }.elsewhen(io.req.bits.req_info.s2xlate === allStage){ 289d0de7e4aSpeixiaokun last_s2xlate := true.B 290d0de7e4aSpeixiaokun s_hptw_req := false.B 291d0de7e4aSpeixiaokun }.otherwise { 2926bb8be21SXiaokun-Pei last_s2xlate := false.B 293d0de7e4aSpeixiaokun s_pmp_check := false.B 294d0de7e4aSpeixiaokun } 295d0de7e4aSpeixiaokun } 296d0de7e4aSpeixiaokun 2973222d00fSpeixiaokun when(io.hptw.req.fire && s_hptw_req === false.B){ 298d0de7e4aSpeixiaokun s_hptw_req := true.B 299d0de7e4aSpeixiaokun w_hptw_resp := false.B 300d0de7e4aSpeixiaokun } 301d0de7e4aSpeixiaokun 302fffcb38cSXiaokun-Pei when(io.hptw.resp.fire && w_hptw_resp === false.B) { 303d0de7e4aSpeixiaokun w_hptw_resp := true.B 304fffcb38cSXiaokun-Pei val g_perm_fail = !io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x) 305*8deba996SXiaokun-Pei hptw_pageFault := io.hptw.resp.bits.h_resp.gpf || g_perm_fail 306*8deba996SXiaokun-Pei hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 307*8deba996SXiaokun-Pei hptw_resp := io.hptw.resp.bits.h_resp 308*8deba996SXiaokun-Pei hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || g_perm_fail 309fffcb38cSXiaokun-Pei when(!(g_perm_fail || io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) { 310d0de7e4aSpeixiaokun s_pmp_check := false.B 311d0de7e4aSpeixiaokun } 312d0de7e4aSpeixiaokun } 313d0de7e4aSpeixiaokun 3143222d00fSpeixiaokun when(io.hptw.req.fire && s_last_hptw_req === false.B) { 315d0de7e4aSpeixiaokun w_last_hptw_resp := false.B 316d0de7e4aSpeixiaokun s_last_hptw_req := true.B 317d0de7e4aSpeixiaokun } 318d0de7e4aSpeixiaokun 319fffcb38cSXiaokun-Pei when (io.hptw.resp.fire && w_last_hptw_resp === false.B && stage1Hit){ 320fffcb38cSXiaokun-Pei w_last_hptw_resp := true.B 321fffcb38cSXiaokun-Pei hptw_resp_stage2 := true.B 322fffcb38cSXiaokun-Pei hptw_resp := io.hptw.resp.bits.h_resp 323fffcb38cSXiaokun-Pei } 324fffcb38cSXiaokun-Pei 325fffcb38cSXiaokun-Pei when(io.hptw.resp.fire && w_last_hptw_resp === false.B && !stage1Hit){ 326d0de7e4aSpeixiaokun hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 327d0de7e4aSpeixiaokun hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 32897929664SXiaokun-Pei hptw_resp := io.hptw.resp.bits.h_resp 329d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 330d0de7e4aSpeixiaokun mem_addr_update := true.B 331d0de7e4aSpeixiaokun last_s2xlate := false.B 33244b79566SXiaokun-Pei } 33344b79566SXiaokun-Pei 33444b79566SXiaokun-Pei when(sent_to_pmp && mem_addr_update === false.B){ 33544b79566SXiaokun-Pei s_mem_req := false.B 33644b79566SXiaokun-Pei s_pmp_check := true.B 33744b79566SXiaokun-Pei } 33844b79566SXiaokun-Pei 33944b79566SXiaokun-Pei when(accessFault && idle === false.B){ 34044b79566SXiaokun-Pei s_pmp_check := true.B 34144b79566SXiaokun-Pei s_mem_req := true.B 34244b79566SXiaokun-Pei w_mem_resp := true.B 34344b79566SXiaokun-Pei s_llptw_req := true.B 344d0de7e4aSpeixiaokun s_hptw_req := true.B 345d0de7e4aSpeixiaokun w_hptw_resp := true.B 346d0de7e4aSpeixiaokun s_last_hptw_req := true.B 347d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 34844b79566SXiaokun-Pei mem_addr_update := true.B 349d0de7e4aSpeixiaokun last_s2xlate := false.B 35044b79566SXiaokun-Pei } 35144b79566SXiaokun-Pei 35297929664SXiaokun-Pei when(guestFault && idle === false.B){ 3537263b595SXiaokun-Pei s_pmp_check := true.B 3547263b595SXiaokun-Pei s_mem_req := true.B 3557263b595SXiaokun-Pei w_mem_resp := true.B 3567263b595SXiaokun-Pei s_llptw_req := true.B 3577263b595SXiaokun-Pei s_hptw_req := true.B 3587263b595SXiaokun-Pei w_hptw_resp := true.B 3597263b595SXiaokun-Pei s_last_hptw_req := true.B 3607263b595SXiaokun-Pei w_last_hptw_resp := true.B 3617263b595SXiaokun-Pei mem_addr_update := true.B 3627263b595SXiaokun-Pei last_s2xlate := false.B 3637263b595SXiaokun-Pei } 3647263b595SXiaokun-Pei 365935edac4STang Haojin when (mem.req.fire){ 36644b79566SXiaokun-Pei s_mem_req := true.B 36744b79566SXiaokun-Pei w_mem_resp := false.B 36844b79566SXiaokun-Pei } 36944b79566SXiaokun-Pei 370935edac4STang Haojin when(mem.resp.fire && w_mem_resp === false.B){ 37144b79566SXiaokun-Pei w_mem_resp := true.B 3723ea4388cSHaoyuan Feng af_level := af_level - 1.U 37344b79566SXiaokun-Pei s_llptw_req := false.B 37444b79566SXiaokun-Pei mem_addr_update := true.B 375ad8d4021SXiaokun-Pei gpf_level := Mux(mode === Sv39 && !pte_valid && !(l3Hit || l2Hit), gpf_level - 2.U, gpf_level - 1.U) 376cc72e3f5SXiaokun-Pei pte_valid := true.B 37744b79566SXiaokun-Pei } 37844b79566SXiaokun-Pei 37944b79566SXiaokun-Pei when(mem_addr_update){ 38097929664SXiaokun-Pei when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) { 38144b79566SXiaokun-Pei level := levelNext 382d0de7e4aSpeixiaokun when(s2xlate){ 383d0de7e4aSpeixiaokun s_hptw_req := false.B 384d0de7e4aSpeixiaokun }.otherwise{ 38544b79566SXiaokun-Pei s_mem_req := false.B 386d0de7e4aSpeixiaokun } 38744b79566SXiaokun-Pei s_llptw_req := true.B 38844b79566SXiaokun-Pei mem_addr_update := false.B 3892a906a65SHaoyuan Feng }.elsewhen(io.llptw.valid){ 390935edac4STang Haojin when(io.llptw.fire) { 39144b79566SXiaokun-Pei idle := true.B 39244b79566SXiaokun-Pei s_llptw_req := true.B 39344b79566SXiaokun-Pei mem_addr_update := false.B 394d0de7e4aSpeixiaokun last_s2xlate := false.B 3952a906a65SHaoyuan Feng } 3962a906a65SHaoyuan Feng finish := true.B 397d0de7e4aSpeixiaokun }.elsewhen(s2xlate && last_s2xlate === true.B) { 3987c26eb06SXiaokun-Pei when(accessFault || pageFault || ppn_af){ 3997c26eb06SXiaokun-Pei last_s2xlate := false.B 4007c26eb06SXiaokun-Pei }.otherwise{ 401d0de7e4aSpeixiaokun s_last_hptw_req := false.B 402d0de7e4aSpeixiaokun mem_addr_update := false.B 4037c26eb06SXiaokun-Pei } 4042a906a65SHaoyuan Feng }.elsewhen(io.resp.valid){ 405935edac4STang Haojin when(io.resp.fire) { 40644b79566SXiaokun-Pei idle := true.B 40744b79566SXiaokun-Pei s_llptw_req := true.B 40844b79566SXiaokun-Pei mem_addr_update := false.B 40944b79566SXiaokun-Pei accessFault := false.B 41044b79566SXiaokun-Pei } 4112a906a65SHaoyuan Feng finish := true.B 4122a906a65SHaoyuan Feng } 41344b79566SXiaokun-Pei } 41444b79566SXiaokun-Pei 41544b79566SXiaokun-Pei 4165e237ba8SXiaokun-Pei when (flush) { 41744b79566SXiaokun-Pei idle := true.B 41844b79566SXiaokun-Pei s_pmp_check := true.B 41944b79566SXiaokun-Pei s_mem_req := true.B 42044b79566SXiaokun-Pei s_llptw_req := true.B 42144b79566SXiaokun-Pei w_mem_resp := true.B 42244b79566SXiaokun-Pei accessFault := false.B 423d826bce1SHaoyuan Feng mem_addr_update := false.B 424d0de7e4aSpeixiaokun s_hptw_req := true.B 425d0de7e4aSpeixiaokun w_hptw_resp := true.B 426d0de7e4aSpeixiaokun s_last_hptw_req := true.B 427d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 42844b79566SXiaokun-Pei } 42944b79566SXiaokun-Pei 43044b79566SXiaokun-Pei 43144b79566SXiaokun-Pei XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n") 4326d5ddbceSLemover 4336d5ddbceSLemover // perf 434935edac4STang Haojin XSPerfAccumulate("fsm_count", io.req.fire) 4356d5ddbceSLemover for (i <- 0 until PtwWidth) { 436935edac4STang Haojin XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U) 4376d5ddbceSLemover } 43844b79566SXiaokun-Pei XSPerfAccumulate("fsm_busy", !idle) 43944b79566SXiaokun-Pei XSPerfAccumulate("fsm_idle", idle) 4406d5ddbceSLemover XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 441dd7fe201SHaoyuan Feng XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af) 442935edac4STang Haojin XSPerfAccumulate("mem_count", mem.req.fire) 443935edac4STang Haojin XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true)) 4446d5ddbceSLemover XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 445cc5a5f22SLemover 44644b79566SXiaokun-Pei TimeOutAssert(!idle, timeOutThreshold, "page table walker time out") 447cd365d4cSrvcoresjw 448cd365d4cSrvcoresjw val perfEvents = Seq( 449935edac4STang Haojin ("fsm_count ", io.req.fire ), 45044b79566SXiaokun-Pei ("fsm_busy ", !idle ), 45144b79566SXiaokun-Pei ("fsm_idle ", idle ), 452cd365d4cSrvcoresjw ("resp_blocked ", io.resp.valid && !io.resp.ready ), 453935edac4STang Haojin ("mem_count ", mem.req.fire ), 454935edac4STang Haojin ("mem_cycle ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)), 455cd365d4cSrvcoresjw ("mem_blocked ", mem.req.valid && !mem.req.ready ), 456cd365d4cSrvcoresjw ) 4571ca0e4f3SYinan Xu generatePerfEvent() 4586d5ddbceSLemover} 45992e3bfefSLemover 46092e3bfefSLemover/*========================= LLPTW ==============================*/ 46192e3bfefSLemover 46292e3bfefSLemover/** LLPTW : Last Level Page Table Walker 46392e3bfefSLemover * the page walker that only takes 4KB(last level) page walk. 46492e3bfefSLemover **/ 46592e3bfefSLemover 46692e3bfefSLemoverclass LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst { 46792e3bfefSLemover val req_info = Output(new L2TlbInnerBundle()) 46897929664SXiaokun-Pei val ppn = Output(UInt(ptePPNLen.W)) 46992e3bfefSLemover} 47092e3bfefSLemover 47192e3bfefSLemoverclass LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 47292e3bfefSLemover val in = Flipped(DecoupledIO(new LLPTWInBundle())) 47392e3bfefSLemover val out = DecoupledIO(new Bundle { 47492e3bfefSLemover val req_info = Output(new L2TlbInnerBundle()) 47592e3bfefSLemover val id = Output(UInt(bMemID.W)) 476d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 4776979864eSXiaokun-Pei val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af 47892e3bfefSLemover val af = Output(Bool()) 47992e3bfefSLemover }) 48092e3bfefSLemover val mem = new Bundle { 48192e3bfefSLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 48292e3bfefSLemover val resp = Flipped(Valid(new Bundle { 48392e3bfefSLemover val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 484ce5f4200SGuanghui Hu val value = Output(UInt(blockBits.W)) 48592e3bfefSLemover })) 48692e3bfefSLemover val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W)) 48792e3bfefSLemover val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool())) 48892e3bfefSLemover val refill = Output(new L2TlbInnerBundle()) 48992e3bfefSLemover val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool())) 49097929664SXiaokun-Pei val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool())) 49192e3bfefSLemover } 4927797f035SbugGenerator val cache = DecoupledIO(new L2TlbInnerBundle()) 49392e3bfefSLemover val pmp = new Bundle { 49492e3bfefSLemover val req = Valid(new PMPReqBundle()) 49592e3bfefSLemover val resp = Flipped(new PMPRespBundle()) 49692e3bfefSLemover } 497d0de7e4aSpeixiaokun val hptw = new Bundle { 498d0de7e4aSpeixiaokun val req = DecoupledIO(new Bundle{ 499eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 500d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 50197929664SXiaokun-Pei val gvpn = UInt(ptePPNLen.W) 502d0de7e4aSpeixiaokun }) 503d0de7e4aSpeixiaokun val resp = Flipped(Valid(new Bundle { 504d0de7e4aSpeixiaokun val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 505d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 506d0de7e4aSpeixiaokun })) 507d0de7e4aSpeixiaokun } 50892e3bfefSLemover} 50992e3bfefSLemover 51092e3bfefSLemoverclass LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst { 51192e3bfefSLemover val req_info = new L2TlbInnerBundle() 51297929664SXiaokun-Pei val ppn = UInt(ptePPNLen.W) 51392e3bfefSLemover val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W) 51492e3bfefSLemover val af = Bool() 515dc05c713Speixiaokun val hptw_resp = new HptwResp() 5166979864eSXiaokun-Pei val first_s2xlate_fault = Output(Bool()) 51792e3bfefSLemover} 51892e3bfefSLemover 51992e3bfefSLemover 52092e3bfefSLemoverclass LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 52192e3bfefSLemover val io = IO(new LLPTWIO()) 52282978df9Speixiaokun val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate 523d0de7e4aSpeixiaokun val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 52492e3bfefSLemover 5255c5f442fSXiaokun-Pei val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed 52697929664SXiaokun-Pei val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry())))) 527d0de7e4aSpeixiaokun val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10) 52892e3bfefSLemover val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle))) 5297797f035SbugGenerator 53092e3bfefSLemover val is_emptys = state.map(_ === state_idle) 53192e3bfefSLemover val is_mems = state.map(_ === state_mem_req) 53292e3bfefSLemover val is_waiting = state.map(_ === state_mem_waiting) 53392e3bfefSLemover val is_having = state.map(_ === state_mem_out) 5347797f035SbugGenerator val is_cache = state.map(_ === state_cache) 535d0de7e4aSpeixiaokun val is_hptw_req = state.map(_ === state_hptw_req) 536d0de7e4aSpeixiaokun val is_last_hptw_req = state.map(_ === state_last_hptw_req) 537b7bdb307Speixiaokun val is_hptw_resp = state.map(_ === state_hptw_resp) 538b7bdb307Speixiaokun val is_last_hptw_resp = state.map(_ === state_last_hptw_resp) 53992e3bfefSLemover 540935edac4STang Haojin val full = !ParallelOR(is_emptys).asBool 54192e3bfefSLemover val enq_ptr = ParallelPriorityEncoder(is_emptys) 54292e3bfefSLemover 5437797f035SbugGenerator val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry 5447be7e781Speixiaokun val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 54592e3bfefSLemover for (i <- 0 until l2tlbParams.llptwsize) { 54692e3bfefSLemover mem_arb.io.in(i).bits := entries(i) 54792e3bfefSLemover mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i) 54892e3bfefSLemover } 5492a1f48e7Speixiaokun 5502a1f48e7Speixiaokun // process hptw requests in serial 5517be7e781Speixiaokun val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 552d0de7e4aSpeixiaokun for (i <- 0 until l2tlbParams.llptwsize) { 553d0de7e4aSpeixiaokun hyper_arb1.io.in(i).bits := entries(i) 5542a1f48e7Speixiaokun hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 555d0de7e4aSpeixiaokun } 5567be7e781Speixiaokun val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize)) 557d0de7e4aSpeixiaokun for(i <- 0 until l2tlbParams.llptwsize) { 558d0de7e4aSpeixiaokun hyper_arb2.io.in(i).bits := entries(i) 5592a1f48e7Speixiaokun hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR) 560d0de7e4aSpeixiaokun } 56192e3bfefSLemover 562f3034303SHaoyuan Feng val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W))) 5637797f035SbugGenerator 56492e3bfefSLemover // duplicate req 56592e3bfefSLemover // to_wait: wait for the last to access mem, set to mem_resp 56692e3bfefSLemover // to_cache: the last is back just right now, set to mem_cache 56792e3bfefSLemover val dup_vec = state.indices.map(i => 568cca17e78Speixiaokun dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate 56992e3bfefSLemover ) 570cca17e78Speixiaokun val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry 5716979864eSXiaokun-Pei val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already 57292e3bfefSLemover val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now 573951f37e5Speixiaokun val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))} 57492e3bfefSLemover val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id))) 57597929664SXiaokun-Pei val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle 57692e3bfefSLemover val to_wait = Cat(dup_vec_wait).orR || dup_req_fire 577c6655c9aSXiaokun-Pei val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1)) 578951f37e5Speixiaokun val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR 5796b742a19SXiaokun-Pei val to_hptw_req = io.in.bits.req_info.s2xlate === allStage 5806b742a19SXiaokun-Pei val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage 5819467c5f4Speixiaokun val last_hptw_req_id = io.mem.resp.bits.id 5824c0e0181SXiaokun-Pei val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0)) 5839467c5f4Speixiaokun val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0)) 5849467c5f4Speixiaokun val index = Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 5854c0e0181SXiaokun-Pei val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN() 5867797f035SbugGenerator XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed") 58792e3bfefSLemover 588935edac4STang Haojin XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem") 58992e3bfefSLemover val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B))) 5907274ec5cSpeixiaokun val enq_state_normal = MuxCase(state_addr_check, Seq( 5917274ec5cSpeixiaokun to_mem_out -> state_mem_out, // same to the blew, but the mem resp now 592871d1438Speixiaokun to_last_hptw_req -> state_last_hptw_req, 5937274ec5cSpeixiaokun to_wait -> state_mem_waiting, 5947274ec5cSpeixiaokun to_cache -> state_cache, 595871d1438Speixiaokun to_hptw_req -> state_hptw_req 5967274ec5cSpeixiaokun )) 5977797f035SbugGenerator val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal) 598935edac4STang Haojin when (io.in.fire) { 59992e3bfefSLemover // if prefetch req does not need mem access, just give it up. 60092e3bfefSLemover // so there will be at most 1 + FilterSize entries that needs re-access page cache 60192e3bfefSLemover // so 2 + FilterSize is enough to avoid dead-lock 6027797f035SbugGenerator state(enq_ptr) := enq_state 60392e3bfefSLemover entries(enq_ptr).req_info := io.in.bits.req_info 6049467c5f4Speixiaokun entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn) 60592e3bfefSLemover entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr) 60692e3bfefSLemover entries(enq_ptr).af := false.B 6072a1f48e7Speixiaokun entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp)) 6086979864eSXiaokun-Pei entries(enq_ptr).first_s2xlate_fault := false.B 6097299828dSXiaokun-Pei mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req 61092e3bfefSLemover } 6117797f035SbugGenerator 6127797f035SbugGenerator val enq_ptr_reg = RegNext(enq_ptr) 6135adc4829SYanqin Li val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush) 6147274ec5cSpeixiaokun 6150214776eSpeixiaokun val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool 6167274ec5cSpeixiaokun val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id) 617a664078aSpeixiaokun val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check 618d0de7e4aSpeixiaokun 619ce5f4200SGuanghui Hu val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle())) 6203211121aSXiaokun-Pei val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0)) 62182e4705bSpeixiaokun val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp 622cda84113Speixiaokun val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr)) 6234c0e0181SXiaokun-Pei val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire) 6247274ec5cSpeixiaokun io.pmp.req.valid := need_addr_check || hptw_need_addr_check 62582e4705bSpeixiaokun io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr) 6267797f035SbugGenerator io.pmp.req.bits.cmd := TlbCmd.read 6277797f035SbugGenerator io.pmp.req.bits.size := 3.U // TODO: fix it 6287797f035SbugGenerator val pmp_resp_valid = io.pmp.req.valid // same cycle 6297797f035SbugGenerator when (pmp_resp_valid) { 6307797f035SbugGenerator // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before 6317797f035SbugGenerator // when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare 6327274ec5cSpeixiaokun val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg); 6337797f035SbugGenerator val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio 6347274ec5cSpeixiaokun entries(ptr).af := accessFault 6357274ec5cSpeixiaokun state(ptr) := Mux(accessFault, state_mem_out, state_mem_req) 6367797f035SbugGenerator } 6377797f035SbugGenerator 638935edac4STang Haojin when (mem_arb.io.out.fire) { 63992e3bfefSLemover for (i <- state.indices) { 640ec78ed87Speixiaokun when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp 641ec78ed87Speixiaokun && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate 642ec78ed87Speixiaokun && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) { 64392e3bfefSLemover // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait" 64492e3bfefSLemover state(i) := state_mem_waiting 6452a1f48e7Speixiaokun entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp 64692e3bfefSLemover entries(i).wait_id := mem_arb.io.chosen 64792e3bfefSLemover } 64892e3bfefSLemover } 64992e3bfefSLemover } 650935edac4STang Haojin when (io.mem.resp.fire) { 65192e3bfefSLemover state.indices.map{i => 65292e3bfefSLemover when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) { 6534358f287Speixiaokun val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0)) 6544358f287Speixiaokun val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0)) 6554358f287Speixiaokun val index = Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 6560b1b8ed1SXiaokun-Pei state(i) := Mux(entries(i).req_info.s2xlate === allStage && !(ptes(index).isPf(0.U) || !ptes(index).isLeaf() || ptes(index).isAf() || ptes(index).isStage1Gpf(io.csr.vsatp.mode)) 65797929664SXiaokun-Pei , state_last_hptw_req, state_mem_out) 658cf41a6eeSpeixiaokun mem_resp_hit(i) := true.B 6594c0e0181SXiaokun-Pei entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation 66097929664SXiaokun-Pei // when onlystage1, gpf has higher priority 6610b1b8ed1SXiaokun-Pei entries(i).af := Mux(entries(i).req_info.s2xlate === allStage, false.B, Mux(entries(i).req_info.s2xlate === onlyStage1, ptes(index).isAf() && !ptes(index).isStage1Gpf(io.csr.vsatp.mode), ptes(index).isAf())) 6620b1b8ed1SXiaokun-Pei entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage || entries(i).req_info.s2xlate === onlyStage1, ptes(index).isStage1Gpf(io.csr.vsatp.mode), false.B) 663ad0d9d89Speixiaokun } 664ad0d9d89Speixiaokun } 665ad0d9d89Speixiaokun } 666ad0d9d89Speixiaokun 6673222d00fSpeixiaokun when (hyper_arb1.io.out.fire) { 668d0de7e4aSpeixiaokun for (i <- state.indices) { 6696b742a19SXiaokun-Pei when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) { 670d0de7e4aSpeixiaokun state(i) := state_hptw_resp 671d0de7e4aSpeixiaokun entries(i).wait_id := hyper_arb1.io.chosen 672d0de7e4aSpeixiaokun } 673d0de7e4aSpeixiaokun } 674d0de7e4aSpeixiaokun } 675d0de7e4aSpeixiaokun 6763222d00fSpeixiaokun when (hyper_arb2.io.out.fire) { 677d0de7e4aSpeixiaokun for (i <- state.indices) { 6786b742a19SXiaokun-Pei when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) { 679d0de7e4aSpeixiaokun state(i) := state_last_hptw_resp 680d0de7e4aSpeixiaokun entries(i).wait_id := hyper_arb2.io.chosen 681d0de7e4aSpeixiaokun } 682d0de7e4aSpeixiaokun } 683d0de7e4aSpeixiaokun } 684d0de7e4aSpeixiaokun 6853222d00fSpeixiaokun when (io.hptw.resp.fire) { 686d0de7e4aSpeixiaokun for (i <- state.indices) { 6872a1f48e7Speixiaokun when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 688fffcb38cSXiaokun-Pei val check_g_perm_fail = !io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x) 689fffcb38cSXiaokun-Pei when (check_g_perm_fail || io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) { 69069f13e85SXiaokun-Pei state(i) := state_mem_out 69169f13e85SXiaokun-Pei entries(i).hptw_resp := io.hptw.resp.bits.h_resp 692fffcb38cSXiaokun-Pei entries(i).hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || check_g_perm_fail 6936979864eSXiaokun-Pei entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf 69469f13e85SXiaokun-Pei }.otherwise{ // change the entry that is waiting hptw resp 695ec78ed87Speixiaokun val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn)) 6967f96e195Speixiaokun val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id)) 6977f96e195Speixiaokun state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check) 698dc05c713Speixiaokun entries(i).hptw_resp := io.hptw.resp.bits.h_resp 6997f96e195Speixiaokun entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id) 7002a1f48e7Speixiaokun //To do: change the entry that is having the same hptw req 701d0de7e4aSpeixiaokun } 70269f13e85SXiaokun-Pei } 7032a1f48e7Speixiaokun when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) { 704d0de7e4aSpeixiaokun state(i) := state_mem_out 705dc05c713Speixiaokun entries(i).hptw_resp := io.hptw.resp.bits.h_resp 7062a1f48e7Speixiaokun //To do: change the entry that is having the same hptw req 707d0de7e4aSpeixiaokun } 708d0de7e4aSpeixiaokun } 709d0de7e4aSpeixiaokun } 710935edac4STang Haojin when (io.out.fire) { 71192e3bfefSLemover assert(state(mem_ptr) === state_mem_out) 71292e3bfefSLemover state(mem_ptr) := state_idle 71392e3bfefSLemover } 71492e3bfefSLemover mem_resp_hit.map(a => when (a) { a := false.B } ) 71592e3bfefSLemover 7167797f035SbugGenerator when (io.cache.fire) { 7177797f035SbugGenerator state(cache_ptr) := state_idle 71892e3bfefSLemover } 7197797f035SbugGenerator XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry") 72092e3bfefSLemover 72192e3bfefSLemover when (flush) { 72292e3bfefSLemover state.map(_ := state_idle) 72392e3bfefSLemover } 72492e3bfefSLemover 72592e3bfefSLemover io.in.ready := !full 72692e3bfefSLemover 727935edac4STang Haojin io.out.valid := ParallelOR(is_having).asBool 72892e3bfefSLemover io.out.bits.req_info := entries(mem_ptr).req_info 72992e3bfefSLemover io.out.bits.id := mem_ptr 73092e3bfefSLemover io.out.bits.af := entries(mem_ptr).af 731dc05c713Speixiaokun io.out.bits.h_resp := entries(mem_ptr).hptw_resp 7326979864eSXiaokun-Pei io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault 733d0de7e4aSpeixiaokun 73483d93d53Speixiaokun val hptw_req_arb = Module(new Arbiter(new Bundle{ 73583d93d53Speixiaokun val source = UInt(bSourceWidth.W) 73683d93d53Speixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 73797929664SXiaokun-Pei val ppn = UInt(ptePPNLen.W) 73883d93d53Speixiaokun } , 2)) 73983d93d53Speixiaokun // first stage 2 translation 74083d93d53Speixiaokun hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid 74183d93d53Speixiaokun hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source 74283d93d53Speixiaokun hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn 74383d93d53Speixiaokun hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen 7442a1f48e7Speixiaokun hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready 74583d93d53Speixiaokun // last stage 2 translation 74683d93d53Speixiaokun hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid 74783d93d53Speixiaokun hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source 74883d93d53Speixiaokun hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn 74983d93d53Speixiaokun hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen 7502a1f48e7Speixiaokun hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready 75183d93d53Speixiaokun hptw_req_arb.io.out.ready := io.hptw.req.ready 7522a1f48e7Speixiaokun io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush 75383d93d53Speixiaokun io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn 75483d93d53Speixiaokun io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id 75583d93d53Speixiaokun io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source 75692e3bfefSLemover 75792e3bfefSLemover io.mem.req.valid := mem_arb.io.out.valid && !flush 758dc05c713Speixiaokun val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 759cda84113Speixiaokun val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 7606b742a19SXiaokun-Pei io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr) 76192e3bfefSLemover io.mem.req.bits.id := mem_arb.io.chosen 76283d93d53Speixiaokun io.mem.req.bits.hptw_bypassed := false.B 76392e3bfefSLemover mem_arb.io.out.ready := io.mem.req.ready 764933ec998Speixiaokun val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0)) 765933ec998Speixiaokun io.mem.refill := entries(mem_refill_id).req_info 7664ed5afbdSXiaokun-Pei io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate 76792e3bfefSLemover io.mem.buffer_it := mem_resp_hit 76892e3bfefSLemover io.mem.enq_ptr := enq_ptr 76992e3bfefSLemover 7707797f035SbugGenerator io.cache.valid := Cat(is_cache).orR 7717797f035SbugGenerator io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info)) 7727797f035SbugGenerator 773935edac4STang Haojin XSPerfAccumulate("llptw_in_count", io.in.fire) 77492e3bfefSLemover XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready) 77592e3bfefSLemover for (i <- 0 until 7) { 776935edac4STang Haojin XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U) 77792e3bfefSLemover } 77892e3bfefSLemover for (i <- 0 until (l2tlbParams.llptwsize + 1)) { 77992e3bfefSLemover XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U) 78092e3bfefSLemover XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U) 78192e3bfefSLemover XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U) 78292e3bfefSLemover } 783935edac4STang Haojin XSPerfAccumulate("mem_count", io.mem.req.fire) 78492e3bfefSLemover XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U) 78592e3bfefSLemover XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready) 78692e3bfefSLemover 78792e3bfefSLemover for (i <- 0 until l2tlbParams.llptwsize) { 78892e3bfefSLemover TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}") 78992e3bfefSLemover } 79092e3bfefSLemover 79192e3bfefSLemover val perfEvents = Seq( 792935edac4STang Haojin ("tlbllptw_incount ", io.in.fire ), 79392e3bfefSLemover ("tlbllptw_inblock ", io.in.valid && !io.in.ready), 794935edac4STang Haojin ("tlbllptw_memcount ", io.mem.req.fire ), 79592e3bfefSLemover ("tlbllptw_memcycle ", PopCount(is_waiting) ), 79692e3bfefSLemover ) 79792e3bfefSLemover generatePerfEvent() 79892e3bfefSLemover} 799d0de7e4aSpeixiaokun 800d0de7e4aSpeixiaokun/*========================= HPTW ==============================*/ 801d0de7e4aSpeixiaokun 802d0de7e4aSpeixiaokun/** HPTW : Hypervisor Page Table Walker 803d0de7e4aSpeixiaokun * the page walker take the virtual machine's page walk. 804d0de7e4aSpeixiaokun * guest physical address translation, guest physical address -> host physical address 805d0de7e4aSpeixiaokun **/ 806d0de7e4aSpeixiaokunclass HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 807d0de7e4aSpeixiaokun val req = Flipped(DecoupledIO(new Bundle { 808eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 809d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 81097929664SXiaokun-Pei val gvpn = UInt(gvpnLen.W) 8116315ba2aSpeixiaokun val ppn = UInt(ppnLen.W) 8123ea4388cSHaoyuan Feng val l3Hit = if (EnableSv48) Some(new Bool()) else None 813d0de7e4aSpeixiaokun val l2Hit = Bool() 8143ea4388cSHaoyuan Feng val l1Hit = Bool() 81583d93d53Speixiaokun val bypassed = Bool() // if bypass, don't refill 816d0de7e4aSpeixiaokun })) 817c2b430edSpeixiaokun val resp = DecoupledIO(new Bundle { 818eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 819d0de7e4aSpeixiaokun val resp = Output(new HptwResp()) 820d0de7e4aSpeixiaokun val id = Output(UInt(bMemID.W)) 821d0de7e4aSpeixiaokun }) 822d0de7e4aSpeixiaokun 823d0de7e4aSpeixiaokun val mem = new Bundle { 824d0de7e4aSpeixiaokun val req = DecoupledIO(new L2TlbMemReqBundle()) 825d0de7e4aSpeixiaokun val resp = Flipped(ValidIO(UInt(XLEN.W))) 826d0de7e4aSpeixiaokun val mask = Input(Bool()) 827d0de7e4aSpeixiaokun } 828d0de7e4aSpeixiaokun val refill = Output(new Bundle { 829d0de7e4aSpeixiaokun val req_info = new L2TlbInnerBundle() 8303ea4388cSHaoyuan Feng val level = UInt(log2Up(Level + 1).W) 831d0de7e4aSpeixiaokun }) 832d0de7e4aSpeixiaokun val pmp = new Bundle { 833d0de7e4aSpeixiaokun val req = ValidIO(new PMPReqBundle()) 834d0de7e4aSpeixiaokun val resp = Flipped(new PMPRespBundle()) 835d0de7e4aSpeixiaokun } 836d0de7e4aSpeixiaokun} 837d0de7e4aSpeixiaokun 838d0de7e4aSpeixiaokunclass HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 839d0de7e4aSpeixiaokun val io = IO(new HPTWIO) 840d0de7e4aSpeixiaokun val hgatp = io.csr.hgatp 841d0de7e4aSpeixiaokun val sfence = io.sfence 8421ae5db63SXiaokun-Pei val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed 8433ea4388cSHaoyuan Feng val mode = hgatp.mode 844d0de7e4aSpeixiaokun 8453ea4388cSHaoyuan Feng val level = RegInit(3.U(log2Up(Level + 1).W)) 846c1a1e232SHaoyuan Feng val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level 847d0de7e4aSpeixiaokun val gpaddr = Reg(UInt(GPAddrBits.W)) 8484c4af37cSpeixiaokun val req_ppn = Reg(UInt(ppnLen.W)) 849d0de7e4aSpeixiaokun val vpn = gpaddr(GPAddrBits-1, offLen) 8503ea4388cSHaoyuan Feng val levelNext = level - 1.U 8513ea4388cSHaoyuan Feng val l3Hit = Reg(Bool()) 852d0de7e4aSpeixiaokun val l2Hit = Reg(Bool()) 8533ea4388cSHaoyuan Feng val l1Hit = Reg(Bool()) 85483d93d53Speixiaokun val bypassed = Reg(Bool()) 855d0de7e4aSpeixiaokun// val pte = io.mem.resp.bits.MergeRespToPte() 856d0de7e4aSpeixiaokun val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType) 8573ea4388cSHaoyuan Feng val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn) 8584c4af37cSpeixiaokun val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn) 8593ea4388cSHaoyuan Feng val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn) 8603ea4388cSHaoyuan Feng val ppn = Wire(UInt(PAddrBits.W)) 8613ea4388cSHaoyuan Feng val p_pte = MakeAddr(ppn, getVpnn(vpn, level)) 8623ea4388cSHaoyuan Feng val pg_base = Wire(UInt(PAddrBits.W)) 8633ea4388cSHaoyuan Feng val mem_addr = Wire(UInt(PAddrBits.W)) 8643ea4388cSHaoyuan Feng if (EnableSv48) { 8653ea4388cSHaoyuan Feng when (mode === Sv48) { 866c1a1e232SHaoyuan Feng ppn := Mux(af_level === 2.U, ppn_l3, Mux(af_level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3 8673ea4388cSHaoyuan Feng pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3 868c1a1e232SHaoyuan Feng mem_addr := Mux(af_level === 3.U, pg_base, p_pte) 8693ea4388cSHaoyuan Feng } .otherwise { 870c1a1e232SHaoyuan Feng ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 8713ea4388cSHaoyuan Feng pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 872c1a1e232SHaoyuan Feng mem_addr := Mux(af_level === 2.U, pg_base, p_pte) 8733ea4388cSHaoyuan Feng } 8743ea4388cSHaoyuan Feng } else { 875c1a1e232SHaoyuan Feng ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2 8763ea4388cSHaoyuan Feng pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39)) 877c1a1e232SHaoyuan Feng mem_addr := Mux(af_level === 2.U, pg_base, p_pte) 8783ea4388cSHaoyuan Feng } 879d0de7e4aSpeixiaokun 880d0de7e4aSpeixiaokun //s/w register 881d0de7e4aSpeixiaokun val s_pmp_check = RegInit(true.B) 882d0de7e4aSpeixiaokun val s_mem_req = RegInit(true.B) 883d0de7e4aSpeixiaokun val w_mem_resp = RegInit(true.B) 884d0de7e4aSpeixiaokun val idle = RegInit(true.B) 88503c1129fSpeixiaokun val mem_addr_update = RegInit(false.B) 886d0de7e4aSpeixiaokun val finish = WireInit(false.B) 887d0de7e4aSpeixiaokun 888d0de7e4aSpeixiaokun val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish 889135df6a7SXiaokun-Pei val pageFault = pte.isGpf(level) || (!pte.isLeaf() && level === 0.U) 890d0de7e4aSpeixiaokun val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 891d0de7e4aSpeixiaokun 892d0de7e4aSpeixiaokun val ppn_af = pte.isAf() 893d0de7e4aSpeixiaokun val find_pte = pte.isLeaf() || ppn_af || pageFault 894d0de7e4aSpeixiaokun 895d0de7e4aSpeixiaokun val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault)) 896d0de7e4aSpeixiaokun val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W)) 8973222d00fSpeixiaokun val source = RegEnable(io.req.bits.source, io.req.fire) 898eb4bf3f2Speixiaokun 899d0de7e4aSpeixiaokun io.req.ready := idle 900eb4bf3f2Speixiaokun val resp = Wire(new HptwResp()) 901c1a1e232SHaoyuan Feng resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, Mux(accessFault, af_level, level), pte, vpn, hgatp.vmid) 902d0de7e4aSpeixiaokun io.resp.valid := resp_valid 903d0de7e4aSpeixiaokun io.resp.bits.id := id 904d0de7e4aSpeixiaokun io.resp.bits.resp := resp 905eb4bf3f2Speixiaokun io.resp.bits.source := source 906d0de7e4aSpeixiaokun 907d0de7e4aSpeixiaokun io.pmp.req.valid := DontCare 908d0de7e4aSpeixiaokun io.pmp.req.bits.addr := mem_addr 909d0de7e4aSpeixiaokun io.pmp.req.bits.size := 3.U 910d0de7e4aSpeixiaokun io.pmp.req.bits.cmd := TlbCmd.read 911d0de7e4aSpeixiaokun 912d0de7e4aSpeixiaokun io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check 913d0de7e4aSpeixiaokun io.mem.req.bits.addr := mem_addr 914d0de7e4aSpeixiaokun io.mem.req.bits.id := HptwReqId.U(bMemID.W) 91583d93d53Speixiaokun io.mem.req.bits.hptw_bypassed := bypassed 916d0de7e4aSpeixiaokun 91782978df9Speixiaokun io.refill.req_info.vpn := vpn 918d0de7e4aSpeixiaokun io.refill.level := level 919eb4bf3f2Speixiaokun io.refill.req_info.source := source 920eb4bf3f2Speixiaokun io.refill.req_info.s2xlate := onlyStage2 921d0de7e4aSpeixiaokun when (idle){ 9223222d00fSpeixiaokun when(io.req.fire){ 92383d93d53Speixiaokun bypassed := io.req.bits.bypassed 924d0de7e4aSpeixiaokun idle := false.B 925d0de7e4aSpeixiaokun gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W)) 926d0de7e4aSpeixiaokun accessFault := false.B 927d0de7e4aSpeixiaokun s_pmp_check := false.B 928d0de7e4aSpeixiaokun id := io.req.bits.id 9294c4af37cSpeixiaokun req_ppn := io.req.bits.ppn 9303ea4388cSHaoyuan Feng if (EnableSv48) { 9313ea4388cSHaoyuan Feng when (mode === Sv48) { 9323ea4388cSHaoyuan Feng level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U))) 933c1a1e232SHaoyuan Feng af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U))) 9343ea4388cSHaoyuan Feng l3Hit := io.req.bits.l3Hit.get 9353ea4388cSHaoyuan Feng } .otherwise { 9363ea4388cSHaoyuan Feng level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 937c1a1e232SHaoyuan Feng af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 9383ea4388cSHaoyuan Feng l3Hit := false.B 9393ea4388cSHaoyuan Feng } 9403ea4388cSHaoyuan Feng } else { 9413ea4388cSHaoyuan Feng level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 942c1a1e232SHaoyuan Feng af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U)) 9433ea4388cSHaoyuan Feng l3Hit := false.B 9443ea4388cSHaoyuan Feng } 945d0de7e4aSpeixiaokun l2Hit := io.req.bits.l2Hit 9463ea4388cSHaoyuan Feng l1Hit := io.req.bits.l1Hit 947d0de7e4aSpeixiaokun } 948d0de7e4aSpeixiaokun } 949d0de7e4aSpeixiaokun 950d0de7e4aSpeixiaokun when(sent_to_pmp && !mem_addr_update){ 951d0de7e4aSpeixiaokun s_mem_req := false.B 952d0de7e4aSpeixiaokun s_pmp_check := true.B 953d0de7e4aSpeixiaokun } 954d0de7e4aSpeixiaokun 955d0de7e4aSpeixiaokun when(accessFault && !idle){ 956d0de7e4aSpeixiaokun s_pmp_check := true.B 957d0de7e4aSpeixiaokun s_mem_req := true.B 958d0de7e4aSpeixiaokun w_mem_resp := true.B 959d0de7e4aSpeixiaokun mem_addr_update := true.B 960d0de7e4aSpeixiaokun } 961d0de7e4aSpeixiaokun 9623222d00fSpeixiaokun when(io.mem.req.fire){ 963d0de7e4aSpeixiaokun s_mem_req := true.B 964d0de7e4aSpeixiaokun w_mem_resp := false.B 965d0de7e4aSpeixiaokun } 966d0de7e4aSpeixiaokun 9673222d00fSpeixiaokun when(io.mem.resp.fire && !w_mem_resp){ 968d0de7e4aSpeixiaokun w_mem_resp := true.B 969c1a1e232SHaoyuan Feng af_level := af_level - 1.U 970d0de7e4aSpeixiaokun mem_addr_update := true.B 971d0de7e4aSpeixiaokun } 972d0de7e4aSpeixiaokun 973d0de7e4aSpeixiaokun when(mem_addr_update){ 974d0de7e4aSpeixiaokun when(!(find_pte || accessFault)){ 975d0de7e4aSpeixiaokun level := levelNext 976d0de7e4aSpeixiaokun s_mem_req := false.B 977d0de7e4aSpeixiaokun mem_addr_update := false.B 978d0de7e4aSpeixiaokun }.elsewhen(resp_valid){ 9793222d00fSpeixiaokun when(io.resp.fire){ 980d0de7e4aSpeixiaokun idle := true.B 981d0de7e4aSpeixiaokun mem_addr_update := false.B 982d0de7e4aSpeixiaokun accessFault := false.B 983d0de7e4aSpeixiaokun } 984d0de7e4aSpeixiaokun finish := true.B 985d0de7e4aSpeixiaokun } 986d0de7e4aSpeixiaokun } 9875961467fSXiaokun-Pei when (flush) { 9885961467fSXiaokun-Pei idle := true.B 9895961467fSXiaokun-Pei s_pmp_check := true.B 9905961467fSXiaokun-Pei s_mem_req := true.B 9915961467fSXiaokun-Pei w_mem_resp := true.B 9925961467fSXiaokun-Pei accessFault := false.B 9935961467fSXiaokun-Pei mem_addr_update := false.B 9945961467fSXiaokun-Pei } 995d0de7e4aSpeixiaokun} 996