16d5ddbceSLemover/*************************************************************************************** 26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 46d5ddbceSLemover* 56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2. 66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at: 86d5ddbceSLemover* http://license.coscl.org.cn/MulanPSL2 96d5ddbceSLemover* 106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 136d5ddbceSLemover* 146d5ddbceSLemover* See the Mulan PSL v2 for more details. 156d5ddbceSLemover***************************************************************************************/ 166d5ddbceSLemover 176d5ddbceSLemoverpackage xiangshan.cache.mmu 186d5ddbceSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 206d5ddbceSLemoverimport chisel3._ 216d5ddbceSLemoverimport chisel3.util._ 226d5ddbceSLemoverimport xiangshan._ 236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 246d5ddbceSLemoverimport utils._ 253c02ee8fSwakafaimport utility._ 266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp} 276d5ddbceSLemoverimport freechips.rocketchip.tilelink._ 28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 296d5ddbceSLemover 3092e3bfefSLemover/** Page Table Walk is divided into two parts 3192e3bfefSLemover * One, PTW: page walk for pde, except for leaf entries, one by one 3292e3bfefSLemover * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel 336d5ddbceSLemover */ 3492e3bfefSLemover 3592e3bfefSLemover 3692e3bfefSLemover/** PTW : page table walker 3792e3bfefSLemover * a finite state machine 3892e3bfefSLemover * only take 1GB and 2MB page walks 3992e3bfefSLemover * or in other words, except the last level(leaf) 4092e3bfefSLemover **/ 4192e3bfefSLemoverclass PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 426d5ddbceSLemover val req = Flipped(DecoupledIO(new Bundle { 4345f497a4Shappy-lx val req_info = new L2TlbInnerBundle() 446d5ddbceSLemover val l1Hit = Bool() 456d5ddbceSLemover val ppn = UInt(ppnLen.W) 466d5ddbceSLemover })) 476d5ddbceSLemover val resp = DecoupledIO(new Bundle { 48bc063562SLemover val source = UInt(bSourceWidth.W) 49d0de7e4aSpeixiaokun val s2xlate = UInt(2.W) // 0 bit: has s2xlate, 1 bit: Only valid when 0 bit is 1. If 0, all stage; if 1, only stage 2 5063632028SHaoyuan Feng val resp = new PtwMergeResp 51d0de7e4aSpeixiaokun val h_resp = new HptwResp 526d5ddbceSLemover }) 536d5ddbceSLemover 5492e3bfefSLemover val llptw = DecoupledIO(new LLPTWInBundle()) 559c503409SLemover // NOTE: llptw change from "connect to llptw" to "connect to page cache" 569c503409SLemover // to avoid corner case that caused duplicate entries 57cc5a5f22SLemover 58d0de7e4aSpeixiaokun val hptw = new Bundle { 59d0de7e4aSpeixiaokun val req = DecoupledIO(new Bundle { 60d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 6182978df9Speixiaokun val gvpn = UInt(vpnLen.W) 62d0de7e4aSpeixiaokun }) 63d0de7e4aSpeixiaokun val resp = Flipped(Valid(new Bundle { 64d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 65d0de7e4aSpeixiaokun })) 66d0de7e4aSpeixiaokun } 676d5ddbceSLemover val mem = new Bundle { 68b848eea5SLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 695854c1edSLemover val resp = Flipped(ValidIO(UInt(XLEN.W))) 70cc5a5f22SLemover val mask = Input(Bool()) 716d5ddbceSLemover } 72b6982e83SLemover val pmp = new Bundle { 73b6982e83SLemover val req = ValidIO(new PMPReqBundle()) 74b6982e83SLemover val resp = Flipped(new PMPRespBundle()) 75b6982e83SLemover } 766d5ddbceSLemover 776d5ddbceSLemover val refill = Output(new Bundle { 7845f497a4Shappy-lx val req_info = new L2TlbInnerBundle() 796d5ddbceSLemover val level = UInt(log2Up(Level).W) 806d5ddbceSLemover }) 816d5ddbceSLemover} 826d5ddbceSLemover 8392e3bfefSLemoverclass PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 8492e3bfefSLemover val io = IO(new PTWIO) 856d5ddbceSLemover val sfence = io.sfence 866d5ddbceSLemover val mem = io.mem 87d0de7e4aSpeixiaokun val req_s2xlate = Reg(UInt(2.W)) 88*50c7aa78Speixiaokun val enableS2xlate = io.req.bits.req_info.s2xlate =/= noS2xlate 89*50c7aa78Speixiaokun val onlyS1xlate = io.req.bits.req_info.s2xlate === onlyStage1 90*50c7aa78Speixiaokun val onlyS2xlate = io.req.bits.req_info.s2xlate === onlyStage2 91d0de7e4aSpeixiaokun 92d0de7e4aSpeixiaokun val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 93d0de7e4aSpeixiaokun val hgatp = io.csr.hgatp 94d0de7e4aSpeixiaokun val flush = io.sfence.valid || satp.changed 95d0de7e4aSpeixiaokun val s2xlate = enableS2xlate && !onlyS1xlate 966d5ddbceSLemover val level = RegInit(0.U(log2Up(Level).W)) 97b6982e83SLemover val af_level = RegInit(0.U(log2Up(Level).W)) // access fault return this level 986d5ddbceSLemover val ppn = Reg(UInt(ppnLen.W)) 9982978df9Speixiaokun val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn 1006d5ddbceSLemover val levelNext = level + 1.U 1016d5ddbceSLemover val l1Hit = Reg(Bool()) 102d0de7e4aSpeixiaokun val pte = mem.resp.bits.asTypeOf(new PteBundle().cloneType) 1036d5ddbceSLemover 10444b79566SXiaokun-Pei // s/w register 10544b79566SXiaokun-Pei val s_pmp_check = RegInit(true.B) 10644b79566SXiaokun-Pei val s_mem_req = RegInit(true.B) 10744b79566SXiaokun-Pei val s_llptw_req = RegInit(true.B) 10844b79566SXiaokun-Pei val w_mem_resp = RegInit(true.B) 109d0de7e4aSpeixiaokun val s_hptw_req = RegInit(true.B) 110d0de7e4aSpeixiaokun val w_hptw_resp = RegInit(true.B) 111d0de7e4aSpeixiaokun val s_last_hptw_req = RegInit(true.B) 112d0de7e4aSpeixiaokun val w_last_hptw_resp = RegInit(true.B) 11344b79566SXiaokun-Pei // for updating "level" 11444b79566SXiaokun-Pei val mem_addr_update = RegInit(false.B) 11544b79566SXiaokun-Pei 11644b79566SXiaokun-Pei val idle = RegInit(true.B) 1172a906a65SHaoyuan Feng val finish = WireInit(false.B) 1182a906a65SHaoyuan Feng val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish 11944b79566SXiaokun-Pei 120d0de7e4aSpeixiaokun val pageFault = pte.isPf(level) 12144b79566SXiaokun-Pei val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 1226d5ddbceSLemover 123d0de7e4aSpeixiaokun val hptw_pageFault = RegInit(false.B) 124d0de7e4aSpeixiaokun val hptw_accessFault = RegInit(false.B) 125d0de7e4aSpeixiaokun val last_s2xlate = RegInit(false.B) 126d0de7e4aSpeixiaokun 127d0de7e4aSpeixiaokun val ppn_af = pte.isAf() 128d0de7e4aSpeixiaokun val find_pte = pte.isLeaf() || ppn_af || pageFault 12944b79566SXiaokun-Pei val to_find_pte = level === 1.U && find_pte === false.B 130935edac4STang Haojin val source = RegEnable(io.req.bits.req_info.source, io.req.fire) 1316d5ddbceSLemover 1326d5ddbceSLemover val l1addr = MakeAddr(satp.ppn, getVpnn(vpn, 2)) 133d0de7e4aSpeixiaokun val l2addr = MakeAddr(Mux(l1Hit, ppn, pte.ppn), getVpnn(vpn, 1)) 134b6982e83SLemover val mem_addr = Mux(af_level === 0.U, l1addr, l2addr) 13544b79566SXiaokun-Pei 136d0de7e4aSpeixiaokun val hptw_resp = io.hptw.resp.bits.h_resp 13782978df9Speixiaokun val gpaddr = Mux(onlyS2xlate, Cat(vpn, 0.U(offLen.W)), mem_addr) 138d0de7e4aSpeixiaokun val hpaddr = Cat(hptw_resp.entry.ppn, 0.U(offLen.W)) 139d0de7e4aSpeixiaokun 14044b79566SXiaokun-Pei io.req.ready := idle 14144b79566SXiaokun-Pei 142d0de7e4aSpeixiaokun io.resp.valid := idle === false.B && mem_addr_update && !last_s2xlate && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate) 14344b79566SXiaokun-Pei io.resp.bits.source := source 144d0de7e4aSpeixiaokun io.resp.bits.resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, Mux(accessFault, af_level,level), pte, vpn, satp.asid, hgatp.asid, vpn(sectortlbwidth - 1, 0), not_super = false) 145d0de7e4aSpeixiaokun io.resp.bits.h_resp := io.hptw.resp.bits.h_resp 146d0de7e4aSpeixiaokun io.resp.bits.s2xlate := s2xlate 14744b79566SXiaokun-Pei 14844b79566SXiaokun-Pei io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault 14944b79566SXiaokun-Pei io.llptw.bits.req_info.source := source 15044b79566SXiaokun-Pei io.llptw.bits.req_info.vpn := vpn 15182978df9Speixiaokun io.llptw.bits.req_info.s2xlate := req_s2xlate 15244b79566SXiaokun-Pei 153b6982e83SLemover io.pmp.req.valid := DontCare // samecycle, do not use valid 154d0de7e4aSpeixiaokun io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 155b6982e83SLemover io.pmp.req.bits.size := 3.U // TODO: fix it 156b6982e83SLemover io.pmp.req.bits.cmd := TlbCmd.read 157b6982e83SLemover 15844b79566SXiaokun-Pei mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check 159d0de7e4aSpeixiaokun mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr) 160bc063562SLemover mem.req.bits.id := FsmReqID.U(bMemID.W) 1616d5ddbceSLemover 16245f497a4Shappy-lx io.refill.req_info.vpn := vpn 1636d5ddbceSLemover io.refill.level := level 16445f497a4Shappy-lx io.refill.req_info.source := source 1656d5ddbceSLemover 166d0de7e4aSpeixiaokun io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req 167d0de7e4aSpeixiaokun io.hptw.req.bits.id := FsmReqID.U(bMemID.W) 16882978df9Speixiaokun io.hptw.req.bits.gvpn := get_pn(gpaddr) 169d0de7e4aSpeixiaokun 170d0de7e4aSpeixiaokun io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req 171d0de7e4aSpeixiaokun io.hptw.req.bits.id := FsmReqID.U(bMemID.W) 172d0de7e4aSpeixiaokun io.hptw.req.bits.gvpn := gvpn 173d0de7e4aSpeixiaokun 174935edac4STang Haojin when (io.req.fire){ 17544b79566SXiaokun-Pei val req = io.req.bits 17644b79566SXiaokun-Pei level := Mux(req.l1Hit, 1.U, 0.U) 17744b79566SXiaokun-Pei af_level := Mux(req.l1Hit, 1.U, 0.U) 17844b79566SXiaokun-Pei ppn := Mux(req.l1Hit, io.req.bits.ppn, satp.ppn) 17944b79566SXiaokun-Pei vpn := io.req.bits.req_info.vpn 18044b79566SXiaokun-Pei l1Hit := req.l1Hit 18144b79566SXiaokun-Pei accessFault := false.B 18244b79566SXiaokun-Pei s_pmp_check := false.B 18344b79566SXiaokun-Pei idle := false.B 184d0de7e4aSpeixiaokun hptw_pageFault := false.B 185*50c7aa78Speixiaokun req_s2xlate := io.req.bits.req_info.s2xlate 18682978df9Speixiaokun when(io.req.bits.req_info.s2xlate =/= noS2xlate && io.req.bits.req_info.s2xlate =/= onlyStage1){ 187d0de7e4aSpeixiaokun last_s2xlate := true.B 188d0de7e4aSpeixiaokun s_hptw_req := false.B 189d0de7e4aSpeixiaokun }.otherwise { 190d0de7e4aSpeixiaokun s_pmp_check := false.B 191d0de7e4aSpeixiaokun } 192d0de7e4aSpeixiaokun } 193d0de7e4aSpeixiaokun 194d0de7e4aSpeixiaokun when(io.hptw.req.fire() && s_hptw_req === false.B){ 195d0de7e4aSpeixiaokun s_hptw_req := true.B 196d0de7e4aSpeixiaokun w_hptw_resp := false.B 197d0de7e4aSpeixiaokun } 198d0de7e4aSpeixiaokun 199d0de7e4aSpeixiaokun when(io.hptw.resp.fire() && w_hptw_resp === false.B) { 200d0de7e4aSpeixiaokun hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 201d0de7e4aSpeixiaokun hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 202d0de7e4aSpeixiaokun w_hptw_resp := true.B 203d0de7e4aSpeixiaokun when(onlyS2xlate){ 204d0de7e4aSpeixiaokun mem_addr_update := true.B 205d0de7e4aSpeixiaokun last_s2xlate := false.B 206d0de7e4aSpeixiaokun }.otherwise { 207d0de7e4aSpeixiaokun s_pmp_check := false.B 208d0de7e4aSpeixiaokun } 209d0de7e4aSpeixiaokun } 210d0de7e4aSpeixiaokun 211d0de7e4aSpeixiaokun when(io.hptw.req.fire() && s_last_hptw_req === false.B) { 212d0de7e4aSpeixiaokun w_last_hptw_resp := false.B 213d0de7e4aSpeixiaokun s_last_hptw_req := true.B 214d0de7e4aSpeixiaokun } 215d0de7e4aSpeixiaokun 216d0de7e4aSpeixiaokun when(io.hptw.resp.fire() && w_last_hptw_resp === false.B){ 217d0de7e4aSpeixiaokun hptw_pageFault := io.hptw.resp.bits.h_resp.gpf 218d0de7e4aSpeixiaokun hptw_accessFault := io.hptw.resp.bits.h_resp.gaf 219d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 220d0de7e4aSpeixiaokun mem_addr_update := true.B 221d0de7e4aSpeixiaokun last_s2xlate := false.B 22244b79566SXiaokun-Pei } 22344b79566SXiaokun-Pei 22444b79566SXiaokun-Pei when(sent_to_pmp && mem_addr_update === false.B){ 22544b79566SXiaokun-Pei s_mem_req := false.B 22644b79566SXiaokun-Pei s_pmp_check := true.B 22744b79566SXiaokun-Pei } 22844b79566SXiaokun-Pei 22944b79566SXiaokun-Pei when(accessFault && idle === false.B){ 23044b79566SXiaokun-Pei s_pmp_check := true.B 23144b79566SXiaokun-Pei s_mem_req := true.B 23244b79566SXiaokun-Pei w_mem_resp := true.B 23344b79566SXiaokun-Pei s_llptw_req := true.B 234d0de7e4aSpeixiaokun s_hptw_req := true.B 235d0de7e4aSpeixiaokun w_hptw_resp := true.B 236d0de7e4aSpeixiaokun s_last_hptw_req := true.B 237d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 23844b79566SXiaokun-Pei mem_addr_update := true.B 239d0de7e4aSpeixiaokun last_s2xlate := false.B 24044b79566SXiaokun-Pei } 24144b79566SXiaokun-Pei 242935edac4STang Haojin when (mem.req.fire){ 24344b79566SXiaokun-Pei s_mem_req := true.B 24444b79566SXiaokun-Pei w_mem_resp := false.B 24544b79566SXiaokun-Pei } 24644b79566SXiaokun-Pei 247935edac4STang Haojin when(mem.resp.fire && w_mem_resp === false.B){ 24844b79566SXiaokun-Pei w_mem_resp := true.B 24944b79566SXiaokun-Pei af_level := af_level + 1.U 25044b79566SXiaokun-Pei s_llptw_req := false.B 25144b79566SXiaokun-Pei mem_addr_update := true.B 25244b79566SXiaokun-Pei } 25344b79566SXiaokun-Pei 25444b79566SXiaokun-Pei when(mem_addr_update){ 25544b79566SXiaokun-Pei when(level === 0.U && !(find_pte || accessFault)){ 25644b79566SXiaokun-Pei level := levelNext 257d0de7e4aSpeixiaokun when(s2xlate){ 258d0de7e4aSpeixiaokun s_hptw_req := false.B 259d0de7e4aSpeixiaokun }.otherwise{ 26044b79566SXiaokun-Pei s_mem_req := false.B 261d0de7e4aSpeixiaokun } 26244b79566SXiaokun-Pei s_llptw_req := true.B 26344b79566SXiaokun-Pei mem_addr_update := false.B 2642a906a65SHaoyuan Feng }.elsewhen(io.llptw.valid){ 265935edac4STang Haojin when(io.llptw.fire) { 26644b79566SXiaokun-Pei idle := true.B 26744b79566SXiaokun-Pei s_llptw_req := true.B 26844b79566SXiaokun-Pei mem_addr_update := false.B 269d0de7e4aSpeixiaokun last_s2xlate := false.B 2702a906a65SHaoyuan Feng } 2712a906a65SHaoyuan Feng finish := true.B 272d0de7e4aSpeixiaokun }.elsewhen(s2xlate && last_s2xlate === true.B) { 273d0de7e4aSpeixiaokun s_last_hptw_req := false.B 274d0de7e4aSpeixiaokun mem_addr_update := false.B 2752a906a65SHaoyuan Feng }.elsewhen(io.resp.valid){ 276935edac4STang Haojin when(io.resp.fire) { 27744b79566SXiaokun-Pei idle := true.B 27844b79566SXiaokun-Pei s_llptw_req := true.B 27944b79566SXiaokun-Pei mem_addr_update := false.B 28044b79566SXiaokun-Pei accessFault := false.B 28144b79566SXiaokun-Pei } 2822a906a65SHaoyuan Feng finish := true.B 2832a906a65SHaoyuan Feng } 28444b79566SXiaokun-Pei } 28544b79566SXiaokun-Pei 28644b79566SXiaokun-Pei 28744b79566SXiaokun-Pei when (sfence.valid) { 28844b79566SXiaokun-Pei idle := true.B 28944b79566SXiaokun-Pei s_pmp_check := true.B 29044b79566SXiaokun-Pei s_mem_req := true.B 29144b79566SXiaokun-Pei s_llptw_req := true.B 29244b79566SXiaokun-Pei w_mem_resp := true.B 29344b79566SXiaokun-Pei accessFault := false.B 294d826bce1SHaoyuan Feng mem_addr_update := false.B 295d0de7e4aSpeixiaokun s_hptw_req := true.B 296d0de7e4aSpeixiaokun w_hptw_resp := true.B 297d0de7e4aSpeixiaokun s_last_hptw_req := true.B 298d0de7e4aSpeixiaokun w_last_hptw_resp := true.B 29944b79566SXiaokun-Pei } 30044b79566SXiaokun-Pei 30144b79566SXiaokun-Pei 30244b79566SXiaokun-Pei XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n") 3036d5ddbceSLemover 3046d5ddbceSLemover // perf 305935edac4STang Haojin XSPerfAccumulate("fsm_count", io.req.fire) 3066d5ddbceSLemover for (i <- 0 until PtwWidth) { 307935edac4STang Haojin XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U) 3086d5ddbceSLemover } 30944b79566SXiaokun-Pei XSPerfAccumulate("fsm_busy", !idle) 31044b79566SXiaokun-Pei XSPerfAccumulate("fsm_idle", idle) 3116d5ddbceSLemover XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready) 312dd7fe201SHaoyuan Feng XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af) 313935edac4STang Haojin XSPerfAccumulate("mem_count", mem.req.fire) 314935edac4STang Haojin XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true)) 3156d5ddbceSLemover XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready) 316cc5a5f22SLemover 31744b79566SXiaokun-Pei TimeOutAssert(!idle, timeOutThreshold, "page table walker time out") 318cd365d4cSrvcoresjw 319cd365d4cSrvcoresjw val perfEvents = Seq( 320935edac4STang Haojin ("fsm_count ", io.req.fire ), 32144b79566SXiaokun-Pei ("fsm_busy ", !idle ), 32244b79566SXiaokun-Pei ("fsm_idle ", idle ), 323cd365d4cSrvcoresjw ("resp_blocked ", io.resp.valid && !io.resp.ready ), 324935edac4STang Haojin ("mem_count ", mem.req.fire ), 325935edac4STang Haojin ("mem_cycle ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)), 326cd365d4cSrvcoresjw ("mem_blocked ", mem.req.valid && !mem.req.ready ), 327cd365d4cSrvcoresjw ) 3281ca0e4f3SYinan Xu generatePerfEvent() 3296d5ddbceSLemover} 33092e3bfefSLemover 33192e3bfefSLemover/*========================= LLPTW ==============================*/ 33292e3bfefSLemover 33392e3bfefSLemover/** LLPTW : Last Level Page Table Walker 33492e3bfefSLemover * the page walker that only takes 4KB(last level) page walk. 33592e3bfefSLemover **/ 33692e3bfefSLemover 33792e3bfefSLemoverclass LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst { 33892e3bfefSLemover val req_info = Output(new L2TlbInnerBundle()) 339d61cd5eeSpeixiaokun val ppn = Output(if(HasHExtension) UInt((vpnLen.max(ppnLen)).W) else UInt(ppnLen.W)) 34092e3bfefSLemover} 34192e3bfefSLemover 34292e3bfefSLemoverclass LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 34392e3bfefSLemover val in = Flipped(DecoupledIO(new LLPTWInBundle())) 34492e3bfefSLemover val out = DecoupledIO(new Bundle { 34592e3bfefSLemover val req_info = Output(new L2TlbInnerBundle()) 34692e3bfefSLemover val id = Output(UInt(bMemID.W)) 347d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 34892e3bfefSLemover val af = Output(Bool()) 34992e3bfefSLemover }) 35092e3bfefSLemover val mem = new Bundle { 35192e3bfefSLemover val req = DecoupledIO(new L2TlbMemReqBundle()) 35292e3bfefSLemover val resp = Flipped(Valid(new Bundle { 35392e3bfefSLemover val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 35492e3bfefSLemover })) 35592e3bfefSLemover val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W)) 35692e3bfefSLemover val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool())) 35792e3bfefSLemover val refill = Output(new L2TlbInnerBundle()) 35892e3bfefSLemover val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool())) 35992e3bfefSLemover } 3607797f035SbugGenerator val cache = DecoupledIO(new L2TlbInnerBundle()) 36192e3bfefSLemover val pmp = new Bundle { 36292e3bfefSLemover val req = Valid(new PMPReqBundle()) 36392e3bfefSLemover val resp = Flipped(new PMPRespBundle()) 36492e3bfefSLemover } 365d0de7e4aSpeixiaokun val hptw = new Bundle { 366d0de7e4aSpeixiaokun val req = DecoupledIO(new Bundle{ 367d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 36882978df9Speixiaokun val gvpn = UInt(vpnLen.W) 369d0de7e4aSpeixiaokun }) 370d0de7e4aSpeixiaokun val resp = Flipped(Valid(new Bundle { 371d0de7e4aSpeixiaokun val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W)) 372d0de7e4aSpeixiaokun val h_resp = Output(new HptwResp) 373d0de7e4aSpeixiaokun })) 374d0de7e4aSpeixiaokun } 37592e3bfefSLemover} 37692e3bfefSLemover 37792e3bfefSLemoverclass LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst { 37892e3bfefSLemover val req_info = new L2TlbInnerBundle() 379d0de7e4aSpeixiaokun val s2xlate = Bool() 38092e3bfefSLemover val ppn = UInt(ppnLen.W) 38192e3bfefSLemover val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W) 38292e3bfefSLemover val af = Bool() 383d0de7e4aSpeixiaokun val gaf = Bool() 384d0de7e4aSpeixiaokun val gpf = Bool() 38592e3bfefSLemover} 38692e3bfefSLemover 38792e3bfefSLemover 38892e3bfefSLemoverclass LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents { 38992e3bfefSLemover val io = IO(new LLPTWIO()) 39082978df9Speixiaokun val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate 391d0de7e4aSpeixiaokun val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp) 39292e3bfefSLemover 393d0de7e4aSpeixiaokun val flush = io.sfence.valid || satp.changed 39492e3bfefSLemover val entries = Reg(Vec(l2tlbParams.llptwsize, new LLPTWEntry())) 395d0de7e4aSpeixiaokun val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10) 39692e3bfefSLemover val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle))) 3977797f035SbugGenerator 39892e3bfefSLemover val is_emptys = state.map(_ === state_idle) 39992e3bfefSLemover val is_mems = state.map(_ === state_mem_req) 40092e3bfefSLemover val is_waiting = state.map(_ === state_mem_waiting) 40192e3bfefSLemover val is_having = state.map(_ === state_mem_out) 4027797f035SbugGenerator val is_cache = state.map(_ === state_cache) 403d0de7e4aSpeixiaokun val is_hptw_req = state.map(_ === state_hptw_req) 404d0de7e4aSpeixiaokun val is_last_hptw_req = state.map(_ === state_last_hptw_req) 40592e3bfefSLemover 406935edac4STang Haojin val full = !ParallelOR(is_emptys).asBool 40792e3bfefSLemover val enq_ptr = ParallelPriorityEncoder(is_emptys) 40892e3bfefSLemover 4097797f035SbugGenerator val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry 41092e3bfefSLemover val mem_arb = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize)) 41192e3bfefSLemover for (i <- 0 until l2tlbParams.llptwsize) { 41292e3bfefSLemover mem_arb.io.in(i).bits := entries(i) 41392e3bfefSLemover mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i) 41492e3bfefSLemover } 415d0de7e4aSpeixiaokun val hyper_arb1 = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize)) 416d0de7e4aSpeixiaokun for (i <- 0 until l2tlbParams.llptwsize) { 417d0de7e4aSpeixiaokun hyper_arb1.io.in(i).bits := entries(i) 418d0de7e4aSpeixiaokun hyper_arb1.io.in(i).valid := is_hptw_req(i) 419d0de7e4aSpeixiaokun } 420d0de7e4aSpeixiaokun val hyper_arb2 = Module(new RRArbiter(new LLPTWEntry(), l2tlbParams.llptwsize)) 421d0de7e4aSpeixiaokun for(i <- 0 until l2tlbParams.llptwsize) { 422d0de7e4aSpeixiaokun hyper_arb2.io.in(i).bits := entries(i) 423d0de7e4aSpeixiaokun hyper_arb2.io.in(i).valid := is_last_hptw_req(i) 424d0de7e4aSpeixiaokun } 42592e3bfefSLemover 426f3034303SHaoyuan Feng val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W))) 4277797f035SbugGenerator 42892e3bfefSLemover // duplicate req 42992e3bfefSLemover // to_wait: wait for the last to access mem, set to mem_resp 43092e3bfefSLemover // to_cache: the last is back just right now, set to mem_cache 43192e3bfefSLemover val dup_vec = state.indices.map(i => 432cca17e78Speixiaokun dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate 43392e3bfefSLemover ) 434cca17e78Speixiaokun val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry 43592e3bfefSLemover val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entres, sending mem req already 43692e3bfefSLemover val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now 43792e3bfefSLemover val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id))) 438935edac4STang Haojin val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) // dup with the entry that data coming next cycle 43992e3bfefSLemover val to_wait = Cat(dup_vec_wait).orR || dup_req_fire 44092e3bfefSLemover val to_mem_out = dup_wait_resp 4417797f035SbugGenerator val to_cache = Cat(dup_vec_having).orR 4427797f035SbugGenerator XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed") 44392e3bfefSLemover 444935edac4STang Haojin XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem") 44592e3bfefSLemover val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B))) 4467797f035SbugGenerator val enq_state_normal = Mux(to_mem_out, state_mem_out, // same to the blew, but the mem resp now 4477797f035SbugGenerator Mux(to_wait, state_mem_waiting, 4487797f035SbugGenerator Mux(to_cache, state_cache, state_addr_check))) 4497797f035SbugGenerator val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal) 450935edac4STang Haojin when (io.in.fire) { 45192e3bfefSLemover // if prefetch req does not need mem access, just give it up. 45292e3bfefSLemover // so there will be at most 1 + FilterSize entries that needs re-access page cache 45392e3bfefSLemover // so 2 + FilterSize is enough to avoid dead-lock 4547797f035SbugGenerator state(enq_ptr) := enq_state 45592e3bfefSLemover entries(enq_ptr).req_info := io.in.bits.req_info 45692e3bfefSLemover entries(enq_ptr).ppn := io.in.bits.ppn 45792e3bfefSLemover entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr) 45892e3bfefSLemover entries(enq_ptr).af := false.B 459d0de7e4aSpeixiaokun entries(enq_ptr).gaf := false.B 460d0de7e4aSpeixiaokun entries(enq_ptr).gpf := false.B 461d0de7e4aSpeixiaokun entries(enq_ptr).s2xlate := enableS2xlate 46292e3bfefSLemover mem_resp_hit(enq_ptr) := to_mem_out 46392e3bfefSLemover } 4647797f035SbugGenerator 4657797f035SbugGenerator val enq_ptr_reg = RegNext(enq_ptr) 466d0de7e4aSpeixiaokun val need_addr_check = RegNext(enq_state === state_addr_check && (io.in.fire() || io.hptw.resp.fire()) && !flush) 467d0de7e4aSpeixiaokun 46882978df9Speixiaokun val gpaddr = MakeGAddr(io.in.bits.ppn, getVpnn(io.in.bits.req_info.vpn, 0)) 469d0de7e4aSpeixiaokun val hpaddr = Cat(io.in.bits.ppn, gpaddr(offLen-1, 0)) 470d0de7e4aSpeixiaokun 471d0de7e4aSpeixiaokun val addr = Mux(enableS2xlate, hpaddr, MakeAddr(io.in.bits.ppn, getVpnn(io.in.bits.req_info.vpn, 0))) 4727797f035SbugGenerator 4737797f035SbugGenerator io.pmp.req.valid := need_addr_check 474d0de7e4aSpeixiaokun io.pmp.req.bits.addr := RegEnable(addr, io.in.fire) 4757797f035SbugGenerator io.pmp.req.bits.cmd := TlbCmd.read 4767797f035SbugGenerator io.pmp.req.bits.size := 3.U // TODO: fix it 4777797f035SbugGenerator val pmp_resp_valid = io.pmp.req.valid // same cycle 4787797f035SbugGenerator when (pmp_resp_valid) { 4797797f035SbugGenerator // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before 4807797f035SbugGenerator // when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare 4817797f035SbugGenerator val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio 4827797f035SbugGenerator entries(enq_ptr_reg).af := accessFault 4837797f035SbugGenerator state(enq_ptr_reg) := Mux(accessFault, state_mem_out, state_mem_req) 4847797f035SbugGenerator } 4857797f035SbugGenerator 486935edac4STang Haojin when (mem_arb.io.out.fire) { 48792e3bfefSLemover for (i <- state.indices) { 48892e3bfefSLemover when (state(i) =/= state_idle && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) { 48992e3bfefSLemover // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait" 49092e3bfefSLemover state(i) := state_mem_waiting 49192e3bfefSLemover entries(i).wait_id := mem_arb.io.chosen 49292e3bfefSLemover } 49392e3bfefSLemover } 49492e3bfefSLemover } 495935edac4STang Haojin when (io.mem.resp.fire) { 49692e3bfefSLemover state.indices.map{i => 49792e3bfefSLemover when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) { 498d0de7e4aSpeixiaokun state(i) := Mux(entries(i).s2xlate, state_last_hptw_req, state_mem_out) 49992e3bfefSLemover mem_resp_hit(i) := true.B 50092e3bfefSLemover } 50192e3bfefSLemover } 50292e3bfefSLemover } 503d0de7e4aSpeixiaokun 504d0de7e4aSpeixiaokun when (hyper_arb1.io.out.fire()) { 505d0de7e4aSpeixiaokun for (i <- state.indices) { 506d0de7e4aSpeixiaokun when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).s2xlate) { 507d0de7e4aSpeixiaokun state(i) := state_hptw_resp 508d0de7e4aSpeixiaokun entries(i).wait_id := hyper_arb1.io.chosen 509d0de7e4aSpeixiaokun } 510d0de7e4aSpeixiaokun } 511d0de7e4aSpeixiaokun } 512d0de7e4aSpeixiaokun 513d0de7e4aSpeixiaokun when (hyper_arb2.io.out.fire()) { 514d0de7e4aSpeixiaokun for (i <- state.indices) { 515d0de7e4aSpeixiaokun when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).s2xlate) { 516d0de7e4aSpeixiaokun state(i) := state_last_hptw_resp 517d0de7e4aSpeixiaokun entries(i).wait_id := hyper_arb2.io.chosen 518d0de7e4aSpeixiaokun } 519d0de7e4aSpeixiaokun } 520d0de7e4aSpeixiaokun } 521d0de7e4aSpeixiaokun 522d0de7e4aSpeixiaokun when (io.hptw.resp.fire()) { 523d0de7e4aSpeixiaokun for (i <- state.indices) { 524d0de7e4aSpeixiaokun when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id) { 525d0de7e4aSpeixiaokun state(i) := state_addr_check 526d0de7e4aSpeixiaokun entries(i).gpf := io.hptw.resp.bits.h_resp.gpf 527d0de7e4aSpeixiaokun entries(i).gaf := io.hptw.resp.bits.h_resp.gaf 528d0de7e4aSpeixiaokun } 529d0de7e4aSpeixiaokun when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id) { 530d0de7e4aSpeixiaokun state(i) := state_mem_out 531d0de7e4aSpeixiaokun entries(i).gpf := io.hptw.resp.bits.h_resp.gpf 532d0de7e4aSpeixiaokun entries(i).gaf := io.hptw.resp.bits.h_resp.gaf 533d0de7e4aSpeixiaokun } 534d0de7e4aSpeixiaokun } 535d0de7e4aSpeixiaokun } 536d0de7e4aSpeixiaokun 537935edac4STang Haojin when (io.out.fire) { 53892e3bfefSLemover assert(state(mem_ptr) === state_mem_out) 53992e3bfefSLemover state(mem_ptr) := state_idle 54092e3bfefSLemover } 54192e3bfefSLemover mem_resp_hit.map(a => when (a) { a := false.B } ) 54292e3bfefSLemover 5437797f035SbugGenerator when (io.cache.fire) { 5447797f035SbugGenerator state(cache_ptr) := state_idle 54592e3bfefSLemover } 5467797f035SbugGenerator XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry") 54792e3bfefSLemover 54892e3bfefSLemover when (flush) { 54992e3bfefSLemover state.map(_ := state_idle) 55092e3bfefSLemover } 55192e3bfefSLemover 55292e3bfefSLemover io.in.ready := !full 55392e3bfefSLemover 554935edac4STang Haojin io.out.valid := ParallelOR(is_having).asBool 55592e3bfefSLemover io.out.bits.req_info := entries(mem_ptr).req_info 55692e3bfefSLemover io.out.bits.id := mem_ptr 55792e3bfefSLemover io.out.bits.af := entries(mem_ptr).af 558d0de7e4aSpeixiaokun io.out.bits.h_resp := io.hptw.resp.bits.h_resp 559d0de7e4aSpeixiaokun 560d0de7e4aSpeixiaokun io.hptw.req.valid := (hyper_arb1.io.out.valid || hyper_arb2.io.out.valid) && !flush 56182978df9Speixiaokun io.hptw.req.bits.gvpn := Mux(hyper_arb1.io.out.valid, hyper_arb1.io.out.bits.ppn, hyper_arb2.io.out.bits.ppn) 562d0de7e4aSpeixiaokun io.hptw.req.bits.id := Mux(hyper_arb1.io.out.valid, hyper_arb1.io.chosen, hyper_arb2.io.chosen) 563d0de7e4aSpeixiaokun hyper_arb1.io.out.ready := io.hptw.req.ready 564d0de7e4aSpeixiaokun hyper_arb2.io.out.ready := io.hptw.req.ready 56592e3bfefSLemover 56692e3bfefSLemover io.mem.req.valid := mem_arb.io.out.valid && !flush 56792e3bfefSLemover io.mem.req.bits.addr := MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0)) 56892e3bfefSLemover io.mem.req.bits.id := mem_arb.io.chosen 56992e3bfefSLemover mem_arb.io.out.ready := io.mem.req.ready 57092e3bfefSLemover io.mem.refill := entries(RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0))).req_info 57192e3bfefSLemover io.mem.buffer_it := mem_resp_hit 57292e3bfefSLemover io.mem.enq_ptr := enq_ptr 57392e3bfefSLemover 5747797f035SbugGenerator io.cache.valid := Cat(is_cache).orR 5757797f035SbugGenerator io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info)) 5767797f035SbugGenerator 577935edac4STang Haojin XSPerfAccumulate("llptw_in_count", io.in.fire) 57892e3bfefSLemover XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready) 57992e3bfefSLemover for (i <- 0 until 7) { 580935edac4STang Haojin XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U) 58192e3bfefSLemover } 58292e3bfefSLemover for (i <- 0 until (l2tlbParams.llptwsize + 1)) { 58392e3bfefSLemover XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U) 58492e3bfefSLemover XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U) 58592e3bfefSLemover XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U) 58692e3bfefSLemover } 587935edac4STang Haojin XSPerfAccumulate("mem_count", io.mem.req.fire) 58892e3bfefSLemover XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U) 58992e3bfefSLemover XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready) 59092e3bfefSLemover 59192e3bfefSLemover for (i <- 0 until l2tlbParams.llptwsize) { 59292e3bfefSLemover TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}") 59392e3bfefSLemover } 59492e3bfefSLemover 59592e3bfefSLemover val perfEvents = Seq( 596935edac4STang Haojin ("tlbllptw_incount ", io.in.fire ), 59792e3bfefSLemover ("tlbllptw_inblock ", io.in.valid && !io.in.ready), 598935edac4STang Haojin ("tlbllptw_memcount ", io.mem.req.fire ), 59992e3bfefSLemover ("tlbllptw_memcycle ", PopCount(is_waiting) ), 60092e3bfefSLemover ) 60192e3bfefSLemover generatePerfEvent() 60292e3bfefSLemover} 603d0de7e4aSpeixiaokun 604d0de7e4aSpeixiaokun/*========================= HPTW ==============================*/ 605d0de7e4aSpeixiaokun 606d0de7e4aSpeixiaokun/** HPTW : Hypervisor Page Table Walker 607d0de7e4aSpeixiaokun * the page walker take the virtual machine's page walk. 608d0de7e4aSpeixiaokun * guest physical address translation, guest physical address -> host physical address 609d0de7e4aSpeixiaokun **/ 610d0de7e4aSpeixiaokunclass HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst { 611d0de7e4aSpeixiaokun val req = Flipped(DecoupledIO(new Bundle { 612d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 61382978df9Speixiaokun val gvpn = UInt(vpnLen.W) 614d0de7e4aSpeixiaokun val l1Hit = Bool() 615d0de7e4aSpeixiaokun val l2Hit = Bool() 616d0de7e4aSpeixiaokun val ppn = UInt(ppnLen.W) 617d0de7e4aSpeixiaokun })) 618d0de7e4aSpeixiaokun val resp = Valid(new Bundle { 619d0de7e4aSpeixiaokun val resp = Output(new HptwResp()) 620d0de7e4aSpeixiaokun val id = Output(UInt(bMemID.W)) 621d0de7e4aSpeixiaokun }) 622d0de7e4aSpeixiaokun 623d0de7e4aSpeixiaokun val mem = new Bundle { 624d0de7e4aSpeixiaokun val req = DecoupledIO(new L2TlbMemReqBundle()) 625d0de7e4aSpeixiaokun val resp = Flipped(ValidIO(UInt(XLEN.W))) 626d0de7e4aSpeixiaokun val mask = Input(Bool()) 627d0de7e4aSpeixiaokun } 628d0de7e4aSpeixiaokun val refill = Output(new Bundle { 629d0de7e4aSpeixiaokun val req_info = new L2TlbInnerBundle() 630d0de7e4aSpeixiaokun val level = UInt(log2Up(Level).W) 631d0de7e4aSpeixiaokun }) 632d0de7e4aSpeixiaokun val pmp = new Bundle { 633d0de7e4aSpeixiaokun val req = ValidIO(new PMPReqBundle()) 634d0de7e4aSpeixiaokun val resp = Flipped(new PMPRespBundle()) 635d0de7e4aSpeixiaokun } 636d0de7e4aSpeixiaokun} 637d0de7e4aSpeixiaokun 638d0de7e4aSpeixiaokun@chiselName 639d0de7e4aSpeixiaokunclass HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 640d0de7e4aSpeixiaokun val io = IO(new HPTWIO) 641d0de7e4aSpeixiaokun val hgatp = io.csr.hgatp 642d0de7e4aSpeixiaokun val sfence = io.sfence 643d0de7e4aSpeixiaokun val flush = sfence.valid || hgatp.changed 644d0de7e4aSpeixiaokun 645d0de7e4aSpeixiaokun val level = RegInit(0.U(log2Up(Level).W)) 646d0de7e4aSpeixiaokun val gpaddr = Reg(UInt(GPAddrBits.W)) 647d0de7e4aSpeixiaokun val vpn = gpaddr(GPAddrBits-1, offLen) 648d0de7e4aSpeixiaokun val levelNext = level + 1.U 649d0de7e4aSpeixiaokun val l1Hit = Reg(Bool()) 650d0de7e4aSpeixiaokun val l2Hit = Reg(Bool()) 651d0de7e4aSpeixiaokun val ppn = Reg(UInt(ppnLen.W)) 652*50c7aa78Speixiaokun val pg_base = MakeGAddr(hgatp.ppn, getGVpnn(vpn, 2.U)) 653d0de7e4aSpeixiaokun// val pte = io.mem.resp.bits.MergeRespToPte() 654d0de7e4aSpeixiaokun val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType) 655d0de7e4aSpeixiaokun val p_pte = MakeAddr(ppn, getVpnn(vpn, 2.U - level)) 656d0de7e4aSpeixiaokun val mem_addr = Mux(level === 0.U, pg_base, p_pte) 657d0de7e4aSpeixiaokun 658d0de7e4aSpeixiaokun //s/w register 659d0de7e4aSpeixiaokun val s_pmp_check = RegInit(true.B) 660d0de7e4aSpeixiaokun val s_mem_req = RegInit(true.B) 661d0de7e4aSpeixiaokun val w_mem_resp = RegInit(true.B) 662d0de7e4aSpeixiaokun val mem_addr_update = RegInit(true.B) 663d0de7e4aSpeixiaokun val idle = RegInit(true.B) 664d0de7e4aSpeixiaokun val finish = WireInit(false.B) 665d0de7e4aSpeixiaokun 666d0de7e4aSpeixiaokun val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish 667d0de7e4aSpeixiaokun val pageFault = pte.isPf(level) 668d0de7e4aSpeixiaokun val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp) 669d0de7e4aSpeixiaokun 670d0de7e4aSpeixiaokun val ppn_af = pte.isAf() 671d0de7e4aSpeixiaokun val find_pte = pte.isLeaf() || ppn_af || pageFault 672d0de7e4aSpeixiaokun 673d0de7e4aSpeixiaokun val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault)) 674d0de7e4aSpeixiaokun val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W)) 675d0de7e4aSpeixiaokun io.req.ready := idle 676d0de7e4aSpeixiaokun val resp = new HptwResp() 677d0de7e4aSpeixiaokun resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, level, pte, vpn, hgatp.asid) 678d0de7e4aSpeixiaokun io.resp.valid := resp_valid 679d0de7e4aSpeixiaokun io.resp.bits.id := id 680d0de7e4aSpeixiaokun io.resp.bits.resp := resp 681d0de7e4aSpeixiaokun 682d0de7e4aSpeixiaokun io.pmp.req.valid := DontCare 683d0de7e4aSpeixiaokun io.pmp.req.bits.addr := mem_addr 684d0de7e4aSpeixiaokun io.pmp.req.bits.size := 3.U 685d0de7e4aSpeixiaokun io.pmp.req.bits.cmd := TlbCmd.read 686d0de7e4aSpeixiaokun 687d0de7e4aSpeixiaokun io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check 688d0de7e4aSpeixiaokun io.mem.req.bits.addr := mem_addr 689d0de7e4aSpeixiaokun io.mem.req.bits.id := HptwReqId.U(bMemID.W) 690d0de7e4aSpeixiaokun 69182978df9Speixiaokun io.refill.req_info.vpn := vpn 692d0de7e4aSpeixiaokun io.refill.level := level 693d0de7e4aSpeixiaokun when (idle){ 694d0de7e4aSpeixiaokun when(io.req.fire()){ 695d0de7e4aSpeixiaokun level := Mux(io.req.bits.l2Hit, 2.U, Mux(io.req.bits.l1Hit, 1.U, 0.U)) 696d0de7e4aSpeixiaokun idle := false.B 697d0de7e4aSpeixiaokun gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W)) 698d0de7e4aSpeixiaokun accessFault := false.B 699d0de7e4aSpeixiaokun s_pmp_check := false.B 700d0de7e4aSpeixiaokun id := io.req.bits.id 701d0de7e4aSpeixiaokun l1Hit := io.req.bits.l1Hit 702d0de7e4aSpeixiaokun l2Hit := io.req.bits.l2Hit 703d0de7e4aSpeixiaokun ppn := io.req.bits.ppn 704d0de7e4aSpeixiaokun } 705d0de7e4aSpeixiaokun } 706d0de7e4aSpeixiaokun 707d0de7e4aSpeixiaokun when(sent_to_pmp && !mem_addr_update){ 708d0de7e4aSpeixiaokun s_mem_req := false.B 709d0de7e4aSpeixiaokun s_pmp_check := true.B 710d0de7e4aSpeixiaokun } 711d0de7e4aSpeixiaokun 712d0de7e4aSpeixiaokun when(accessFault && !idle){ 713d0de7e4aSpeixiaokun s_pmp_check := true.B 714d0de7e4aSpeixiaokun s_mem_req := true.B 715d0de7e4aSpeixiaokun w_mem_resp := true.B 716d0de7e4aSpeixiaokun mem_addr_update := true.B 717d0de7e4aSpeixiaokun } 718d0de7e4aSpeixiaokun 719d0de7e4aSpeixiaokun when(io.mem.req.fire()){ 720d0de7e4aSpeixiaokun s_mem_req := true.B 721d0de7e4aSpeixiaokun w_mem_resp := false.B 722d0de7e4aSpeixiaokun } 723d0de7e4aSpeixiaokun 724d0de7e4aSpeixiaokun when(io.mem.resp.fire() && !w_mem_resp){ 725d0de7e4aSpeixiaokun ppn := pte.ppn 726d0de7e4aSpeixiaokun w_mem_resp := true.B 727d0de7e4aSpeixiaokun mem_addr_update := true.B 728d0de7e4aSpeixiaokun } 729d0de7e4aSpeixiaokun 730d0de7e4aSpeixiaokun when(mem_addr_update){ 731d0de7e4aSpeixiaokun when(!(find_pte || accessFault)){ 732d0de7e4aSpeixiaokun level := levelNext 733d0de7e4aSpeixiaokun s_mem_req := false.B 734d0de7e4aSpeixiaokun mem_addr_update := false.B 735d0de7e4aSpeixiaokun }.elsewhen(resp_valid){ 736d0de7e4aSpeixiaokun when(io.resp.fire()){ 737d0de7e4aSpeixiaokun idle := true.B 738d0de7e4aSpeixiaokun mem_addr_update := false.B 739d0de7e4aSpeixiaokun accessFault := false.B 740d0de7e4aSpeixiaokun } 741d0de7e4aSpeixiaokun finish := true.B 742d0de7e4aSpeixiaokun } 743d0de7e4aSpeixiaokun } 744d0de7e4aSpeixiaokun}