xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableWalker.scala (revision 0b1b8ed1f4f2c0a8aae55b56e03455c2a80b9d16)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
96d5ddbceSLemover*
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
226d5ddbceSLemoverimport xiangshan._
236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
276d5ddbceSLemoverimport freechips.rocketchip.tilelink._
28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
296d5ddbceSLemover
3092e3bfefSLemover/** Page Table Walk is divided into two parts
3192e3bfefSLemover  * One,   PTW: page walk for pde, except for leaf entries, one by one
3292e3bfefSLemover  * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel
336d5ddbceSLemover  */
3492e3bfefSLemover
3592e3bfefSLemover
3692e3bfefSLemover/** PTW : page table walker
3792e3bfefSLemover  * a finite state machine
3892e3bfefSLemover  * only take 1GB and 2MB page walks
3992e3bfefSLemover  * or in other words, except the last level(leaf)
4092e3bfefSLemover  **/
4192e3bfefSLemoverclass PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
426d5ddbceSLemover  val req = Flipped(DecoupledIO(new Bundle {
4345f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
443ea4388cSHaoyuan Feng    val l3Hit = if (EnableSv48) Some(new Bool()) else None
453ea4388cSHaoyuan Feng    val l2Hit = Bool()
4697929664SXiaokun-Pei    val ppn = UInt(ptePPNLen.W)
4730104977Speixiaokun    val stage1Hit = Bool()
4830104977Speixiaokun    val stage1 = new PtwMergeResp
496d5ddbceSLemover  }))
506d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
51bc063562SLemover    val source = UInt(bSourceWidth.W)
52eb4bf3f2Speixiaokun    val s2xlate = UInt(2.W)
5363632028SHaoyuan Feng    val resp = new PtwMergeResp
54d0de7e4aSpeixiaokun    val h_resp = new HptwResp
556d5ddbceSLemover  })
566d5ddbceSLemover
5792e3bfefSLemover  val llptw = DecoupledIO(new LLPTWInBundle())
589c503409SLemover  // NOTE: llptw change from "connect to llptw" to "connect to page cache"
599c503409SLemover  // to avoid corner case that caused duplicate entries
60cc5a5f22SLemover
61d0de7e4aSpeixiaokun  val hptw = new Bundle {
62d0de7e4aSpeixiaokun    val req = DecoupledIO(new Bundle {
63eb4bf3f2Speixiaokun      val source = UInt(bSourceWidth.W)
64d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
6597929664SXiaokun-Pei      val gvpn = UInt(ptePPNLen.W)
66d0de7e4aSpeixiaokun    })
67d0de7e4aSpeixiaokun    val resp = Flipped(Valid(new Bundle {
68d0de7e4aSpeixiaokun      val h_resp = Output(new HptwResp)
69d0de7e4aSpeixiaokun    }))
70d0de7e4aSpeixiaokun  }
716d5ddbceSLemover  val mem = new Bundle {
72b848eea5SLemover    val req = DecoupledIO(new L2TlbMemReqBundle())
735854c1edSLemover    val resp = Flipped(ValidIO(UInt(XLEN.W)))
74cc5a5f22SLemover    val mask = Input(Bool())
756d5ddbceSLemover  }
76b6982e83SLemover  val pmp = new Bundle {
77b6982e83SLemover    val req = ValidIO(new PMPReqBundle())
78b6982e83SLemover    val resp = Flipped(new PMPRespBundle())
79b6982e83SLemover  }
806d5ddbceSLemover
816d5ddbceSLemover  val refill = Output(new Bundle {
8245f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
833ea4388cSHaoyuan Feng    val level = UInt(log2Up(Level + 1).W)
846d5ddbceSLemover  })
856d5ddbceSLemover}
866d5ddbceSLemover
8792e3bfefSLemoverclass PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
8892e3bfefSLemover  val io = IO(new PTWIO)
896d5ddbceSLemover  val sfence = io.sfence
906d5ddbceSLemover  val mem = io.mem
91d0de7e4aSpeixiaokun  val req_s2xlate = Reg(UInt(2.W))
9203c1129fSpeixiaokun  val enableS2xlate = req_s2xlate =/= noS2xlate
9303c1129fSpeixiaokun  val onlyS1xlate = req_s2xlate === onlyStage1
9403c1129fSpeixiaokun  val onlyS2xlate = req_s2xlate === onlyStage2
95d0de7e4aSpeixiaokun
963ea4388cSHaoyuan Feng  val satp = Wire(new TlbSatpBundle())
973ea4388cSHaoyuan Feng  when (io.req.fire) {
983ea4388cSHaoyuan Feng    satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp)
993ea4388cSHaoyuan Feng  } .otherwise {
1003ea4388cSHaoyuan Feng    satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
1013ea4388cSHaoyuan Feng  }
1023ea4388cSHaoyuan Feng
1033ea4388cSHaoyuan Feng  val mode = satp.mode
104d0de7e4aSpeixiaokun  val hgatp = io.csr.hgatp
1055c5f442fSXiaokun-Pei  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
106d0de7e4aSpeixiaokun  val s2xlate = enableS2xlate && !onlyS1xlate
1073ea4388cSHaoyuan Feng  val level = RegInit(3.U(log2Up(Level + 1).W))
1083ea4388cSHaoyuan Feng  val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level
10997929664SXiaokun-Pei  val gpf_level = RegInit(3.U(log2Up(Level + 1).W))
11097929664SXiaokun-Pei  val ppn = Reg(UInt(ptePPNLen.W))
1114c0e0181SXiaokun-Pei  val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate)
1123ea4388cSHaoyuan Feng  val levelNext = level - 1.U
1133ea4388cSHaoyuan Feng  val l3Hit = Reg(Bool())
1143ea4388cSHaoyuan Feng  val l2Hit = Reg(Bool())
11597929664SXiaokun-Pei  val pte = mem.resp.bits.asTypeOf(new PteBundle())
1163ea4388cSHaoyuan Feng
11744b79566SXiaokun-Pei  // s/w register
11844b79566SXiaokun-Pei  val s_pmp_check = RegInit(true.B)
11944b79566SXiaokun-Pei  val s_mem_req = RegInit(true.B)
12044b79566SXiaokun-Pei  val s_llptw_req = RegInit(true.B)
12144b79566SXiaokun-Pei  val w_mem_resp = RegInit(true.B)
122d0de7e4aSpeixiaokun  val s_hptw_req = RegInit(true.B)
123d0de7e4aSpeixiaokun  val w_hptw_resp = RegInit(true.B)
124d0de7e4aSpeixiaokun  val s_last_hptw_req = RegInit(true.B)
125d0de7e4aSpeixiaokun  val w_last_hptw_resp = RegInit(true.B)
12644b79566SXiaokun-Pei  // for updating "level"
12744b79566SXiaokun-Pei  val mem_addr_update = RegInit(false.B)
12844b79566SXiaokun-Pei
12944b79566SXiaokun-Pei  val idle = RegInit(true.B)
1302a906a65SHaoyuan Feng  val finish = WireInit(false.B)
1312a906a65SHaoyuan Feng  val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish
13244b79566SXiaokun-Pei
133d0de7e4aSpeixiaokun  val pageFault = pte.isPf(level)
13497929664SXiaokun-Pei  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp)
1356d5ddbceSLemover
136d0de7e4aSpeixiaokun  val hptw_pageFault = RegInit(false.B)
137d0de7e4aSpeixiaokun  val hptw_accessFault = RegInit(false.B)
138d0de7e4aSpeixiaokun  val last_s2xlate = RegInit(false.B)
1393222d00fSpeixiaokun  val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire)
1403222d00fSpeixiaokun  val stage1 = RegEnable(io.req.bits.stage1, io.req.fire)
14109280d15Speixiaokun  val hptw_resp_stage2 = Reg(Bool())
142d0de7e4aSpeixiaokun
143*0b1b8ed1SXiaokun-Pei  val ppn_af = Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf() && !pte.isStage1Gpf(io.csr.vsatp.mode), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high
1447263b595SXiaokun-Pei  val find_pte = pte.isLeaf() || ppn_af || pageFault
14544b79566SXiaokun-Pei  val to_find_pte = level === 1.U && find_pte === false.B
146935edac4STang Haojin  val source = RegEnable(io.req.bits.req_info.source, io.req.fire)
1476d5ddbceSLemover
1483ea4388cSHaoyuan Feng  val l3addr = Wire(UInt(PAddrBits.W))
1493ea4388cSHaoyuan Feng  val l2addr = Wire(UInt(PAddrBits.W))
1503ea4388cSHaoyuan Feng  val l1addr = Wire(UInt(PAddrBits.W))
1513ea4388cSHaoyuan Feng  val mem_addr = Wire(UInt(PAddrBits.W))
1523ea4388cSHaoyuan Feng
1533ea4388cSHaoyuan Feng  l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3))
1543ea4388cSHaoyuan Feng  if (EnableSv48) {
1553ea4388cSHaoyuan Feng    when (mode === Sv48) {
1563ea4388cSHaoyuan Feng      l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2))
1573ea4388cSHaoyuan Feng    } .otherwise {
1583ea4388cSHaoyuan Feng      l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
1593ea4388cSHaoyuan Feng    }
1603ea4388cSHaoyuan Feng  } else {
1613ea4388cSHaoyuan Feng    l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
1623ea4388cSHaoyuan Feng  }
1633ea4388cSHaoyuan Feng  l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1))
1643ea4388cSHaoyuan Feng  mem_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr))
16544b79566SXiaokun-Pei
16697929664SXiaokun-Pei  val hptw_resp = Reg(new HptwResp)
167c0991f6aSpeixiaokun  val gpaddr = MuxCase(mem_addr, Seq(
168c0991f6aSpeixiaokun    stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)),
169c0991f6aSpeixiaokun    onlyS2xlate -> Cat(vpn, 0.U(offLen.W)),
17097929664SXiaokun-Pei    !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq(
17197929664SXiaokun-Pei      3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)),
17297929664SXiaokun-Pei      2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
17397929664SXiaokun-Pei      1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0)
174dcb10e8fSBL-GS    ))),
175dcb10e8fSBL-GS    0.U(offLen.W))
176c0991f6aSpeixiaokun  ))
177*0b1b8ed1SXiaokun-Pei  val gvpn_gpf = Mux(enableS2xlate && io.csr.vsatp.mode === Sv39, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, Mux(enableS2xlate && io.csr.vsatp.mode === Sv48, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv48x4) =/= 0.U, false.B))
17897929664SXiaokun-Pei  val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf
179cda84113Speixiaokun  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
18097929664SXiaokun-Pei  val fake_h_resp = 0.U.asTypeOf(new HptwResp)
18197929664SXiaokun-Pei  fake_h_resp.gpf := true.B
18297929664SXiaokun-Pei
18397929664SXiaokun-Pei  val pte_valid = RegInit(false.B)  // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW
18497929664SXiaokun-Pei  val fake_pte = 0.U.asTypeOf(new PteBundle())
18597929664SXiaokun-Pei  fake_pte.perm.v := true.B
18697929664SXiaokun-Pei  fake_pte.perm.r := true.B
18797929664SXiaokun-Pei  fake_pte.perm.w := true.B
18897929664SXiaokun-Pei  fake_pte.perm.x := true.B
189d15c2433SXiaokun-Pei  fake_pte.perm.a := true.B
190d15c2433SXiaokun-Pei  fake_pte.perm.d := true.B
191d15c2433SXiaokun-Pei  fake_pte.ppn := ppn(ppnLen - 1, 0)
192d15c2433SXiaokun-Pei  fake_pte.ppn_high := ppn(ptePPNLen - 1, ppnLen)
193d0de7e4aSpeixiaokun
19444b79566SXiaokun-Pei  io.req.ready := idle
19530104977Speixiaokun  val ptw_resp = Wire(new PtwMergeResp)
19697929664SXiaokun-Pei  ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault && !ppn_af, false.B), accessFault || ppn_af, Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false)
19744b79566SXiaokun-Pei
19897929664SXiaokun-Pei  val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate )
19909280d15Speixiaokun  val stageHit_resp = idle === false.B && hptw_resp_stage2
20009280d15Speixiaokun  io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp)
20144b79566SXiaokun-Pei  io.resp.bits.source := source
20297929664SXiaokun-Pei  io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp)
20397929664SXiaokun-Pei  io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp)
2046315ba2aSpeixiaokun  io.resp.bits.s2xlate := req_s2xlate
20544b79566SXiaokun-Pei
20697929664SXiaokun-Pei  io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault
20744b79566SXiaokun-Pei  io.llptw.bits.req_info.source := source
20844b79566SXiaokun-Pei  io.llptw.bits.req_info.vpn := vpn
20982978df9Speixiaokun  io.llptw.bits.req_info.s2xlate := req_s2xlate
210eb4bf3f2Speixiaokun  io.llptw.bits.ppn := DontCare
21144b79566SXiaokun-Pei
212b6982e83SLemover  io.pmp.req.valid := DontCare // samecycle, do not use valid
213d0de7e4aSpeixiaokun  io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
214b6982e83SLemover  io.pmp.req.bits.size := 3.U // TODO: fix it
215b6982e83SLemover  io.pmp.req.bits.cmd := TlbCmd.read
216b6982e83SLemover
21744b79566SXiaokun-Pei  mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check
218d0de7e4aSpeixiaokun  mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
219bc063562SLemover  mem.req.bits.id := FsmReqID.U(bMemID.W)
22083d93d53Speixiaokun  mem.req.bits.hptw_bypassed := false.B
2216d5ddbceSLemover
2224ed5afbdSXiaokun-Pei  io.refill.req_info.s2xlate := req_s2xlate
22345f497a4Shappy-lx  io.refill.req_info.vpn := vpn
2246d5ddbceSLemover  io.refill.level := level
22545f497a4Shappy-lx  io.refill.req_info.source := source
2266d5ddbceSLemover
227d0de7e4aSpeixiaokun  io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req
228d0de7e4aSpeixiaokun  io.hptw.req.bits.id := FsmReqID.U(bMemID.W)
229dcb10e8fSBL-GS  io.hptw.req.bits.gvpn := get_pn(gpaddr)
230eb4bf3f2Speixiaokun  io.hptw.req.bits.source := source
231d0de7e4aSpeixiaokun
2323222d00fSpeixiaokun  when (io.req.fire && io.req.bits.stage1Hit){
23330104977Speixiaokun    idle := false.B
23461c5d636Speixiaokun    req_s2xlate := io.req.bits.req_info.s2xlate
23530104977Speixiaokun    s_hptw_req := false.B
23609280d15Speixiaokun    hptw_resp_stage2 := false.B
2376bb8be21SXiaokun-Pei    last_s2xlate := false.B
2380dfe2fbdSpeixiaokun    hptw_pageFault := false.B
2390dfe2fbdSpeixiaokun    hptw_accessFault := false.B
24030104977Speixiaokun  }
241d0de7e4aSpeixiaokun
2423222d00fSpeixiaokun  when (io.hptw.resp.fire && w_hptw_resp === false.B && stage1Hit){
24330104977Speixiaokun    w_hptw_resp := true.B
24409280d15Speixiaokun    hptw_resp_stage2 := true.B
24597929664SXiaokun-Pei    hptw_resp := io.hptw.resp.bits.h_resp
24630104977Speixiaokun  }
24730104977Speixiaokun
2483222d00fSpeixiaokun  when (io.resp.fire && stage1Hit){
24930104977Speixiaokun    idle := true.B
25030104977Speixiaokun  }
25130104977Speixiaokun
2523222d00fSpeixiaokun  when (io.req.fire && !io.req.bits.stage1Hit){
25344b79566SXiaokun-Pei    val req = io.req.bits
2543ea4388cSHaoyuan Feng    if (EnableSv48) {
2553ea4388cSHaoyuan Feng      when (mode === Sv48) {
2563ea4388cSHaoyuan Feng        level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
2573ea4388cSHaoyuan Feng        af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
25897929664SXiaokun-Pei        gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 3.U))
2593ea4388cSHaoyuan Feng        ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn)
2603ea4388cSHaoyuan Feng        l3Hit := req.l3Hit.get
2613ea4388cSHaoyuan Feng      } .otherwise {
2623ea4388cSHaoyuan Feng        level := Mux(req.l2Hit, 1.U, 2.U)
2633ea4388cSHaoyuan Feng        af_level := Mux(req.l2Hit, 1.U, 2.U)
26497929664SXiaokun-Pei        gpf_level := 2.U
2653ea4388cSHaoyuan Feng        ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
2663ea4388cSHaoyuan Feng        l3Hit := false.B
2673ea4388cSHaoyuan Feng      }
2683ea4388cSHaoyuan Feng    } else {
2693ea4388cSHaoyuan Feng      level := Mux(req.l2Hit, 1.U, 2.U)
2703ea4388cSHaoyuan Feng      af_level := Mux(req.l2Hit, 1.U, 2.U)
27197929664SXiaokun-Pei      gpf_level := 2.U
2723ea4388cSHaoyuan Feng      ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
2733ea4388cSHaoyuan Feng      l3Hit := false.B
2743ea4388cSHaoyuan Feng    }
27544b79566SXiaokun-Pei    vpn := io.req.bits.req_info.vpn
2763ea4388cSHaoyuan Feng    l2Hit := req.l2Hit
27744b79566SXiaokun-Pei    accessFault := false.B
27844b79566SXiaokun-Pei    idle := false.B
279d0de7e4aSpeixiaokun    hptw_pageFault := false.B
2807263b595SXiaokun-Pei    hptw_accessFault := false.B
281cc72e3f5SXiaokun-Pei    pte_valid := false.B
28250c7aa78Speixiaokun    req_s2xlate := io.req.bits.req_info.s2xlate
28382978df9Speixiaokun    when(io.req.bits.req_info.s2xlate =/= noS2xlate && io.req.bits.req_info.s2xlate =/= onlyStage1){
284d0de7e4aSpeixiaokun      last_s2xlate := true.B
285d0de7e4aSpeixiaokun      s_hptw_req := false.B
286d0de7e4aSpeixiaokun    }.otherwise {
2876bb8be21SXiaokun-Pei      last_s2xlate := false.B
288d0de7e4aSpeixiaokun      s_pmp_check := false.B
289d0de7e4aSpeixiaokun    }
290d0de7e4aSpeixiaokun  }
291d0de7e4aSpeixiaokun
2923222d00fSpeixiaokun  when(io.hptw.req.fire && s_hptw_req === false.B){
293d0de7e4aSpeixiaokun    s_hptw_req := true.B
294d0de7e4aSpeixiaokun    w_hptw_resp := false.B
295d0de7e4aSpeixiaokun  }
296d0de7e4aSpeixiaokun
2973222d00fSpeixiaokun  when(io.hptw.resp.fire && w_hptw_resp === false.B && !stage1Hit) {
298d0de7e4aSpeixiaokun    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
299d0de7e4aSpeixiaokun    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
30097929664SXiaokun-Pei    hptw_resp := io.hptw.resp.bits.h_resp
301d0de7e4aSpeixiaokun    w_hptw_resp := true.B
3023b805a93SXiaokun-Pei    when(onlyS2xlate){
303d0de7e4aSpeixiaokun      mem_addr_update := true.B
304d0de7e4aSpeixiaokun      last_s2xlate := false.B
3053b805a93SXiaokun-Pei    }.elsewhen(!(io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) {
306d0de7e4aSpeixiaokun      s_pmp_check := false.B
307d0de7e4aSpeixiaokun    }
308d0de7e4aSpeixiaokun  }
309d0de7e4aSpeixiaokun
3103222d00fSpeixiaokun  when(io.hptw.req.fire && s_last_hptw_req === false.B) {
311d0de7e4aSpeixiaokun    w_last_hptw_resp := false.B
312d0de7e4aSpeixiaokun    s_last_hptw_req := true.B
313d0de7e4aSpeixiaokun  }
314d0de7e4aSpeixiaokun
3153222d00fSpeixiaokun  when(io.hptw.resp.fire && w_last_hptw_resp === false.B){
316d0de7e4aSpeixiaokun    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
317d0de7e4aSpeixiaokun    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
31897929664SXiaokun-Pei    hptw_resp := io.hptw.resp.bits.h_resp
319d0de7e4aSpeixiaokun    w_last_hptw_resp := true.B
320d0de7e4aSpeixiaokun    mem_addr_update := true.B
321d0de7e4aSpeixiaokun    last_s2xlate := false.B
32244b79566SXiaokun-Pei  }
32344b79566SXiaokun-Pei
32444b79566SXiaokun-Pei  when(sent_to_pmp && mem_addr_update === false.B){
32544b79566SXiaokun-Pei    s_mem_req := false.B
32644b79566SXiaokun-Pei    s_pmp_check := true.B
32744b79566SXiaokun-Pei  }
32844b79566SXiaokun-Pei
32944b79566SXiaokun-Pei  when(accessFault && idle === false.B){
33044b79566SXiaokun-Pei    s_pmp_check := true.B
33144b79566SXiaokun-Pei    s_mem_req := true.B
33244b79566SXiaokun-Pei    w_mem_resp := true.B
33344b79566SXiaokun-Pei    s_llptw_req := true.B
334d0de7e4aSpeixiaokun    s_hptw_req := true.B
335d0de7e4aSpeixiaokun    w_hptw_resp := true.B
336d0de7e4aSpeixiaokun    s_last_hptw_req := true.B
337d0de7e4aSpeixiaokun    w_last_hptw_resp := true.B
33844b79566SXiaokun-Pei    mem_addr_update := true.B
339d0de7e4aSpeixiaokun    last_s2xlate := false.B
34044b79566SXiaokun-Pei  }
34144b79566SXiaokun-Pei
34297929664SXiaokun-Pei  when(guestFault && idle === false.B){
3437263b595SXiaokun-Pei    s_pmp_check := true.B
3447263b595SXiaokun-Pei    s_mem_req := true.B
3457263b595SXiaokun-Pei    w_mem_resp := true.B
3467263b595SXiaokun-Pei    s_llptw_req := true.B
3477263b595SXiaokun-Pei    s_hptw_req := true.B
3487263b595SXiaokun-Pei    w_hptw_resp := true.B
3497263b595SXiaokun-Pei    s_last_hptw_req := true.B
3507263b595SXiaokun-Pei    w_last_hptw_resp := true.B
3517263b595SXiaokun-Pei    mem_addr_update := true.B
3527263b595SXiaokun-Pei    last_s2xlate := false.B
3537263b595SXiaokun-Pei  }
3547263b595SXiaokun-Pei
355935edac4STang Haojin  when (mem.req.fire){
35644b79566SXiaokun-Pei    s_mem_req := true.B
35744b79566SXiaokun-Pei    w_mem_resp := false.B
35844b79566SXiaokun-Pei  }
35944b79566SXiaokun-Pei
360935edac4STang Haojin  when(mem.resp.fire && w_mem_resp === false.B){
36144b79566SXiaokun-Pei    w_mem_resp := true.B
3623ea4388cSHaoyuan Feng    af_level := af_level - 1.U
36344b79566SXiaokun-Pei    s_llptw_req := false.B
36444b79566SXiaokun-Pei    mem_addr_update := true.B
36597929664SXiaokun-Pei    gpf_level := Mux(!pte_valid && !(l3Hit || l2Hit), gpf_level, gpf_level - 1.U)
366cc72e3f5SXiaokun-Pei    pte_valid := true.B
36744b79566SXiaokun-Pei  }
36844b79566SXiaokun-Pei
36944b79566SXiaokun-Pei  when(mem_addr_update){
37097929664SXiaokun-Pei    when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) {
37144b79566SXiaokun-Pei      level := levelNext
372d0de7e4aSpeixiaokun      when(s2xlate){
373d0de7e4aSpeixiaokun        s_hptw_req := false.B
374d0de7e4aSpeixiaokun      }.otherwise{
37544b79566SXiaokun-Pei        s_mem_req := false.B
376d0de7e4aSpeixiaokun      }
37744b79566SXiaokun-Pei      s_llptw_req := true.B
37844b79566SXiaokun-Pei      mem_addr_update := false.B
3792a906a65SHaoyuan Feng    }.elsewhen(io.llptw.valid){
380935edac4STang Haojin      when(io.llptw.fire) {
38144b79566SXiaokun-Pei        idle := true.B
38244b79566SXiaokun-Pei        s_llptw_req := true.B
38344b79566SXiaokun-Pei        mem_addr_update := false.B
384d0de7e4aSpeixiaokun        last_s2xlate := false.B
3852a906a65SHaoyuan Feng      }
3862a906a65SHaoyuan Feng      finish := true.B
387d0de7e4aSpeixiaokun    }.elsewhen(s2xlate && last_s2xlate === true.B) {
3887c26eb06SXiaokun-Pei      when(accessFault || pageFault || ppn_af){
3897c26eb06SXiaokun-Pei        last_s2xlate := false.B
3907c26eb06SXiaokun-Pei      }.otherwise{
391d0de7e4aSpeixiaokun        s_last_hptw_req := false.B
392d0de7e4aSpeixiaokun        mem_addr_update := false.B
3937c26eb06SXiaokun-Pei      }
3942a906a65SHaoyuan Feng    }.elsewhen(io.resp.valid){
395935edac4STang Haojin      when(io.resp.fire) {
39644b79566SXiaokun-Pei        idle := true.B
39744b79566SXiaokun-Pei        s_llptw_req := true.B
39844b79566SXiaokun-Pei        mem_addr_update := false.B
39944b79566SXiaokun-Pei        accessFault := false.B
40044b79566SXiaokun-Pei      }
4012a906a65SHaoyuan Feng      finish := true.B
4022a906a65SHaoyuan Feng    }
40344b79566SXiaokun-Pei  }
40444b79566SXiaokun-Pei
40544b79566SXiaokun-Pei
4065e237ba8SXiaokun-Pei  when (flush) {
40744b79566SXiaokun-Pei    idle := true.B
40844b79566SXiaokun-Pei    s_pmp_check := true.B
40944b79566SXiaokun-Pei    s_mem_req := true.B
41044b79566SXiaokun-Pei    s_llptw_req := true.B
41144b79566SXiaokun-Pei    w_mem_resp := true.B
41244b79566SXiaokun-Pei    accessFault := false.B
413d826bce1SHaoyuan Feng    mem_addr_update := false.B
414d0de7e4aSpeixiaokun    s_hptw_req := true.B
415d0de7e4aSpeixiaokun    w_hptw_resp := true.B
416d0de7e4aSpeixiaokun    s_last_hptw_req := true.B
417d0de7e4aSpeixiaokun    w_last_hptw_resp := true.B
41844b79566SXiaokun-Pei  }
41944b79566SXiaokun-Pei
42044b79566SXiaokun-Pei
42144b79566SXiaokun-Pei  XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n")
4226d5ddbceSLemover
4236d5ddbceSLemover  // perf
424935edac4STang Haojin  XSPerfAccumulate("fsm_count", io.req.fire)
4256d5ddbceSLemover  for (i <- 0 until PtwWidth) {
426935edac4STang Haojin    XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U)
4276d5ddbceSLemover  }
42844b79566SXiaokun-Pei  XSPerfAccumulate("fsm_busy", !idle)
42944b79566SXiaokun-Pei  XSPerfAccumulate("fsm_idle", idle)
4306d5ddbceSLemover  XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready)
431dd7fe201SHaoyuan Feng  XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af)
432935edac4STang Haojin  XSPerfAccumulate("mem_count", mem.req.fire)
433935edac4STang Haojin  XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true))
4346d5ddbceSLemover  XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready)
435cc5a5f22SLemover
43644b79566SXiaokun-Pei  TimeOutAssert(!idle, timeOutThreshold, "page table walker time out")
437cd365d4cSrvcoresjw
438cd365d4cSrvcoresjw  val perfEvents = Seq(
439935edac4STang Haojin    ("fsm_count         ", io.req.fire                                     ),
44044b79566SXiaokun-Pei    ("fsm_busy          ", !idle                                             ),
44144b79566SXiaokun-Pei    ("fsm_idle          ", idle                                              ),
442cd365d4cSrvcoresjw    ("resp_blocked      ", io.resp.valid && !io.resp.ready                   ),
443935edac4STang Haojin    ("mem_count         ", mem.req.fire                                    ),
444935edac4STang Haojin    ("mem_cycle         ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)),
445cd365d4cSrvcoresjw    ("mem_blocked       ", mem.req.valid && !mem.req.ready                   ),
446cd365d4cSrvcoresjw  )
4471ca0e4f3SYinan Xu  generatePerfEvent()
4486d5ddbceSLemover}
44992e3bfefSLemover
45092e3bfefSLemover/*========================= LLPTW ==============================*/
45192e3bfefSLemover
45292e3bfefSLemover/** LLPTW : Last Level Page Table Walker
45392e3bfefSLemover  * the page walker that only takes 4KB(last level) page walk.
45492e3bfefSLemover  **/
45592e3bfefSLemover
45692e3bfefSLemoverclass LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst {
45792e3bfefSLemover  val req_info = Output(new L2TlbInnerBundle())
45897929664SXiaokun-Pei  val ppn = Output(UInt(ptePPNLen.W))
45992e3bfefSLemover}
46092e3bfefSLemover
46192e3bfefSLemoverclass LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
46292e3bfefSLemover  val in = Flipped(DecoupledIO(new LLPTWInBundle()))
46392e3bfefSLemover  val out = DecoupledIO(new Bundle {
46492e3bfefSLemover    val req_info = Output(new L2TlbInnerBundle())
46592e3bfefSLemover    val id = Output(UInt(bMemID.W))
466d0de7e4aSpeixiaokun    val h_resp = Output(new HptwResp)
4676979864eSXiaokun-Pei    val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af
46892e3bfefSLemover    val af = Output(Bool())
46992e3bfefSLemover  })
47092e3bfefSLemover  val mem = new Bundle {
47192e3bfefSLemover    val req = DecoupledIO(new L2TlbMemReqBundle())
47292e3bfefSLemover    val resp = Flipped(Valid(new Bundle {
47392e3bfefSLemover      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
474ce5f4200SGuanghui Hu      val value = Output(UInt(blockBits.W))
47592e3bfefSLemover    }))
47692e3bfefSLemover    val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W))
47792e3bfefSLemover    val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool()))
47892e3bfefSLemover    val refill = Output(new L2TlbInnerBundle())
47992e3bfefSLemover    val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool()))
48097929664SXiaokun-Pei    val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool()))
48192e3bfefSLemover  }
4827797f035SbugGenerator  val cache = DecoupledIO(new L2TlbInnerBundle())
48392e3bfefSLemover  val pmp = new Bundle {
48492e3bfefSLemover    val req = Valid(new PMPReqBundle())
48592e3bfefSLemover    val resp = Flipped(new PMPRespBundle())
48692e3bfefSLemover  }
487d0de7e4aSpeixiaokun  val hptw = new Bundle {
488d0de7e4aSpeixiaokun    val req = DecoupledIO(new Bundle{
489eb4bf3f2Speixiaokun      val source = UInt(bSourceWidth.W)
490d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
49197929664SXiaokun-Pei      val gvpn = UInt(ptePPNLen.W)
492d0de7e4aSpeixiaokun    })
493d0de7e4aSpeixiaokun    val resp = Flipped(Valid(new Bundle {
494d0de7e4aSpeixiaokun      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
495d0de7e4aSpeixiaokun      val h_resp = Output(new HptwResp)
496d0de7e4aSpeixiaokun    }))
497d0de7e4aSpeixiaokun  }
49892e3bfefSLemover}
49992e3bfefSLemover
50092e3bfefSLemoverclass LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst {
50192e3bfefSLemover  val req_info = new L2TlbInnerBundle()
50297929664SXiaokun-Pei  val ppn = UInt(ptePPNLen.W)
50392e3bfefSLemover  val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W)
50492e3bfefSLemover  val af = Bool()
505dc05c713Speixiaokun  val hptw_resp = new HptwResp()
5066979864eSXiaokun-Pei  val first_s2xlate_fault = Output(Bool())
50792e3bfefSLemover}
50892e3bfefSLemover
50992e3bfefSLemover
51092e3bfefSLemoverclass LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
51192e3bfefSLemover  val io = IO(new LLPTWIO())
51282978df9Speixiaokun  val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate
513d0de7e4aSpeixiaokun  val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
51492e3bfefSLemover
5155c5f442fSXiaokun-Pei  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
51697929664SXiaokun-Pei  val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry()))))
517d0de7e4aSpeixiaokun  val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10)
51892e3bfefSLemover  val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle)))
5197797f035SbugGenerator
52092e3bfefSLemover  val is_emptys = state.map(_ === state_idle)
52192e3bfefSLemover  val is_mems = state.map(_ === state_mem_req)
52292e3bfefSLemover  val is_waiting = state.map(_ === state_mem_waiting)
52392e3bfefSLemover  val is_having = state.map(_ === state_mem_out)
5247797f035SbugGenerator  val is_cache = state.map(_ === state_cache)
525d0de7e4aSpeixiaokun  val is_hptw_req = state.map(_ === state_hptw_req)
526d0de7e4aSpeixiaokun  val is_last_hptw_req = state.map(_ === state_last_hptw_req)
527b7bdb307Speixiaokun  val is_hptw_resp = state.map(_ === state_hptw_resp)
528b7bdb307Speixiaokun  val is_last_hptw_resp = state.map(_ === state_last_hptw_resp)
52992e3bfefSLemover
530935edac4STang Haojin  val full = !ParallelOR(is_emptys).asBool
53192e3bfefSLemover  val enq_ptr = ParallelPriorityEncoder(is_emptys)
53292e3bfefSLemover
5337797f035SbugGenerator  val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry
5347be7e781Speixiaokun  val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
53592e3bfefSLemover  for (i <- 0 until l2tlbParams.llptwsize) {
53692e3bfefSLemover    mem_arb.io.in(i).bits := entries(i)
53792e3bfefSLemover    mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i)
53892e3bfefSLemover  }
5392a1f48e7Speixiaokun
5402a1f48e7Speixiaokun  // process hptw requests in serial
5417be7e781Speixiaokun  val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
542d0de7e4aSpeixiaokun  for (i <- 0 until l2tlbParams.llptwsize) {
543d0de7e4aSpeixiaokun    hyper_arb1.io.in(i).bits := entries(i)
5442a1f48e7Speixiaokun    hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
545d0de7e4aSpeixiaokun  }
5467be7e781Speixiaokun  val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
547d0de7e4aSpeixiaokun  for(i <- 0 until l2tlbParams.llptwsize) {
548d0de7e4aSpeixiaokun    hyper_arb2.io.in(i).bits := entries(i)
5492a1f48e7Speixiaokun    hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
550d0de7e4aSpeixiaokun  }
55192e3bfefSLemover
552f3034303SHaoyuan Feng  val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W)))
5537797f035SbugGenerator
55492e3bfefSLemover  // duplicate req
55592e3bfefSLemover  // to_wait: wait for the last to access mem, set to mem_resp
55692e3bfefSLemover  // to_cache: the last is back just right now, set to mem_cache
55792e3bfefSLemover  val dup_vec = state.indices.map(i =>
558cca17e78Speixiaokun    dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate
55992e3bfefSLemover  )
560cca17e78Speixiaokun  val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry
5616979864eSXiaokun-Pei  val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already
56292e3bfefSLemover  val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now
563951f37e5Speixiaokun  val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))}
56492e3bfefSLemover  val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id)))
56597929664SXiaokun-Pei  val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle
56692e3bfefSLemover  val to_wait = Cat(dup_vec_wait).orR || dup_req_fire
567c6655c9aSXiaokun-Pei  val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1))
568951f37e5Speixiaokun  val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR
5696b742a19SXiaokun-Pei  val to_hptw_req = io.in.bits.req_info.s2xlate === allStage
5706b742a19SXiaokun-Pei  val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage
5719467c5f4Speixiaokun  val last_hptw_req_id = io.mem.resp.bits.id
5724c0e0181SXiaokun-Pei  val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0))
5739467c5f4Speixiaokun  val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0))
5749467c5f4Speixiaokun  val index =  Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
5754c0e0181SXiaokun-Pei  val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN()
5767797f035SbugGenerator  XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed")
57792e3bfefSLemover
578935edac4STang Haojin  XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem")
57992e3bfefSLemover  val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B)))
5807274ec5cSpeixiaokun  val enq_state_normal = MuxCase(state_addr_check, Seq(
5817274ec5cSpeixiaokun    to_mem_out -> state_mem_out, // same to the blew, but the mem resp now
582871d1438Speixiaokun    to_last_hptw_req -> state_last_hptw_req,
5837274ec5cSpeixiaokun    to_wait -> state_mem_waiting,
5847274ec5cSpeixiaokun    to_cache -> state_cache,
585871d1438Speixiaokun    to_hptw_req -> state_hptw_req
5867274ec5cSpeixiaokun  ))
5877797f035SbugGenerator  val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal)
588935edac4STang Haojin  when (io.in.fire) {
58992e3bfefSLemover    // if prefetch req does not need mem access, just give it up.
59092e3bfefSLemover    // so there will be at most 1 + FilterSize entries that needs re-access page cache
59192e3bfefSLemover    // so 2 + FilterSize is enough to avoid dead-lock
5927797f035SbugGenerator    state(enq_ptr) := enq_state
59392e3bfefSLemover    entries(enq_ptr).req_info := io.in.bits.req_info
5949467c5f4Speixiaokun    entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn)
59592e3bfefSLemover    entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr)
59692e3bfefSLemover    entries(enq_ptr).af := false.B
5972a1f48e7Speixiaokun    entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp))
5986979864eSXiaokun-Pei    entries(enq_ptr).first_s2xlate_fault := false.B
5997299828dSXiaokun-Pei    mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req
60092e3bfefSLemover  }
6017797f035SbugGenerator
6027797f035SbugGenerator  val enq_ptr_reg = RegNext(enq_ptr)
6035adc4829SYanqin Li  val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush)
6047274ec5cSpeixiaokun
6050214776eSpeixiaokun  val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool
6067274ec5cSpeixiaokun  val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id)
607a664078aSpeixiaokun  val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check
608d0de7e4aSpeixiaokun
609ce5f4200SGuanghui Hu  val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))
6103211121aSXiaokun-Pei  val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0))
61182e4705bSpeixiaokun  val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp
612cda84113Speixiaokun  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
6134c0e0181SXiaokun-Pei  val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire)
6147274ec5cSpeixiaokun  io.pmp.req.valid := need_addr_check || hptw_need_addr_check
61582e4705bSpeixiaokun  io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr)
6167797f035SbugGenerator  io.pmp.req.bits.cmd := TlbCmd.read
6177797f035SbugGenerator  io.pmp.req.bits.size := 3.U // TODO: fix it
6187797f035SbugGenerator  val pmp_resp_valid = io.pmp.req.valid // same cycle
6197797f035SbugGenerator  when (pmp_resp_valid) {
6207797f035SbugGenerator    // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before
6217797f035SbugGenerator    //       when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare
6227274ec5cSpeixiaokun    val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg);
6237797f035SbugGenerator    val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio
6247274ec5cSpeixiaokun    entries(ptr).af := accessFault
6257274ec5cSpeixiaokun    state(ptr) := Mux(accessFault, state_mem_out, state_mem_req)
6267797f035SbugGenerator  }
6277797f035SbugGenerator
628935edac4STang Haojin  when (mem_arb.io.out.fire) {
62992e3bfefSLemover    for (i <- state.indices) {
630ec78ed87Speixiaokun      when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp
631ec78ed87Speixiaokun      && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate
632ec78ed87Speixiaokun      && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) {
63392e3bfefSLemover        // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait"
63492e3bfefSLemover        state(i) := state_mem_waiting
6352a1f48e7Speixiaokun        entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp
63692e3bfefSLemover        entries(i).wait_id := mem_arb.io.chosen
63792e3bfefSLemover      }
63892e3bfefSLemover    }
63992e3bfefSLemover  }
640935edac4STang Haojin  when (io.mem.resp.fire) {
64192e3bfefSLemover    state.indices.map{i =>
64292e3bfefSLemover      when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) {
6434358f287Speixiaokun        val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0))
6444358f287Speixiaokun        val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0))
6454358f287Speixiaokun        val index =  Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
646*0b1b8ed1SXiaokun-Pei        state(i) := Mux(entries(i).req_info.s2xlate === allStage && !(ptes(index).isPf(0.U) || !ptes(index).isLeaf() || ptes(index).isAf() || ptes(index).isStage1Gpf(io.csr.vsatp.mode))
64797929664SXiaokun-Pei                , state_last_hptw_req, state_mem_out)
648cf41a6eeSpeixiaokun        mem_resp_hit(i) := true.B
6494c0e0181SXiaokun-Pei        entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation
65097929664SXiaokun-Pei        // when onlystage1, gpf has higher priority
651*0b1b8ed1SXiaokun-Pei        entries(i).af := Mux(entries(i).req_info.s2xlate === allStage, false.B, Mux(entries(i).req_info.s2xlate === onlyStage1, ptes(index).isAf() && !ptes(index).isStage1Gpf(io.csr.vsatp.mode), ptes(index).isAf()))
652*0b1b8ed1SXiaokun-Pei        entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage || entries(i).req_info.s2xlate === onlyStage1, ptes(index).isStage1Gpf(io.csr.vsatp.mode), false.B)
653ad0d9d89Speixiaokun      }
654ad0d9d89Speixiaokun    }
655ad0d9d89Speixiaokun  }
656ad0d9d89Speixiaokun
6573222d00fSpeixiaokun  when (hyper_arb1.io.out.fire) {
658d0de7e4aSpeixiaokun    for (i <- state.indices) {
6596b742a19SXiaokun-Pei      when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) {
660d0de7e4aSpeixiaokun        state(i) := state_hptw_resp
661d0de7e4aSpeixiaokun        entries(i).wait_id := hyper_arb1.io.chosen
662d0de7e4aSpeixiaokun      }
663d0de7e4aSpeixiaokun    }
664d0de7e4aSpeixiaokun  }
665d0de7e4aSpeixiaokun
6663222d00fSpeixiaokun  when (hyper_arb2.io.out.fire) {
667d0de7e4aSpeixiaokun    for (i <- state.indices) {
6686b742a19SXiaokun-Pei      when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) {
669d0de7e4aSpeixiaokun        state(i) := state_last_hptw_resp
670d0de7e4aSpeixiaokun        entries(i).wait_id := hyper_arb2.io.chosen
671d0de7e4aSpeixiaokun      }
672d0de7e4aSpeixiaokun    }
673d0de7e4aSpeixiaokun  }
674d0de7e4aSpeixiaokun
6753222d00fSpeixiaokun  when (io.hptw.resp.fire) {
676d0de7e4aSpeixiaokun    for (i <- state.indices) {
6772a1f48e7Speixiaokun      when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
67869f13e85SXiaokun-Pei        when (io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) {
67969f13e85SXiaokun-Pei          state(i) := state_mem_out
68069f13e85SXiaokun-Pei          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
6816979864eSXiaokun-Pei          entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf
68269f13e85SXiaokun-Pei        }.otherwise{ // change the entry that is waiting hptw resp
683ec78ed87Speixiaokun          val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn))
6847f96e195Speixiaokun          val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id))
6857f96e195Speixiaokun          state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check)
686dc05c713Speixiaokun          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
6877f96e195Speixiaokun          entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id)
6882a1f48e7Speixiaokun          //To do: change the entry that is having the same hptw req
689d0de7e4aSpeixiaokun        }
69069f13e85SXiaokun-Pei      }
6912a1f48e7Speixiaokun      when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
692d0de7e4aSpeixiaokun        state(i) := state_mem_out
693dc05c713Speixiaokun        entries(i).hptw_resp := io.hptw.resp.bits.h_resp
6942a1f48e7Speixiaokun        //To do: change the entry that is having the same hptw req
695d0de7e4aSpeixiaokun      }
696d0de7e4aSpeixiaokun    }
697d0de7e4aSpeixiaokun  }
698935edac4STang Haojin  when (io.out.fire) {
69992e3bfefSLemover    assert(state(mem_ptr) === state_mem_out)
70092e3bfefSLemover    state(mem_ptr) := state_idle
70192e3bfefSLemover  }
70292e3bfefSLemover  mem_resp_hit.map(a => when (a) { a := false.B } )
70392e3bfefSLemover
7047797f035SbugGenerator  when (io.cache.fire) {
7057797f035SbugGenerator    state(cache_ptr) := state_idle
70692e3bfefSLemover  }
7077797f035SbugGenerator  XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry")
70892e3bfefSLemover
70992e3bfefSLemover  when (flush) {
71092e3bfefSLemover    state.map(_ := state_idle)
71192e3bfefSLemover  }
71292e3bfefSLemover
71392e3bfefSLemover  io.in.ready := !full
71492e3bfefSLemover
715935edac4STang Haojin  io.out.valid := ParallelOR(is_having).asBool
71692e3bfefSLemover  io.out.bits.req_info := entries(mem_ptr).req_info
71792e3bfefSLemover  io.out.bits.id := mem_ptr
71892e3bfefSLemover  io.out.bits.af := entries(mem_ptr).af
719dc05c713Speixiaokun  io.out.bits.h_resp := entries(mem_ptr).hptw_resp
7206979864eSXiaokun-Pei  io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault
721d0de7e4aSpeixiaokun
72283d93d53Speixiaokun  val hptw_req_arb = Module(new Arbiter(new Bundle{
72383d93d53Speixiaokun      val source = UInt(bSourceWidth.W)
72483d93d53Speixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
72597929664SXiaokun-Pei      val ppn = UInt(ptePPNLen.W)
72683d93d53Speixiaokun    } , 2))
72783d93d53Speixiaokun  // first stage 2 translation
72883d93d53Speixiaokun  hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid
72983d93d53Speixiaokun  hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source
73083d93d53Speixiaokun  hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn
73183d93d53Speixiaokun  hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen
7322a1f48e7Speixiaokun  hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready
73383d93d53Speixiaokun  // last stage 2 translation
73483d93d53Speixiaokun  hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid
73583d93d53Speixiaokun  hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source
73683d93d53Speixiaokun  hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn
73783d93d53Speixiaokun  hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen
7382a1f48e7Speixiaokun  hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready
73983d93d53Speixiaokun  hptw_req_arb.io.out.ready := io.hptw.req.ready
7402a1f48e7Speixiaokun  io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush
74183d93d53Speixiaokun  io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn
74283d93d53Speixiaokun  io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id
74383d93d53Speixiaokun  io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source
74492e3bfefSLemover
74592e3bfefSLemover  io.mem.req.valid := mem_arb.io.out.valid && !flush
746dc05c713Speixiaokun  val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
747cda84113Speixiaokun  val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
7486b742a19SXiaokun-Pei  io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr)
74992e3bfefSLemover  io.mem.req.bits.id := mem_arb.io.chosen
75083d93d53Speixiaokun  io.mem.req.bits.hptw_bypassed := false.B
75192e3bfefSLemover  mem_arb.io.out.ready := io.mem.req.ready
752933ec998Speixiaokun  val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0))
753933ec998Speixiaokun  io.mem.refill := entries(mem_refill_id).req_info
7544ed5afbdSXiaokun-Pei  io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate
75592e3bfefSLemover  io.mem.buffer_it := mem_resp_hit
75692e3bfefSLemover  io.mem.enq_ptr := enq_ptr
75792e3bfefSLemover
7587797f035SbugGenerator  io.cache.valid := Cat(is_cache).orR
7597797f035SbugGenerator  io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info))
7607797f035SbugGenerator
761935edac4STang Haojin  XSPerfAccumulate("llptw_in_count", io.in.fire)
76292e3bfefSLemover  XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready)
76392e3bfefSLemover  for (i <- 0 until 7) {
764935edac4STang Haojin    XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U)
76592e3bfefSLemover  }
76692e3bfefSLemover  for (i <- 0 until (l2tlbParams.llptwsize + 1)) {
76792e3bfefSLemover    XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U)
76892e3bfefSLemover    XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U)
76992e3bfefSLemover    XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U)
77092e3bfefSLemover  }
771935edac4STang Haojin  XSPerfAccumulate("mem_count", io.mem.req.fire)
77292e3bfefSLemover  XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U)
77392e3bfefSLemover  XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready)
77492e3bfefSLemover
77592e3bfefSLemover  for (i <- 0 until l2tlbParams.llptwsize) {
77692e3bfefSLemover    TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}")
77792e3bfefSLemover  }
77892e3bfefSLemover
77992e3bfefSLemover  val perfEvents = Seq(
780935edac4STang Haojin    ("tlbllptw_incount           ", io.in.fire               ),
78192e3bfefSLemover    ("tlbllptw_inblock           ", io.in.valid && !io.in.ready),
782935edac4STang Haojin    ("tlbllptw_memcount          ", io.mem.req.fire          ),
78392e3bfefSLemover    ("tlbllptw_memcycle          ", PopCount(is_waiting)       ),
78492e3bfefSLemover  )
78592e3bfefSLemover  generatePerfEvent()
78692e3bfefSLemover}
787d0de7e4aSpeixiaokun
788d0de7e4aSpeixiaokun/*========================= HPTW ==============================*/
789d0de7e4aSpeixiaokun
790d0de7e4aSpeixiaokun/** HPTW : Hypervisor Page Table Walker
791d0de7e4aSpeixiaokun  * the page walker take the virtual machine's page walk.
792d0de7e4aSpeixiaokun  * guest physical address translation, guest physical address -> host physical address
793d0de7e4aSpeixiaokun  **/
794d0de7e4aSpeixiaokunclass HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
795d0de7e4aSpeixiaokun  val req = Flipped(DecoupledIO(new Bundle {
796eb4bf3f2Speixiaokun    val source = UInt(bSourceWidth.W)
797d0de7e4aSpeixiaokun    val id = UInt(log2Up(l2tlbParams.llptwsize).W)
79897929664SXiaokun-Pei    val gvpn = UInt(gvpnLen.W)
7996315ba2aSpeixiaokun    val ppn = UInt(ppnLen.W)
8003ea4388cSHaoyuan Feng    val l3Hit = if (EnableSv48) Some(new Bool()) else None
801d0de7e4aSpeixiaokun    val l2Hit = Bool()
8023ea4388cSHaoyuan Feng    val l1Hit = Bool()
80383d93d53Speixiaokun    val bypassed = Bool() // if bypass, don't refill
804d0de7e4aSpeixiaokun  }))
805c2b430edSpeixiaokun  val resp = DecoupledIO(new Bundle {
806eb4bf3f2Speixiaokun    val source = UInt(bSourceWidth.W)
807d0de7e4aSpeixiaokun    val resp = Output(new HptwResp())
808d0de7e4aSpeixiaokun    val id = Output(UInt(bMemID.W))
809d0de7e4aSpeixiaokun  })
810d0de7e4aSpeixiaokun
811d0de7e4aSpeixiaokun  val mem = new Bundle {
812d0de7e4aSpeixiaokun    val req = DecoupledIO(new L2TlbMemReqBundle())
813d0de7e4aSpeixiaokun    val resp = Flipped(ValidIO(UInt(XLEN.W)))
814d0de7e4aSpeixiaokun    val mask = Input(Bool())
815d0de7e4aSpeixiaokun  }
816d0de7e4aSpeixiaokun  val refill = Output(new Bundle {
817d0de7e4aSpeixiaokun    val req_info = new L2TlbInnerBundle()
8183ea4388cSHaoyuan Feng    val level = UInt(log2Up(Level + 1).W)
819d0de7e4aSpeixiaokun  })
820d0de7e4aSpeixiaokun  val pmp = new Bundle {
821d0de7e4aSpeixiaokun    val req = ValidIO(new PMPReqBundle())
822d0de7e4aSpeixiaokun    val resp = Flipped(new PMPRespBundle())
823d0de7e4aSpeixiaokun  }
824d0de7e4aSpeixiaokun}
825d0de7e4aSpeixiaokun
826d0de7e4aSpeixiaokunclass HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst {
827d0de7e4aSpeixiaokun  val io = IO(new HPTWIO)
828d0de7e4aSpeixiaokun  val hgatp = io.csr.hgatp
829d0de7e4aSpeixiaokun  val sfence = io.sfence
8301ae5db63SXiaokun-Pei  val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed
8313ea4388cSHaoyuan Feng  val mode = hgatp.mode
832d0de7e4aSpeixiaokun
8333ea4388cSHaoyuan Feng  val level = RegInit(3.U(log2Up(Level + 1).W))
834d0de7e4aSpeixiaokun  val gpaddr = Reg(UInt(GPAddrBits.W))
8354c4af37cSpeixiaokun  val req_ppn = Reg(UInt(ppnLen.W))
836d0de7e4aSpeixiaokun  val vpn = gpaddr(GPAddrBits-1, offLen)
8373ea4388cSHaoyuan Feng  val levelNext = level - 1.U
8383ea4388cSHaoyuan Feng  val l3Hit = Reg(Bool())
839d0de7e4aSpeixiaokun  val l2Hit = Reg(Bool())
8403ea4388cSHaoyuan Feng  val l1Hit = Reg(Bool())
84183d93d53Speixiaokun  val bypassed = Reg(Bool())
842d0de7e4aSpeixiaokun//  val pte = io.mem.resp.bits.MergeRespToPte()
843d0de7e4aSpeixiaokun  val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType)
8443ea4388cSHaoyuan Feng  val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn)
8454c4af37cSpeixiaokun  val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn)
8463ea4388cSHaoyuan Feng  val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn)
8473ea4388cSHaoyuan Feng  val ppn = Wire(UInt(PAddrBits.W))
8483ea4388cSHaoyuan Feng  val p_pte = MakeAddr(ppn, getVpnn(vpn, level))
8493ea4388cSHaoyuan Feng  val pg_base = Wire(UInt(PAddrBits.W))
8503ea4388cSHaoyuan Feng  val mem_addr = Wire(UInt(PAddrBits.W))
8513ea4388cSHaoyuan Feng  if (EnableSv48) {
8523ea4388cSHaoyuan Feng    when (mode === Sv48) {
8533ea4388cSHaoyuan Feng      ppn := Mux(level === 2.U, ppn_l3, Mux(level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3
8543ea4388cSHaoyuan Feng      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3
8553ea4388cSHaoyuan Feng      mem_addr := Mux(level === 3.U, pg_base, p_pte)
8563ea4388cSHaoyuan Feng    } .otherwise {
8573ea4388cSHaoyuan Feng      ppn := Mux(level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
8583ea4388cSHaoyuan Feng      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
8593ea4388cSHaoyuan Feng      mem_addr := Mux(level === 2.U, pg_base, p_pte)
8603ea4388cSHaoyuan Feng    }
8613ea4388cSHaoyuan Feng  } else {
8623ea4388cSHaoyuan Feng    ppn := Mux(level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
8633ea4388cSHaoyuan Feng    pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
8643ea4388cSHaoyuan Feng    mem_addr := Mux(level === 2.U, pg_base, p_pte)
8653ea4388cSHaoyuan Feng  }
866d0de7e4aSpeixiaokun
867d0de7e4aSpeixiaokun  //s/w register
868d0de7e4aSpeixiaokun  val s_pmp_check = RegInit(true.B)
869d0de7e4aSpeixiaokun  val s_mem_req = RegInit(true.B)
870d0de7e4aSpeixiaokun  val w_mem_resp = RegInit(true.B)
871d0de7e4aSpeixiaokun  val idle = RegInit(true.B)
87203c1129fSpeixiaokun  val mem_addr_update = RegInit(false.B)
873d0de7e4aSpeixiaokun  val finish = WireInit(false.B)
874d0de7e4aSpeixiaokun
875d0de7e4aSpeixiaokun  val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish
876135df6a7SXiaokun-Pei  val pageFault = pte.isGpf(level) || (!pte.isLeaf() && level === 0.U)
877d0de7e4aSpeixiaokun  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp)
878d0de7e4aSpeixiaokun
879d0de7e4aSpeixiaokun  val ppn_af = pte.isAf()
880d0de7e4aSpeixiaokun  val find_pte = pte.isLeaf() || ppn_af || pageFault
881d0de7e4aSpeixiaokun
882d0de7e4aSpeixiaokun  val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault))
883d0de7e4aSpeixiaokun  val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W))
8843222d00fSpeixiaokun  val source = RegEnable(io.req.bits.source, io.req.fire)
885eb4bf3f2Speixiaokun
886d0de7e4aSpeixiaokun  io.req.ready := idle
887eb4bf3f2Speixiaokun  val resp = Wire(new HptwResp())
88897929664SXiaokun-Pei  resp.apply(pageFault && !accessFault && !ppn_af, accessFault || ppn_af, level, pte, vpn, hgatp.vmid)
889d0de7e4aSpeixiaokun  io.resp.valid := resp_valid
890d0de7e4aSpeixiaokun  io.resp.bits.id := id
891d0de7e4aSpeixiaokun  io.resp.bits.resp := resp
892eb4bf3f2Speixiaokun  io.resp.bits.source := source
893d0de7e4aSpeixiaokun
894d0de7e4aSpeixiaokun  io.pmp.req.valid := DontCare
895d0de7e4aSpeixiaokun  io.pmp.req.bits.addr := mem_addr
896d0de7e4aSpeixiaokun  io.pmp.req.bits.size := 3.U
897d0de7e4aSpeixiaokun  io.pmp.req.bits.cmd := TlbCmd.read
898d0de7e4aSpeixiaokun
899d0de7e4aSpeixiaokun  io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check
900d0de7e4aSpeixiaokun  io.mem.req.bits.addr := mem_addr
901d0de7e4aSpeixiaokun  io.mem.req.bits.id := HptwReqId.U(bMemID.W)
90283d93d53Speixiaokun  io.mem.req.bits.hptw_bypassed := bypassed
903d0de7e4aSpeixiaokun
90482978df9Speixiaokun  io.refill.req_info.vpn := vpn
905d0de7e4aSpeixiaokun  io.refill.level := level
906eb4bf3f2Speixiaokun  io.refill.req_info.source := source
907eb4bf3f2Speixiaokun  io.refill.req_info.s2xlate := onlyStage2
908d0de7e4aSpeixiaokun  when (idle){
9093222d00fSpeixiaokun    when(io.req.fire){
91083d93d53Speixiaokun      bypassed := io.req.bits.bypassed
911d0de7e4aSpeixiaokun      idle := false.B
912d0de7e4aSpeixiaokun      gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W))
913d0de7e4aSpeixiaokun      accessFault := false.B
914d0de7e4aSpeixiaokun      s_pmp_check := false.B
915d0de7e4aSpeixiaokun      id := io.req.bits.id
9164c4af37cSpeixiaokun      req_ppn := io.req.bits.ppn
9173ea4388cSHaoyuan Feng      if (EnableSv48) {
9183ea4388cSHaoyuan Feng        when (mode === Sv48) {
9193ea4388cSHaoyuan Feng          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U)))
9203ea4388cSHaoyuan Feng          l3Hit := io.req.bits.l3Hit.get
9213ea4388cSHaoyuan Feng        } .otherwise {
9223ea4388cSHaoyuan Feng          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
9233ea4388cSHaoyuan Feng          l3Hit := false.B
9243ea4388cSHaoyuan Feng        }
9253ea4388cSHaoyuan Feng      } else {
9263ea4388cSHaoyuan Feng        level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
9273ea4388cSHaoyuan Feng        l3Hit := false.B
9283ea4388cSHaoyuan Feng      }
929d0de7e4aSpeixiaokun      l2Hit := io.req.bits.l2Hit
9303ea4388cSHaoyuan Feng      l1Hit := io.req.bits.l1Hit
931d0de7e4aSpeixiaokun    }
932d0de7e4aSpeixiaokun  }
933d0de7e4aSpeixiaokun
934d0de7e4aSpeixiaokun  when(sent_to_pmp && !mem_addr_update){
935d0de7e4aSpeixiaokun    s_mem_req := false.B
936d0de7e4aSpeixiaokun    s_pmp_check := true.B
937d0de7e4aSpeixiaokun  }
938d0de7e4aSpeixiaokun
939d0de7e4aSpeixiaokun  when(accessFault && !idle){
940d0de7e4aSpeixiaokun    s_pmp_check := true.B
941d0de7e4aSpeixiaokun    s_mem_req := true.B
942d0de7e4aSpeixiaokun    w_mem_resp := true.B
943d0de7e4aSpeixiaokun    mem_addr_update := true.B
944d0de7e4aSpeixiaokun  }
945d0de7e4aSpeixiaokun
9463222d00fSpeixiaokun  when(io.mem.req.fire){
947d0de7e4aSpeixiaokun    s_mem_req := true.B
948d0de7e4aSpeixiaokun    w_mem_resp := false.B
949d0de7e4aSpeixiaokun  }
950d0de7e4aSpeixiaokun
9513222d00fSpeixiaokun  when(io.mem.resp.fire && !w_mem_resp){
952d0de7e4aSpeixiaokun    w_mem_resp := true.B
953d0de7e4aSpeixiaokun    mem_addr_update := true.B
954d0de7e4aSpeixiaokun  }
955d0de7e4aSpeixiaokun
956d0de7e4aSpeixiaokun  when(mem_addr_update){
957d0de7e4aSpeixiaokun    when(!(find_pte || accessFault)){
958d0de7e4aSpeixiaokun      level := levelNext
959d0de7e4aSpeixiaokun      s_mem_req := false.B
960d0de7e4aSpeixiaokun      mem_addr_update := false.B
961d0de7e4aSpeixiaokun    }.elsewhen(resp_valid){
9623222d00fSpeixiaokun      when(io.resp.fire){
963d0de7e4aSpeixiaokun        idle := true.B
964d0de7e4aSpeixiaokun        mem_addr_update := false.B
965d0de7e4aSpeixiaokun        accessFault := false.B
966d0de7e4aSpeixiaokun      }
967d0de7e4aSpeixiaokun      finish := true.B
968d0de7e4aSpeixiaokun    }
969d0de7e4aSpeixiaokun  }
9705961467fSXiaokun-Pei   when (flush) {
9715961467fSXiaokun-Pei    idle := true.B
9725961467fSXiaokun-Pei    s_pmp_check := true.B
9735961467fSXiaokun-Pei    s_mem_req := true.B
9745961467fSXiaokun-Pei    w_mem_resp := true.B
9755961467fSXiaokun-Pei    accessFault := false.B
9765961467fSXiaokun-Pei    mem_addr_update := false.B
9775961467fSXiaokun-Pei  }
978d0de7e4aSpeixiaokun}
979