xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/PageTableWalker.scala (revision 093b2fcbb3feb8d3bc2e6782851827d86b9b45ce)
16d5ddbceSLemover/***************************************************************************************
26d5ddbceSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
46d5ddbceSLemover*
56d5ddbceSLemover* XiangShan is licensed under Mulan PSL v2.
66d5ddbceSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
76d5ddbceSLemover* You may obtain a copy of Mulan PSL v2 at:
86d5ddbceSLemover*          http://license.coscl.org.cn/MulanPSL2
96d5ddbceSLemover*
106d5ddbceSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
116d5ddbceSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
126d5ddbceSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
136d5ddbceSLemover*
146d5ddbceSLemover* See the Mulan PSL v2 for more details.
156d5ddbceSLemover***************************************************************************************/
166d5ddbceSLemover
176d5ddbceSLemoverpackage xiangshan.cache.mmu
186d5ddbceSLemover
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
206d5ddbceSLemoverimport chisel3._
216d5ddbceSLemoverimport chisel3.util._
226d5ddbceSLemoverimport xiangshan._
236d5ddbceSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
246d5ddbceSLemoverimport utils._
253c02ee8fSwakafaimport utility._
266d5ddbceSLemoverimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
276d5ddbceSLemoverimport freechips.rocketchip.tilelink._
28b6982e83SLemoverimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
296d5ddbceSLemover
3092e3bfefSLemover/** Page Table Walk is divided into two parts
3192e3bfefSLemover  * One,   PTW: page walk for pde, except for leaf entries, one by one
3292e3bfefSLemover  * Two, LLPTW: page walk for pte, only the leaf entries(4KB), in parallel
336d5ddbceSLemover  */
3492e3bfefSLemover
3592e3bfefSLemover
3692e3bfefSLemover/** PTW : page table walker
3792e3bfefSLemover  * a finite state machine
3892e3bfefSLemover  * only take 1GB and 2MB page walks
3992e3bfefSLemover  * or in other words, except the last level(leaf)
4092e3bfefSLemover  **/
4192e3bfefSLemoverclass PTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
426d5ddbceSLemover  val req = Flipped(DecoupledIO(new Bundle {
4345f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
443ea4388cSHaoyuan Feng    val l3Hit = if (EnableSv48) Some(new Bool()) else None
453ea4388cSHaoyuan Feng    val l2Hit = Bool()
4697929664SXiaokun-Pei    val ppn = UInt(ptePPNLen.W)
4730104977Speixiaokun    val stage1Hit = Bool()
4830104977Speixiaokun    val stage1 = new PtwMergeResp
496d5ddbceSLemover  }))
506d5ddbceSLemover  val resp = DecoupledIO(new Bundle {
51bc063562SLemover    val source = UInt(bSourceWidth.W)
52eb4bf3f2Speixiaokun    val s2xlate = UInt(2.W)
5363632028SHaoyuan Feng    val resp = new PtwMergeResp
54d0de7e4aSpeixiaokun    val h_resp = new HptwResp
556d5ddbceSLemover  })
566d5ddbceSLemover
5792e3bfefSLemover  val llptw = DecoupledIO(new LLPTWInBundle())
589c503409SLemover  // NOTE: llptw change from "connect to llptw" to "connect to page cache"
599c503409SLemover  // to avoid corner case that caused duplicate entries
60cc5a5f22SLemover
61d0de7e4aSpeixiaokun  val hptw = new Bundle {
62d0de7e4aSpeixiaokun    val req = DecoupledIO(new Bundle {
63eb4bf3f2Speixiaokun      val source = UInt(bSourceWidth.W)
64d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
6597929664SXiaokun-Pei      val gvpn = UInt(ptePPNLen.W)
66d0de7e4aSpeixiaokun    })
67d0de7e4aSpeixiaokun    val resp = Flipped(Valid(new Bundle {
68d0de7e4aSpeixiaokun      val h_resp = Output(new HptwResp)
69d0de7e4aSpeixiaokun    }))
70d0de7e4aSpeixiaokun  }
716d5ddbceSLemover  val mem = new Bundle {
72b848eea5SLemover    val req = DecoupledIO(new L2TlbMemReqBundle())
735854c1edSLemover    val resp = Flipped(ValidIO(UInt(XLEN.W)))
74cc5a5f22SLemover    val mask = Input(Bool())
756d5ddbceSLemover  }
76b6982e83SLemover  val pmp = new Bundle {
77b6982e83SLemover    val req = ValidIO(new PMPReqBundle())
78b6982e83SLemover    val resp = Flipped(new PMPRespBundle())
79b6982e83SLemover  }
806d5ddbceSLemover
816d5ddbceSLemover  val refill = Output(new Bundle {
8245f497a4Shappy-lx    val req_info = new L2TlbInnerBundle()
833ea4388cSHaoyuan Feng    val level = UInt(log2Up(Level + 1).W)
846d5ddbceSLemover  })
856d5ddbceSLemover}
866d5ddbceSLemover
8792e3bfefSLemoverclass PTW()(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
8892e3bfefSLemover  val io = IO(new PTWIO)
896d5ddbceSLemover  val sfence = io.sfence
906d5ddbceSLemover  val mem = io.mem
91d0de7e4aSpeixiaokun  val req_s2xlate = Reg(UInt(2.W))
9203c1129fSpeixiaokun  val enableS2xlate = req_s2xlate =/= noS2xlate
9303c1129fSpeixiaokun  val onlyS1xlate = req_s2xlate === onlyStage1
9403c1129fSpeixiaokun  val onlyS2xlate = req_s2xlate === onlyStage2
953ea4388cSHaoyuan Feng  val satp = Wire(new TlbSatpBundle())
963ea4388cSHaoyuan Feng  when (io.req.fire) {
973ea4388cSHaoyuan Feng    satp := Mux(io.req.bits.req_info.s2xlate =/= noS2xlate, io.csr.vsatp, io.csr.satp)
983ea4388cSHaoyuan Feng  } .otherwise {
993ea4388cSHaoyuan Feng    satp := Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
1003ea4388cSHaoyuan Feng  }
101dd286b6aSYanqin Li  val s1Pbmte = Mux(req_s2xlate =/= noS2xlate, io.csr.hPBMTE, io.csr.mPBMTE)
1023ea4388cSHaoyuan Feng
1033ea4388cSHaoyuan Feng  val mode = satp.mode
104d0de7e4aSpeixiaokun  val hgatp = io.csr.hgatp
1055c5f442fSXiaokun-Pei  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
106d0de7e4aSpeixiaokun  val s2xlate = enableS2xlate && !onlyS1xlate
1073ea4388cSHaoyuan Feng  val level = RegInit(3.U(log2Up(Level + 1).W))
1083ea4388cSHaoyuan Feng  val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level
10997929664SXiaokun-Pei  val gpf_level = RegInit(3.U(log2Up(Level + 1).W))
11097929664SXiaokun-Pei  val ppn = Reg(UInt(ptePPNLen.W))
1114c0e0181SXiaokun-Pei  val vpn = Reg(UInt(vpnLen.W)) // vpn or gvpn(onlyS2xlate)
1123ea4388cSHaoyuan Feng  val levelNext = level - 1.U
1133ea4388cSHaoyuan Feng  val l3Hit = Reg(Bool())
1143ea4388cSHaoyuan Feng  val l2Hit = Reg(Bool())
11597929664SXiaokun-Pei  val pte = mem.resp.bits.asTypeOf(new PteBundle())
1163ea4388cSHaoyuan Feng
11744b79566SXiaokun-Pei  // s/w register
11844b79566SXiaokun-Pei  val s_pmp_check = RegInit(true.B)
11944b79566SXiaokun-Pei  val s_mem_req = RegInit(true.B)
12044b79566SXiaokun-Pei  val s_llptw_req = RegInit(true.B)
12144b79566SXiaokun-Pei  val w_mem_resp = RegInit(true.B)
122d0de7e4aSpeixiaokun  val s_hptw_req = RegInit(true.B)
123d0de7e4aSpeixiaokun  val w_hptw_resp = RegInit(true.B)
124d0de7e4aSpeixiaokun  val s_last_hptw_req = RegInit(true.B)
125d0de7e4aSpeixiaokun  val w_last_hptw_resp = RegInit(true.B)
12644b79566SXiaokun-Pei  // for updating "level"
12744b79566SXiaokun-Pei  val mem_addr_update = RegInit(false.B)
12844b79566SXiaokun-Pei
12944b79566SXiaokun-Pei  val idle = RegInit(true.B)
1302a906a65SHaoyuan Feng  val finish = WireInit(false.B)
1312a906a65SHaoyuan Feng  val sent_to_pmp = idle === false.B && (s_pmp_check === false.B || mem_addr_update) && !finish
13244b79566SXiaokun-Pei
133dd286b6aSYanqin Li  val pageFault = pte.isPf(level, s1Pbmte)
13497929664SXiaokun-Pei  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, false.B, sent_to_pmp)
1356d5ddbceSLemover
136d0de7e4aSpeixiaokun  val hptw_pageFault = RegInit(false.B)
137d0de7e4aSpeixiaokun  val hptw_accessFault = RegInit(false.B)
138d0de7e4aSpeixiaokun  val last_s2xlate = RegInit(false.B)
1393222d00fSpeixiaokun  val stage1Hit = RegEnable(io.req.bits.stage1Hit, io.req.fire)
1403222d00fSpeixiaokun  val stage1 = RegEnable(io.req.bits.stage1, io.req.fire)
14109280d15Speixiaokun  val hptw_resp_stage2 = Reg(Bool())
142d0de7e4aSpeixiaokun
1436962b4ffSHaoyuan Feng  val ppn_af = Mux(enableS2xlate, Mux(onlyS1xlate, pte.isAf(), false.B), pte.isAf()) // In two-stage address translation, stage 1 ppn is a vpn for host, so don't need to check ppn_high
1447263b595SXiaokun-Pei  val find_pte = pte.isLeaf() || ppn_af || pageFault
14544b79566SXiaokun-Pei  val to_find_pte = level === 1.U && find_pte === false.B
146935edac4STang Haojin  val source = RegEnable(io.req.bits.req_info.source, io.req.fire)
1476d5ddbceSLemover
1483ea4388cSHaoyuan Feng  val l3addr = Wire(UInt(PAddrBits.W))
1493ea4388cSHaoyuan Feng  val l2addr = Wire(UInt(PAddrBits.W))
1503ea4388cSHaoyuan Feng  val l1addr = Wire(UInt(PAddrBits.W))
1513ea4388cSHaoyuan Feng  val mem_addr = Wire(UInt(PAddrBits.W))
1523ea4388cSHaoyuan Feng
1533ea4388cSHaoyuan Feng  l3addr := MakeAddr(satp.ppn, getVpnn(vpn, 3))
1543ea4388cSHaoyuan Feng  if (EnableSv48) {
1553ea4388cSHaoyuan Feng    when (mode === Sv48) {
1563ea4388cSHaoyuan Feng      l2addr := MakeAddr(Mux(l3Hit, ppn, pte.getPPN()), getVpnn(vpn, 2))
1573ea4388cSHaoyuan Feng    } .otherwise {
1583ea4388cSHaoyuan Feng      l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
1593ea4388cSHaoyuan Feng    }
1603ea4388cSHaoyuan Feng  } else {
1613ea4388cSHaoyuan Feng    l2addr := MakeAddr(satp.ppn, getVpnn(vpn, 2))
1623ea4388cSHaoyuan Feng  }
1633ea4388cSHaoyuan Feng  l1addr := MakeAddr(Mux(l2Hit, ppn, pte.getPPN()), getVpnn(vpn, 1))
1643ea4388cSHaoyuan Feng  mem_addr := Mux(af_level === 3.U, l3addr, Mux(af_level === 2.U, l2addr, l1addr))
16544b79566SXiaokun-Pei
16697929664SXiaokun-Pei  val hptw_resp = Reg(new HptwResp)
167c0991f6aSpeixiaokun  val gpaddr = MuxCase(mem_addr, Seq(
168c0991f6aSpeixiaokun    stage1Hit -> Cat(stage1.genPPN(), 0.U(offLen.W)),
169c0991f6aSpeixiaokun    onlyS2xlate -> Cat(vpn, 0.U(offLen.W)),
17097929664SXiaokun-Pei    !s_last_hptw_req -> Cat(MuxLookup(level, pte.getPPN())(Seq(
17197929664SXiaokun-Pei      3.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 3), vpn(vpnnLen * 3 - 1, 0)),
17297929664SXiaokun-Pei      2.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen * 2), vpn(vpnnLen * 2 - 1, 0)),
17397929664SXiaokun-Pei      1.U -> Cat(pte.getPPN()(ptePPNLen - 1, vpnnLen), vpn(vpnnLen - 1, 0)
174dcb10e8fSBL-GS    ))),
175dcb10e8fSBL-GS    0.U(offLen.W))
176c0991f6aSpeixiaokun  ))
1776962b4ffSHaoyuan Feng  val gvpn_gpf = Mux(s2xlate && io.csr.hgatp.mode === Sv39x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, Mux(s2xlate && io.csr.hgatp.mode === Sv48x4, gpaddr(gpaddr.getWidth - 1, GPAddrBitsSv48x4) =/= 0.U, false.B))
1788deba996SXiaokun-Pei  val guestFault = hptw_pageFault || hptw_accessFault || gvpn_gpf
179cda84113Speixiaokun  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
18097929664SXiaokun-Pei  val fake_h_resp = 0.U.asTypeOf(new HptwResp)
18108ae0d20SXiaokun-Pei  fake_h_resp.entry.tag := get_pn(gpaddr)
18208ae0d20SXiaokun-Pei  fake_h_resp.entry.vmid.map(_ := io.csr.hgatp.vmid)
18397929664SXiaokun-Pei  fake_h_resp.gpf := true.B
18497929664SXiaokun-Pei
18597929664SXiaokun-Pei  val pte_valid = RegInit(false.B)  // avoid l1tlb pf from stage1 when gpf happens in the first s2xlate in PTW
18697929664SXiaokun-Pei  val fake_pte = 0.U.asTypeOf(new PteBundle())
187ad8d4021SXiaokun-Pei  fake_pte.perm.v := false.B // tell L1TLB this is fake pte
188d15c2433SXiaokun-Pei  fake_pte.ppn := ppn(ppnLen - 1, 0)
189d15c2433SXiaokun-Pei  fake_pte.ppn_high := ppn(ptePPNLen - 1, ppnLen)
190d0de7e4aSpeixiaokun
19144b79566SXiaokun-Pei  io.req.ready := idle
19230104977Speixiaokun  val ptw_resp = Wire(new PtwMergeResp)
1936962b4ffSHaoyuan Feng  ptw_resp.apply(Mux(pte_valid, pageFault && !accessFault, false.B), accessFault || (ppn_af && !(pte_valid && (pageFault || guestFault))), Mux(accessFault, af_level, Mux(guestFault, gpf_level, level)), Mux(pte_valid, pte, fake_pte), vpn, satp.asid, hgatp.vmid, vpn(sectortlbwidth - 1, 0), not_super = false, not_merge = false)
19444b79566SXiaokun-Pei
19597929664SXiaokun-Pei  val normal_resp = idle === false.B && mem_addr_update && !last_s2xlate && (guestFault || (w_mem_resp && find_pte) || (s_pmp_check && accessFault) || onlyS2xlate )
19609280d15Speixiaokun  val stageHit_resp = idle === false.B && hptw_resp_stage2
19709280d15Speixiaokun  io.resp.valid := Mux(stage1Hit, stageHit_resp, normal_resp)
19844b79566SXiaokun-Pei  io.resp.bits.source := source
19997929664SXiaokun-Pei  io.resp.bits.resp := Mux(stage1Hit || (l3Hit || l2Hit) && guestFault && !pte_valid, stage1, ptw_resp)
20097929664SXiaokun-Pei  io.resp.bits.h_resp := Mux(gvpn_gpf, fake_h_resp, hptw_resp)
2016315ba2aSpeixiaokun  io.resp.bits.s2xlate := req_s2xlate
20244b79566SXiaokun-Pei
20397929664SXiaokun-Pei  io.llptw.valid := s_llptw_req === false.B && to_find_pte && !accessFault && !guestFault
20444b79566SXiaokun-Pei  io.llptw.bits.req_info.source := source
20544b79566SXiaokun-Pei  io.llptw.bits.req_info.vpn := vpn
20682978df9Speixiaokun  io.llptw.bits.req_info.s2xlate := req_s2xlate
207eb4bf3f2Speixiaokun  io.llptw.bits.ppn := DontCare
20844b79566SXiaokun-Pei
209b6982e83SLemover  io.pmp.req.valid := DontCare // samecycle, do not use valid
210d0de7e4aSpeixiaokun  io.pmp.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
211b6982e83SLemover  io.pmp.req.bits.size := 3.U // TODO: fix it
212b6982e83SLemover  io.pmp.req.bits.cmd := TlbCmd.read
213b6982e83SLemover
21444b79566SXiaokun-Pei  mem.req.valid := s_mem_req === false.B && !mem.mask && !accessFault && s_pmp_check
215d0de7e4aSpeixiaokun  mem.req.bits.addr := Mux(s2xlate, hpaddr, mem_addr)
216bc063562SLemover  mem.req.bits.id := FsmReqID.U(bMemID.W)
21783d93d53Speixiaokun  mem.req.bits.hptw_bypassed := false.B
2186d5ddbceSLemover
2194ed5afbdSXiaokun-Pei  io.refill.req_info.s2xlate := req_s2xlate
22045f497a4Shappy-lx  io.refill.req_info.vpn := vpn
2216d5ddbceSLemover  io.refill.level := level
22245f497a4Shappy-lx  io.refill.req_info.source := source
2236d5ddbceSLemover
224d0de7e4aSpeixiaokun  io.hptw.req.valid := !s_hptw_req || !s_last_hptw_req
225d0de7e4aSpeixiaokun  io.hptw.req.bits.id := FsmReqID.U(bMemID.W)
226dcb10e8fSBL-GS  io.hptw.req.bits.gvpn := get_pn(gpaddr)
227eb4bf3f2Speixiaokun  io.hptw.req.bits.source := source
228d0de7e4aSpeixiaokun
2293222d00fSpeixiaokun  when (io.req.fire && io.req.bits.stage1Hit){
23030104977Speixiaokun    idle := false.B
23161c5d636Speixiaokun    req_s2xlate := io.req.bits.req_info.s2xlate
232fffcb38cSXiaokun-Pei    s_last_hptw_req := false.B
23309280d15Speixiaokun    hptw_resp_stage2 := false.B
2346bb8be21SXiaokun-Pei    last_s2xlate := false.B
2350dfe2fbdSpeixiaokun    hptw_pageFault := false.B
2360dfe2fbdSpeixiaokun    hptw_accessFault := false.B
23730104977Speixiaokun  }
238d0de7e4aSpeixiaokun
2393222d00fSpeixiaokun  when (io.resp.fire && stage1Hit){
24030104977Speixiaokun    idle := true.B
24130104977Speixiaokun  }
24230104977Speixiaokun
2433222d00fSpeixiaokun  when (io.req.fire && !io.req.bits.stage1Hit){
24444b79566SXiaokun-Pei    val req = io.req.bits
2453ea4388cSHaoyuan Feng    if (EnableSv48) {
2463ea4388cSHaoyuan Feng      when (mode === Sv48) {
2473ea4388cSHaoyuan Feng        level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
2483ea4388cSHaoyuan Feng        af_level := Mux(req.l2Hit, 1.U, Mux(req.l3Hit.get, 2.U, 3.U))
249ad8d4021SXiaokun-Pei        gpf_level := Mux(req.l2Hit, 2.U, Mux(req.l3Hit.get, 3.U, 0.U))
2503ea4388cSHaoyuan Feng        ppn := Mux(req.l2Hit || req.l3Hit.get, io.req.bits.ppn, satp.ppn)
2513ea4388cSHaoyuan Feng        l3Hit := req.l3Hit.get
2523ea4388cSHaoyuan Feng      } .otherwise {
2533ea4388cSHaoyuan Feng        level := Mux(req.l2Hit, 1.U, 2.U)
2543ea4388cSHaoyuan Feng        af_level := Mux(req.l2Hit, 1.U, 2.U)
255ad8d4021SXiaokun-Pei        gpf_level := 0.U
2563ea4388cSHaoyuan Feng        ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
2573ea4388cSHaoyuan Feng        l3Hit := false.B
2583ea4388cSHaoyuan Feng      }
2593ea4388cSHaoyuan Feng    } else {
2603ea4388cSHaoyuan Feng      level := Mux(req.l2Hit, 1.U, 2.U)
2613ea4388cSHaoyuan Feng      af_level := Mux(req.l2Hit, 1.U, 2.U)
262ad8d4021SXiaokun-Pei      gpf_level := 0.U
2633ea4388cSHaoyuan Feng      ppn := Mux(req.l2Hit, io.req.bits.ppn, satp.ppn)
2643ea4388cSHaoyuan Feng      l3Hit := false.B
2653ea4388cSHaoyuan Feng    }
26644b79566SXiaokun-Pei    vpn := io.req.bits.req_info.vpn
2673ea4388cSHaoyuan Feng    l2Hit := req.l2Hit
26844b79566SXiaokun-Pei    accessFault := false.B
26944b79566SXiaokun-Pei    idle := false.B
270d0de7e4aSpeixiaokun    hptw_pageFault := false.B
2717263b595SXiaokun-Pei    hptw_accessFault := false.B
272cc72e3f5SXiaokun-Pei    pte_valid := false.B
27350c7aa78Speixiaokun    req_s2xlate := io.req.bits.req_info.s2xlate
274fffcb38cSXiaokun-Pei    when(io.req.bits.req_info.s2xlate === onlyStage2){
275f284fbffSXiaokun-Pei      val onlys2_gpaddr = Cat(io.req.bits.req_info.vpn, 0.U(offLen.W)) // is 50 bits, don't need to check high bits when sv48x4 is enabled
276f284fbffSXiaokun-Pei      val check_gpa_high_fail = Mux(io.req.bits.req_info.s2xlate === onlyStage2 && io.csr.hgatp.mode === Sv39x4, onlys2_gpaddr(onlys2_gpaddr.getWidth - 1, GPAddrBitsSv39x4) =/= 0.U, false.B)
27708ae0d20SXiaokun-Pei      last_s2xlate := false.B
278fffcb38cSXiaokun-Pei      when(check_gpa_high_fail){
279fffcb38cSXiaokun-Pei        mem_addr_update := true.B
28008ae0d20SXiaokun-Pei      }.otherwise{
281fffcb38cSXiaokun-Pei        s_last_hptw_req := false.B
282fffcb38cSXiaokun-Pei      }
283fffcb38cSXiaokun-Pei    }.elsewhen(io.req.bits.req_info.s2xlate === allStage){
284d0de7e4aSpeixiaokun      last_s2xlate := true.B
285d0de7e4aSpeixiaokun      s_hptw_req := false.B
286d0de7e4aSpeixiaokun    }.otherwise {
2876bb8be21SXiaokun-Pei      last_s2xlate := false.B
288d0de7e4aSpeixiaokun      s_pmp_check := false.B
289d0de7e4aSpeixiaokun    }
290d0de7e4aSpeixiaokun  }
291d0de7e4aSpeixiaokun
2923222d00fSpeixiaokun  when(io.hptw.req.fire && s_hptw_req === false.B){
293d0de7e4aSpeixiaokun    s_hptw_req := true.B
294d0de7e4aSpeixiaokun    w_hptw_resp := false.B
295d0de7e4aSpeixiaokun  }
296d0de7e4aSpeixiaokun
297fffcb38cSXiaokun-Pei  when(io.hptw.resp.fire && w_hptw_resp === false.B) {
298d0de7e4aSpeixiaokun    w_hptw_resp := true.B
299903ff891SXiaokun-Pei    val g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x))
3008deba996SXiaokun-Pei    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf || g_perm_fail
3018deba996SXiaokun-Pei    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
3028deba996SXiaokun-Pei    hptw_resp := io.hptw.resp.bits.h_resp
3038deba996SXiaokun-Pei    hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || g_perm_fail
304fffcb38cSXiaokun-Pei    when(!(g_perm_fail || io.hptw.resp.bits.h_resp.gpf || io.hptw.resp.bits.h_resp.gaf)) {
305d0de7e4aSpeixiaokun      s_pmp_check := false.B
306*093b2fcbSXiaokun-Pei    }.otherwise {
307*093b2fcbSXiaokun-Pei      mem_addr_update := true.B
308*093b2fcbSXiaokun-Pei      last_s2xlate := false.B
309d0de7e4aSpeixiaokun    }
310d0de7e4aSpeixiaokun  }
311d0de7e4aSpeixiaokun
3123222d00fSpeixiaokun  when(io.hptw.req.fire && s_last_hptw_req === false.B) {
313d0de7e4aSpeixiaokun    w_last_hptw_resp := false.B
314d0de7e4aSpeixiaokun    s_last_hptw_req := true.B
315d0de7e4aSpeixiaokun  }
316d0de7e4aSpeixiaokun
317fffcb38cSXiaokun-Pei  when (io.hptw.resp.fire && w_last_hptw_resp === false.B && stage1Hit){
318fffcb38cSXiaokun-Pei    w_last_hptw_resp := true.B
319fffcb38cSXiaokun-Pei    hptw_resp_stage2 := true.B
320fffcb38cSXiaokun-Pei    hptw_resp := io.hptw.resp.bits.h_resp
321fffcb38cSXiaokun-Pei  }
322fffcb38cSXiaokun-Pei
323fffcb38cSXiaokun-Pei  when(io.hptw.resp.fire && w_last_hptw_resp === false.B && !stage1Hit){
324d0de7e4aSpeixiaokun    hptw_pageFault := io.hptw.resp.bits.h_resp.gpf
325d0de7e4aSpeixiaokun    hptw_accessFault := io.hptw.resp.bits.h_resp.gaf
32697929664SXiaokun-Pei    hptw_resp := io.hptw.resp.bits.h_resp
327d0de7e4aSpeixiaokun    w_last_hptw_resp := true.B
328d0de7e4aSpeixiaokun    mem_addr_update := true.B
329d0de7e4aSpeixiaokun    last_s2xlate := false.B
33044b79566SXiaokun-Pei  }
33144b79566SXiaokun-Pei
33244b79566SXiaokun-Pei  when(sent_to_pmp && mem_addr_update === false.B){
33344b79566SXiaokun-Pei    s_mem_req := false.B
33444b79566SXiaokun-Pei    s_pmp_check := true.B
33544b79566SXiaokun-Pei  }
33644b79566SXiaokun-Pei
33744b79566SXiaokun-Pei  when(accessFault && idle === false.B){
33844b79566SXiaokun-Pei    s_pmp_check := true.B
33944b79566SXiaokun-Pei    s_mem_req := true.B
34044b79566SXiaokun-Pei    w_mem_resp := true.B
34144b79566SXiaokun-Pei    s_llptw_req := true.B
342d0de7e4aSpeixiaokun    s_hptw_req := true.B
343d0de7e4aSpeixiaokun    w_hptw_resp := true.B
344d0de7e4aSpeixiaokun    s_last_hptw_req := true.B
345d0de7e4aSpeixiaokun    w_last_hptw_resp := true.B
34644b79566SXiaokun-Pei    mem_addr_update := true.B
347d0de7e4aSpeixiaokun    last_s2xlate := false.B
34844b79566SXiaokun-Pei  }
34944b79566SXiaokun-Pei
35097929664SXiaokun-Pei  when(guestFault && idle === false.B){
3517263b595SXiaokun-Pei    s_pmp_check := true.B
3527263b595SXiaokun-Pei    s_mem_req := true.B
3537263b595SXiaokun-Pei    w_mem_resp := true.B
3547263b595SXiaokun-Pei    s_llptw_req := true.B
3557263b595SXiaokun-Pei    s_hptw_req := true.B
3567263b595SXiaokun-Pei    w_hptw_resp := true.B
3577263b595SXiaokun-Pei    s_last_hptw_req := true.B
3587263b595SXiaokun-Pei    w_last_hptw_resp := true.B
3597263b595SXiaokun-Pei    mem_addr_update := true.B
3607263b595SXiaokun-Pei    last_s2xlate := false.B
3617263b595SXiaokun-Pei  }
3627263b595SXiaokun-Pei
363935edac4STang Haojin  when (mem.req.fire){
36444b79566SXiaokun-Pei    s_mem_req := true.B
36544b79566SXiaokun-Pei    w_mem_resp := false.B
36644b79566SXiaokun-Pei  }
36744b79566SXiaokun-Pei
368935edac4STang Haojin  when(mem.resp.fire && w_mem_resp === false.B){
36944b79566SXiaokun-Pei    w_mem_resp := true.B
3703ea4388cSHaoyuan Feng    af_level := af_level - 1.U
37144b79566SXiaokun-Pei    s_llptw_req := false.B
37244b79566SXiaokun-Pei    mem_addr_update := true.B
373ad8d4021SXiaokun-Pei    gpf_level := Mux(mode === Sv39 && !pte_valid && !(l3Hit || l2Hit), gpf_level - 2.U, gpf_level - 1.U)
374cc72e3f5SXiaokun-Pei    pte_valid := true.B
37544b79566SXiaokun-Pei  }
37644b79566SXiaokun-Pei
37744b79566SXiaokun-Pei  when(mem_addr_update){
37897929664SXiaokun-Pei    when(level >= 2.U && !onlyS2xlate && !(guestFault || find_pte || accessFault)) {
37944b79566SXiaokun-Pei      level := levelNext
380d0de7e4aSpeixiaokun      when(s2xlate){
381d0de7e4aSpeixiaokun        s_hptw_req := false.B
382d0de7e4aSpeixiaokun      }.otherwise{
38344b79566SXiaokun-Pei        s_mem_req := false.B
384d0de7e4aSpeixiaokun      }
38544b79566SXiaokun-Pei      s_llptw_req := true.B
38644b79566SXiaokun-Pei      mem_addr_update := false.B
3872a906a65SHaoyuan Feng    }.elsewhen(io.llptw.valid){
388935edac4STang Haojin      when(io.llptw.fire) {
38944b79566SXiaokun-Pei        idle := true.B
39044b79566SXiaokun-Pei        s_llptw_req := true.B
39144b79566SXiaokun-Pei        mem_addr_update := false.B
392d0de7e4aSpeixiaokun        last_s2xlate := false.B
3932a906a65SHaoyuan Feng      }
3942a906a65SHaoyuan Feng      finish := true.B
395d0de7e4aSpeixiaokun    }.elsewhen(s2xlate && last_s2xlate === true.B) {
3967c26eb06SXiaokun-Pei      when(accessFault || pageFault || ppn_af){
3977c26eb06SXiaokun-Pei        last_s2xlate := false.B
3987c26eb06SXiaokun-Pei      }.otherwise{
399d0de7e4aSpeixiaokun        s_last_hptw_req := false.B
400d0de7e4aSpeixiaokun        mem_addr_update := false.B
4017c26eb06SXiaokun-Pei      }
4022a906a65SHaoyuan Feng    }.elsewhen(io.resp.valid){
403935edac4STang Haojin      when(io.resp.fire) {
40444b79566SXiaokun-Pei        idle := true.B
40544b79566SXiaokun-Pei        s_llptw_req := true.B
40644b79566SXiaokun-Pei        mem_addr_update := false.B
40744b79566SXiaokun-Pei        accessFault := false.B
40844b79566SXiaokun-Pei      }
4092a906a65SHaoyuan Feng      finish := true.B
4102a906a65SHaoyuan Feng    }
41144b79566SXiaokun-Pei  }
41244b79566SXiaokun-Pei
41344b79566SXiaokun-Pei
4145e237ba8SXiaokun-Pei  when (flush) {
41544b79566SXiaokun-Pei    idle := true.B
41644b79566SXiaokun-Pei    s_pmp_check := true.B
41744b79566SXiaokun-Pei    s_mem_req := true.B
41844b79566SXiaokun-Pei    s_llptw_req := true.B
41944b79566SXiaokun-Pei    w_mem_resp := true.B
42044b79566SXiaokun-Pei    accessFault := false.B
421d826bce1SHaoyuan Feng    mem_addr_update := false.B
422d0de7e4aSpeixiaokun    s_hptw_req := true.B
423d0de7e4aSpeixiaokun    w_hptw_resp := true.B
424d0de7e4aSpeixiaokun    s_last_hptw_req := true.B
425d0de7e4aSpeixiaokun    w_last_hptw_resp := true.B
42644b79566SXiaokun-Pei  }
42744b79566SXiaokun-Pei
42844b79566SXiaokun-Pei
42944b79566SXiaokun-Pei  XSDebug(p"[ptw] level:${level} notFound:${pageFault}\n")
4306d5ddbceSLemover
4316d5ddbceSLemover  // perf
432935edac4STang Haojin  XSPerfAccumulate("fsm_count", io.req.fire)
4336d5ddbceSLemover  for (i <- 0 until PtwWidth) {
434935edac4STang Haojin    XSPerfAccumulate(s"fsm_count_source${i}", io.req.fire && io.req.bits.req_info.source === i.U)
4356d5ddbceSLemover  }
43644b79566SXiaokun-Pei  XSPerfAccumulate("fsm_busy", !idle)
43744b79566SXiaokun-Pei  XSPerfAccumulate("fsm_idle", idle)
4386d5ddbceSLemover  XSPerfAccumulate("resp_blocked", io.resp.valid && !io.resp.ready)
439dd7fe201SHaoyuan Feng  XSPerfAccumulate("ptw_ppn_af", io.resp.fire && ppn_af)
440935edac4STang Haojin  XSPerfAccumulate("mem_count", mem.req.fire)
441935edac4STang Haojin  XSPerfAccumulate("mem_cycle", BoolStopWatch(mem.req.fire, mem.resp.fire, true))
4426d5ddbceSLemover  XSPerfAccumulate("mem_blocked", mem.req.valid && !mem.req.ready)
443cc5a5f22SLemover
44444b79566SXiaokun-Pei  TimeOutAssert(!idle, timeOutThreshold, "page table walker time out")
445cd365d4cSrvcoresjw
446cd365d4cSrvcoresjw  val perfEvents = Seq(
447935edac4STang Haojin    ("fsm_count         ", io.req.fire                                     ),
44844b79566SXiaokun-Pei    ("fsm_busy          ", !idle                                             ),
44944b79566SXiaokun-Pei    ("fsm_idle          ", idle                                              ),
450cd365d4cSrvcoresjw    ("resp_blocked      ", io.resp.valid && !io.resp.ready                   ),
451935edac4STang Haojin    ("mem_count         ", mem.req.fire                                    ),
452935edac4STang Haojin    ("mem_cycle         ", BoolStopWatch(mem.req.fire, mem.resp.fire, true)),
453cd365d4cSrvcoresjw    ("mem_blocked       ", mem.req.valid && !mem.req.ready                   ),
454cd365d4cSrvcoresjw  )
4551ca0e4f3SYinan Xu  generatePerfEvent()
4566d5ddbceSLemover}
45792e3bfefSLemover
45892e3bfefSLemover/*========================= LLPTW ==============================*/
45992e3bfefSLemover
46092e3bfefSLemover/** LLPTW : Last Level Page Table Walker
46192e3bfefSLemover  * the page walker that only takes 4KB(last level) page walk.
46292e3bfefSLemover  **/
46392e3bfefSLemover
46492e3bfefSLemoverclass LLPTWInBundle(implicit p: Parameters) extends XSBundle with HasPtwConst {
46592e3bfefSLemover  val req_info = Output(new L2TlbInnerBundle())
46697929664SXiaokun-Pei  val ppn = Output(UInt(ptePPNLen.W))
46792e3bfefSLemover}
46892e3bfefSLemover
46992e3bfefSLemoverclass LLPTWIO(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
47092e3bfefSLemover  val in = Flipped(DecoupledIO(new LLPTWInBundle()))
47192e3bfefSLemover  val out = DecoupledIO(new Bundle {
47292e3bfefSLemover    val req_info = Output(new L2TlbInnerBundle())
47392e3bfefSLemover    val id = Output(UInt(bMemID.W))
474d0de7e4aSpeixiaokun    val h_resp = Output(new HptwResp)
4756979864eSXiaokun-Pei    val first_s2xlate_fault = Output(Bool()) // Whether the first stage 2 translation occurs pf/af
47692e3bfefSLemover    val af = Output(Bool())
47792e3bfefSLemover  })
47892e3bfefSLemover  val mem = new Bundle {
47992e3bfefSLemover    val req = DecoupledIO(new L2TlbMemReqBundle())
48092e3bfefSLemover    val resp = Flipped(Valid(new Bundle {
48192e3bfefSLemover      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
482ce5f4200SGuanghui Hu      val value = Output(UInt(blockBits.W))
48392e3bfefSLemover    }))
48492e3bfefSLemover    val enq_ptr = Output(UInt(log2Ceil(l2tlbParams.llptwsize).W))
48592e3bfefSLemover    val buffer_it = Output(Vec(l2tlbParams.llptwsize, Bool()))
48692e3bfefSLemover    val refill = Output(new L2TlbInnerBundle())
48792e3bfefSLemover    val req_mask = Input(Vec(l2tlbParams.llptwsize, Bool()))
48897929664SXiaokun-Pei    val flush_latch = Input(Vec(l2tlbParams.llptwsize, Bool()))
48992e3bfefSLemover  }
4907797f035SbugGenerator  val cache = DecoupledIO(new L2TlbInnerBundle())
49192e3bfefSLemover  val pmp = new Bundle {
49292e3bfefSLemover    val req = Valid(new PMPReqBundle())
49392e3bfefSLemover    val resp = Flipped(new PMPRespBundle())
49492e3bfefSLemover  }
495d0de7e4aSpeixiaokun  val hptw = new Bundle {
496d0de7e4aSpeixiaokun    val req = DecoupledIO(new Bundle{
497eb4bf3f2Speixiaokun      val source = UInt(bSourceWidth.W)
498d0de7e4aSpeixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
49997929664SXiaokun-Pei      val gvpn = UInt(ptePPNLen.W)
500d0de7e4aSpeixiaokun    })
501d0de7e4aSpeixiaokun    val resp = Flipped(Valid(new Bundle {
502d0de7e4aSpeixiaokun      val id = Output(UInt(log2Up(l2tlbParams.llptwsize).W))
503d0de7e4aSpeixiaokun      val h_resp = Output(new HptwResp)
504d0de7e4aSpeixiaokun    }))
505d0de7e4aSpeixiaokun  }
50692e3bfefSLemover}
50792e3bfefSLemover
50892e3bfefSLemoverclass LLPTWEntry(implicit p: Parameters) extends XSBundle with HasPtwConst {
50992e3bfefSLemover  val req_info = new L2TlbInnerBundle()
51097929664SXiaokun-Pei  val ppn = UInt(ptePPNLen.W)
51192e3bfefSLemover  val wait_id = UInt(log2Up(l2tlbParams.llptwsize).W)
51292e3bfefSLemover  val af = Bool()
513dc05c713Speixiaokun  val hptw_resp = new HptwResp()
5146979864eSXiaokun-Pei  val first_s2xlate_fault = Output(Bool())
51592e3bfefSLemover}
51692e3bfefSLemover
51792e3bfefSLemover
51892e3bfefSLemoverclass LLPTW(implicit p: Parameters) extends XSModule with HasPtwConst with HasPerfEvents {
51992e3bfefSLemover  val io = IO(new LLPTWIO())
52082978df9Speixiaokun  val enableS2xlate = io.in.bits.req_info.s2xlate =/= noS2xlate
521d0de7e4aSpeixiaokun  val satp = Mux(enableS2xlate, io.csr.vsatp, io.csr.satp)
522dd286b6aSYanqin Li  val s1Pbmte = Mux(enableS2xlate, io.csr.hPBMTE, io.csr.mPBMTE)
52392e3bfefSLemover
5245c5f442fSXiaokun-Pei  val flush = io.sfence.valid || io.csr.satp.changed || io.csr.vsatp.changed || io.csr.hgatp.changed
52597929664SXiaokun-Pei  val entries = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(0.U.asTypeOf(new LLPTWEntry()))))
526d0de7e4aSpeixiaokun  val state_idle :: state_hptw_req :: state_hptw_resp :: state_addr_check :: state_mem_req :: state_mem_waiting :: state_mem_out :: state_last_hptw_req :: state_last_hptw_resp :: state_cache :: Nil = Enum(10)
52792e3bfefSLemover  val state = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(state_idle)))
5287797f035SbugGenerator
52992e3bfefSLemover  val is_emptys = state.map(_ === state_idle)
53092e3bfefSLemover  val is_mems = state.map(_ === state_mem_req)
53192e3bfefSLemover  val is_waiting = state.map(_ === state_mem_waiting)
53292e3bfefSLemover  val is_having = state.map(_ === state_mem_out)
5337797f035SbugGenerator  val is_cache = state.map(_ === state_cache)
534d0de7e4aSpeixiaokun  val is_hptw_req = state.map(_ === state_hptw_req)
535d0de7e4aSpeixiaokun  val is_last_hptw_req = state.map(_ === state_last_hptw_req)
536b7bdb307Speixiaokun  val is_hptw_resp = state.map(_ === state_hptw_resp)
537b7bdb307Speixiaokun  val is_last_hptw_resp = state.map(_ === state_last_hptw_resp)
53892e3bfefSLemover
539935edac4STang Haojin  val full = !ParallelOR(is_emptys).asBool
54092e3bfefSLemover  val enq_ptr = ParallelPriorityEncoder(is_emptys)
54192e3bfefSLemover
5427797f035SbugGenerator  val mem_ptr = ParallelPriorityEncoder(is_having) // TODO: optimize timing, bad: entries -> ptr -> entry
5437be7e781Speixiaokun  val mem_arb = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
54492e3bfefSLemover  for (i <- 0 until l2tlbParams.llptwsize) {
54592e3bfefSLemover    mem_arb.io.in(i).bits := entries(i)
54692e3bfefSLemover    mem_arb.io.in(i).valid := is_mems(i) && !io.mem.req_mask(i)
54792e3bfefSLemover  }
5482a1f48e7Speixiaokun
5492a1f48e7Speixiaokun  // process hptw requests in serial
5507be7e781Speixiaokun  val hyper_arb1 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
551d0de7e4aSpeixiaokun  for (i <- 0 until l2tlbParams.llptwsize) {
552d0de7e4aSpeixiaokun    hyper_arb1.io.in(i).bits := entries(i)
5532a1f48e7Speixiaokun    hyper_arb1.io.in(i).valid := is_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
554d0de7e4aSpeixiaokun  }
5557be7e781Speixiaokun  val hyper_arb2 = Module(new RRArbiterInit(new LLPTWEntry(), l2tlbParams.llptwsize))
556d0de7e4aSpeixiaokun  for(i <- 0 until l2tlbParams.llptwsize) {
557d0de7e4aSpeixiaokun    hyper_arb2.io.in(i).bits := entries(i)
5582a1f48e7Speixiaokun    hyper_arb2.io.in(i).valid := is_last_hptw_req(i) && !(Cat(is_hptw_resp).orR) && !(Cat(is_last_hptw_resp).orR)
559d0de7e4aSpeixiaokun  }
56092e3bfefSLemover
561f3034303SHaoyuan Feng  val cache_ptr = ParallelMux(is_cache, (0 until l2tlbParams.llptwsize).map(_.U(log2Up(l2tlbParams.llptwsize).W)))
5627797f035SbugGenerator
56392e3bfefSLemover  // duplicate req
56492e3bfefSLemover  // to_wait: wait for the last to access mem, set to mem_resp
56592e3bfefSLemover  // to_cache: the last is back just right now, set to mem_cache
56692e3bfefSLemover  val dup_vec = state.indices.map(i =>
567cca17e78Speixiaokun    dup(io.in.bits.req_info.vpn, entries(i).req_info.vpn) && io.in.bits.req_info.s2xlate === entries(i).req_info.s2xlate
56892e3bfefSLemover  )
569cca17e78Speixiaokun  val dup_req_fire = mem_arb.io.out.fire && dup(io.in.bits.req_info.vpn, mem_arb.io.out.bits.req_info.vpn) && io.in.bits.req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate // dup with the req fire entry
5706979864eSXiaokun-Pei  val dup_vec_wait = dup_vec.zip(is_waiting).map{case (d, w) => d && w} // dup with "mem_waiting" entries, sending mem req already
57192e3bfefSLemover  val dup_vec_having = dup_vec.zipWithIndex.map{case (d, i) => d && is_having(i)} // dup with the "mem_out" entry recv the data just now
572951f37e5Speixiaokun  val dup_vec_last_hptw = dup_vec.zipWithIndex.map{case (d, i) => d && (is_last_hptw_req(i) || is_last_hptw_resp(i))}
57392e3bfefSLemover  val wait_id = Mux(dup_req_fire, mem_arb.io.chosen, ParallelMux(dup_vec_wait zip entries.map(_.wait_id)))
57497929664SXiaokun-Pei  val dup_wait_resp = io.mem.resp.fire && VecInit(dup_vec_wait)(io.mem.resp.bits.id) && !io.mem.flush_latch(io.mem.resp.bits.id) // dup with the entry that data coming next cycle
57592e3bfefSLemover  val to_wait = Cat(dup_vec_wait).orR || dup_req_fire
576c6655c9aSXiaokun-Pei  val to_mem_out = dup_wait_resp && ((entries(io.mem.resp.bits.id).req_info.s2xlate === noS2xlate) || (entries(io.mem.resp.bits.id).req_info.s2xlate === onlyStage1))
577951f37e5Speixiaokun  val to_cache = Cat(dup_vec_having).orR || Cat(dup_vec_last_hptw).orR
5786b742a19SXiaokun-Pei  val to_hptw_req = io.in.bits.req_info.s2xlate === allStage
5796b742a19SXiaokun-Pei  val to_last_hptw_req = dup_wait_resp && entries(io.mem.resp.bits.id).req_info.s2xlate === allStage
5809467c5f4Speixiaokun  val last_hptw_req_id = io.mem.resp.bits.id
5814c0e0181SXiaokun-Pei  val req_paddr = MakeAddr(io.in.bits.ppn(ppnLen-1, 0), getVpnn(io.in.bits.req_info.vpn, 0))
5829467c5f4Speixiaokun  val req_hpaddr = MakeAddr(entries(last_hptw_req_id).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(io.in.bits.req_info.vpn, 0))
5839467c5f4Speixiaokun  val index =  Mux(entries(last_hptw_req_id).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
5844c0e0181SXiaokun-Pei  val last_hptw_req_ppn = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))(index).getPPN()
5857797f035SbugGenerator  XSError(RegNext(dup_req_fire && Cat(dup_vec_wait).orR, init = false.B), "mem req but some entries already waiting, should not happed")
58692e3bfefSLemover
587935edac4STang Haojin  XSError(io.in.fire && ((to_mem_out && to_cache) || (to_wait && to_cache)), "llptw enq, to cache conflict with to mem")
58892e3bfefSLemover  val mem_resp_hit = RegInit(VecInit(Seq.fill(l2tlbParams.llptwsize)(false.B)))
5897274ec5cSpeixiaokun  val enq_state_normal = MuxCase(state_addr_check, Seq(
5907274ec5cSpeixiaokun    to_mem_out -> state_mem_out, // same to the blew, but the mem resp now
591871d1438Speixiaokun    to_last_hptw_req -> state_last_hptw_req,
5927274ec5cSpeixiaokun    to_wait -> state_mem_waiting,
5937274ec5cSpeixiaokun    to_cache -> state_cache,
594871d1438Speixiaokun    to_hptw_req -> state_hptw_req
5957274ec5cSpeixiaokun  ))
5967797f035SbugGenerator  val enq_state = Mux(from_pre(io.in.bits.req_info.source) && enq_state_normal =/= state_addr_check, state_idle, enq_state_normal)
597935edac4STang Haojin  when (io.in.fire) {
59892e3bfefSLemover    // if prefetch req does not need mem access, just give it up.
59992e3bfefSLemover    // so there will be at most 1 + FilterSize entries that needs re-access page cache
60092e3bfefSLemover    // so 2 + FilterSize is enough to avoid dead-lock
6017797f035SbugGenerator    state(enq_ptr) := enq_state
60292e3bfefSLemover    entries(enq_ptr).req_info := io.in.bits.req_info
6039467c5f4Speixiaokun    entries(enq_ptr).ppn := Mux(to_last_hptw_req, last_hptw_req_ppn, io.in.bits.ppn)
60492e3bfefSLemover    entries(enq_ptr).wait_id := Mux(to_wait, wait_id, enq_ptr)
60592e3bfefSLemover    entries(enq_ptr).af := false.B
6062a1f48e7Speixiaokun    entries(enq_ptr).hptw_resp := Mux(to_last_hptw_req, entries(last_hptw_req_id).hptw_resp, Mux(to_wait, entries(wait_id).hptw_resp, entries(enq_ptr).hptw_resp))
6076979864eSXiaokun-Pei    entries(enq_ptr).first_s2xlate_fault := false.B
6087299828dSXiaokun-Pei    mem_resp_hit(enq_ptr) := to_mem_out || to_last_hptw_req
60992e3bfefSLemover  }
6107797f035SbugGenerator
6117797f035SbugGenerator  val enq_ptr_reg = RegNext(enq_ptr)
6125adc4829SYanqin Li  val need_addr_check = GatedValidRegNext(enq_state === state_addr_check && io.in.fire && !flush)
6137274ec5cSpeixiaokun
6140214776eSpeixiaokun  val hasHptwResp = ParallelOR(state.map(_ === state_hptw_resp)).asBool
6157274ec5cSpeixiaokun  val hptw_resp_ptr_reg = RegNext(io.hptw.resp.bits.id)
616a664078aSpeixiaokun  val hptw_need_addr_check = RegNext(hasHptwResp && io.hptw.resp.fire && !flush) && state(hptw_resp_ptr_reg) === state_addr_check
617d0de7e4aSpeixiaokun
618ce5f4200SGuanghui Hu  val ptes = io.mem.resp.bits.value.asTypeOf(Vec(blockBits / XLEN, new PteBundle()))
6193211121aSXiaokun-Pei  val gpaddr = MakeGPAddr(entries(hptw_resp_ptr_reg).ppn, getVpnn(entries(hptw_resp_ptr_reg).req_info.vpn, 0))
62082e4705bSpeixiaokun  val hptw_resp = entries(hptw_resp_ptr_reg).hptw_resp
621cda84113Speixiaokun  val hpaddr = Cat(hptw_resp.genPPNS2(get_pn(gpaddr)), get_off(gpaddr))
6224c0e0181SXiaokun-Pei  val addr = RegEnable(MakeAddr(io.in.bits.ppn(ppnLen - 1, 0), getVpnn(io.in.bits.req_info.vpn, 0)), io.in.fire)
6237274ec5cSpeixiaokun  io.pmp.req.valid := need_addr_check || hptw_need_addr_check
62482e4705bSpeixiaokun  io.pmp.req.bits.addr := Mux(hptw_need_addr_check, hpaddr, addr)
6257797f035SbugGenerator  io.pmp.req.bits.cmd := TlbCmd.read
6267797f035SbugGenerator  io.pmp.req.bits.size := 3.U // TODO: fix it
6277797f035SbugGenerator  val pmp_resp_valid = io.pmp.req.valid // same cycle
6287797f035SbugGenerator  when (pmp_resp_valid) {
6297797f035SbugGenerator    // NOTE: when pmp resp but state is not addr check, then the entry is dup with other entry, the state was changed before
6307797f035SbugGenerator    //       when dup with the req-ing entry, set to mem_waiting (above codes), and the ld must be false, so dontcare
6317274ec5cSpeixiaokun    val ptr = Mux(hptw_need_addr_check, hptw_resp_ptr_reg, enq_ptr_reg);
6327797f035SbugGenerator    val accessFault = io.pmp.resp.ld || io.pmp.resp.mmio
6337274ec5cSpeixiaokun    entries(ptr).af := accessFault
6347274ec5cSpeixiaokun    state(ptr) := Mux(accessFault, state_mem_out, state_mem_req)
6357797f035SbugGenerator  }
6367797f035SbugGenerator
637935edac4STang Haojin  when (mem_arb.io.out.fire) {
63892e3bfefSLemover    for (i <- state.indices) {
639ec78ed87Speixiaokun      when (state(i) =/= state_idle && state(i) =/= state_mem_out && state(i) =/= state_last_hptw_req && state(i) =/= state_last_hptw_resp
640ec78ed87Speixiaokun      && entries(i).req_info.s2xlate === mem_arb.io.out.bits.req_info.s2xlate
641ec78ed87Speixiaokun      && dup(entries(i).req_info.vpn, mem_arb.io.out.bits.req_info.vpn)) {
64292e3bfefSLemover        // NOTE: "dup enq set state to mem_wait" -> "sending req set other dup entries to mem_wait"
64392e3bfefSLemover        state(i) := state_mem_waiting
6442a1f48e7Speixiaokun        entries(i).hptw_resp := entries(mem_arb.io.chosen).hptw_resp
64592e3bfefSLemover        entries(i).wait_id := mem_arb.io.chosen
64692e3bfefSLemover      }
64792e3bfefSLemover    }
64892e3bfefSLemover  }
649935edac4STang Haojin  when (io.mem.resp.fire) {
65092e3bfefSLemover    state.indices.map{i =>
65192e3bfefSLemover      when (state(i) === state_mem_waiting && io.mem.resp.bits.id === entries(i).wait_id) {
6524358f287Speixiaokun        val req_paddr = MakeAddr(entries(i).ppn, getVpnn(entries(i).req_info.vpn, 0))
6534358f287Speixiaokun        val req_hpaddr = MakeAddr(entries(i).hptw_resp.genPPNS2(get_pn(req_paddr)), getVpnn(entries(i).req_info.vpn, 0))
6544358f287Speixiaokun        val index =  Mux(entries(i).req_info.s2xlate === allStage, req_hpaddr, req_paddr)(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
655dd286b6aSYanqin Li        state(i) := Mux(entries(i).req_info.s2xlate === allStage && !(ptes(index).isPf(0.U, s1Pbmte) || !ptes(index).isLeaf() || ptes(index).isAf() || ptes(index).isStage1Gpf(io.csr.vsatp.mode))
65697929664SXiaokun-Pei                , state_last_hptw_req, state_mem_out)
657cf41a6eeSpeixiaokun        mem_resp_hit(i) := true.B
6584c0e0181SXiaokun-Pei        entries(i).ppn := ptes(index).getPPN() // for last stage 2 translation
6596962b4ffSHaoyuan Feng        entries(i).hptw_resp.gpf := Mux(entries(i).req_info.s2xlate === allStage, ptes(index).isStage1Gpf(io.csr.vsatp.mode), false.B)
660ad0d9d89Speixiaokun      }
661ad0d9d89Speixiaokun    }
662ad0d9d89Speixiaokun  }
663ad0d9d89Speixiaokun
6643222d00fSpeixiaokun  when (hyper_arb1.io.out.fire) {
665d0de7e4aSpeixiaokun    for (i <- state.indices) {
6666b742a19SXiaokun-Pei      when (state(i) === state_hptw_req && entries(i).ppn === hyper_arb1.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb1.io.chosen === i.U) {
667d0de7e4aSpeixiaokun        state(i) := state_hptw_resp
668d0de7e4aSpeixiaokun        entries(i).wait_id := hyper_arb1.io.chosen
669d0de7e4aSpeixiaokun      }
670d0de7e4aSpeixiaokun    }
671d0de7e4aSpeixiaokun  }
672d0de7e4aSpeixiaokun
6733222d00fSpeixiaokun  when (hyper_arb2.io.out.fire) {
674d0de7e4aSpeixiaokun    for (i <- state.indices) {
6756b742a19SXiaokun-Pei      when (state(i) === state_last_hptw_req && entries(i).ppn === hyper_arb2.io.out.bits.ppn && entries(i).req_info.s2xlate === allStage && hyper_arb2.io.chosen === i.U) {
676d0de7e4aSpeixiaokun        state(i) := state_last_hptw_resp
677d0de7e4aSpeixiaokun        entries(i).wait_id := hyper_arb2.io.chosen
678d0de7e4aSpeixiaokun      }
679d0de7e4aSpeixiaokun    }
680d0de7e4aSpeixiaokun  }
681d0de7e4aSpeixiaokun
6823222d00fSpeixiaokun  when (io.hptw.resp.fire) {
683d0de7e4aSpeixiaokun    for (i <- state.indices) {
6842a1f48e7Speixiaokun      when (state(i) === state_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
685903ff891SXiaokun-Pei        val check_g_perm_fail = !io.hptw.resp.bits.h_resp.gaf && (!io.hptw.resp.bits.h_resp.entry.perm.get.r && !(io.csr.priv.mxr && io.hptw.resp.bits.h_resp.entry.perm.get.x))
686fffcb38cSXiaokun-Pei        when (check_g_perm_fail || io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf) {
68769f13e85SXiaokun-Pei          state(i) := state_mem_out
68869f13e85SXiaokun-Pei          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
689fffcb38cSXiaokun-Pei          entries(i).hptw_resp.gpf := io.hptw.resp.bits.h_resp.gpf || check_g_perm_fail
6906979864eSXiaokun-Pei          entries(i).first_s2xlate_fault := io.hptw.resp.bits.h_resp.gaf || io.hptw.resp.bits.h_resp.gpf
69169f13e85SXiaokun-Pei        }.otherwise{ // change the entry that is waiting hptw resp
692ec78ed87Speixiaokun          val need_to_waiting_vec = state.indices.map(i => state(i) === state_mem_waiting && dup(entries(i).req_info.vpn, entries(io.hptw.resp.bits.id).req_info.vpn))
6937f96e195Speixiaokun          val waiting_index = ParallelMux(need_to_waiting_vec zip entries.map(_.wait_id))
6947f96e195Speixiaokun          state(i) := Mux(Cat(need_to_waiting_vec).orR, state_mem_waiting, state_addr_check)
695dc05c713Speixiaokun          entries(i).hptw_resp := io.hptw.resp.bits.h_resp
6967f96e195Speixiaokun          entries(i).wait_id := Mux(Cat(need_to_waiting_vec).orR, waiting_index, entries(i).wait_id)
6972a1f48e7Speixiaokun          //To do: change the entry that is having the same hptw req
698d0de7e4aSpeixiaokun        }
69969f13e85SXiaokun-Pei      }
7002a1f48e7Speixiaokun      when (state(i) === state_last_hptw_resp && io.hptw.resp.bits.id === entries(i).wait_id && io.hptw.resp.bits.h_resp.entry.tag === entries(i).ppn) {
701d0de7e4aSpeixiaokun        state(i) := state_mem_out
702dc05c713Speixiaokun        entries(i).hptw_resp := io.hptw.resp.bits.h_resp
7032a1f48e7Speixiaokun        //To do: change the entry that is having the same hptw req
704d0de7e4aSpeixiaokun      }
705d0de7e4aSpeixiaokun    }
706d0de7e4aSpeixiaokun  }
707935edac4STang Haojin  when (io.out.fire) {
70892e3bfefSLemover    assert(state(mem_ptr) === state_mem_out)
70992e3bfefSLemover    state(mem_ptr) := state_idle
71092e3bfefSLemover  }
71192e3bfefSLemover  mem_resp_hit.map(a => when (a) { a := false.B } )
71292e3bfefSLemover
7137797f035SbugGenerator  when (io.cache.fire) {
7147797f035SbugGenerator    state(cache_ptr) := state_idle
71592e3bfefSLemover  }
7167797f035SbugGenerator  XSError(io.out.fire && io.cache.fire && (mem_ptr === cache_ptr), "mem resp and cache fire at the same time at same entry")
71792e3bfefSLemover
71892e3bfefSLemover  when (flush) {
71992e3bfefSLemover    state.map(_ := state_idle)
72092e3bfefSLemover  }
72192e3bfefSLemover
72292e3bfefSLemover  io.in.ready := !full
72392e3bfefSLemover
724935edac4STang Haojin  io.out.valid := ParallelOR(is_having).asBool
72592e3bfefSLemover  io.out.bits.req_info := entries(mem_ptr).req_info
72692e3bfefSLemover  io.out.bits.id := mem_ptr
72792e3bfefSLemover  io.out.bits.af := entries(mem_ptr).af
728dc05c713Speixiaokun  io.out.bits.h_resp := entries(mem_ptr).hptw_resp
7296979864eSXiaokun-Pei  io.out.bits.first_s2xlate_fault := entries(mem_ptr).first_s2xlate_fault
730d0de7e4aSpeixiaokun
73183d93d53Speixiaokun  val hptw_req_arb = Module(new Arbiter(new Bundle{
73283d93d53Speixiaokun      val source = UInt(bSourceWidth.W)
73383d93d53Speixiaokun      val id = UInt(log2Up(l2tlbParams.llptwsize).W)
73497929664SXiaokun-Pei      val ppn = UInt(ptePPNLen.W)
73583d93d53Speixiaokun    } , 2))
73683d93d53Speixiaokun  // first stage 2 translation
73783d93d53Speixiaokun  hptw_req_arb.io.in(0).valid := hyper_arb1.io.out.valid
73883d93d53Speixiaokun  hptw_req_arb.io.in(0).bits.source := hyper_arb1.io.out.bits.req_info.source
73983d93d53Speixiaokun  hptw_req_arb.io.in(0).bits.ppn := hyper_arb1.io.out.bits.ppn
74083d93d53Speixiaokun  hptw_req_arb.io.in(0).bits.id := hyper_arb1.io.chosen
7412a1f48e7Speixiaokun  hyper_arb1.io.out.ready := hptw_req_arb.io.in(0).ready
74283d93d53Speixiaokun  // last stage 2 translation
74383d93d53Speixiaokun  hptw_req_arb.io.in(1).valid := hyper_arb2.io.out.valid
74483d93d53Speixiaokun  hptw_req_arb.io.in(1).bits.source := hyper_arb2.io.out.bits.req_info.source
74583d93d53Speixiaokun  hptw_req_arb.io.in(1).bits.ppn := hyper_arb2.io.out.bits.ppn
74683d93d53Speixiaokun  hptw_req_arb.io.in(1).bits.id := hyper_arb2.io.chosen
7472a1f48e7Speixiaokun  hyper_arb2.io.out.ready := hptw_req_arb.io.in(1).ready
74883d93d53Speixiaokun  hptw_req_arb.io.out.ready := io.hptw.req.ready
7492a1f48e7Speixiaokun  io.hptw.req.valid := hptw_req_arb.io.out.fire && !flush
75083d93d53Speixiaokun  io.hptw.req.bits.gvpn := hptw_req_arb.io.out.bits.ppn
75183d93d53Speixiaokun  io.hptw.req.bits.id := hptw_req_arb.io.out.bits.id
75283d93d53Speixiaokun  io.hptw.req.bits.source := hptw_req_arb.io.out.bits.source
75392e3bfefSLemover
75492e3bfefSLemover  io.mem.req.valid := mem_arb.io.out.valid && !flush
755dc05c713Speixiaokun  val mem_paddr = MakeAddr(mem_arb.io.out.bits.ppn, getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
756cda84113Speixiaokun  val mem_hpaddr = MakeAddr(mem_arb.io.out.bits.hptw_resp.genPPNS2(get_pn(mem_paddr)), getVpnn(mem_arb.io.out.bits.req_info.vpn, 0))
7576b742a19SXiaokun-Pei  io.mem.req.bits.addr := Mux(mem_arb.io.out.bits.req_info.s2xlate === allStage, mem_hpaddr, mem_paddr)
75892e3bfefSLemover  io.mem.req.bits.id := mem_arb.io.chosen
75983d93d53Speixiaokun  io.mem.req.bits.hptw_bypassed := false.B
76092e3bfefSLemover  mem_arb.io.out.ready := io.mem.req.ready
761933ec998Speixiaokun  val mem_refill_id = RegNext(io.mem.resp.bits.id(log2Up(l2tlbParams.llptwsize)-1, 0))
762933ec998Speixiaokun  io.mem.refill := entries(mem_refill_id).req_info
7634ed5afbdSXiaokun-Pei  io.mem.refill.s2xlate := entries(mem_refill_id).req_info.s2xlate
76492e3bfefSLemover  io.mem.buffer_it := mem_resp_hit
76592e3bfefSLemover  io.mem.enq_ptr := enq_ptr
76692e3bfefSLemover
7677797f035SbugGenerator  io.cache.valid := Cat(is_cache).orR
7687797f035SbugGenerator  io.cache.bits := ParallelMux(is_cache, entries.map(_.req_info))
7697797f035SbugGenerator
770935edac4STang Haojin  XSPerfAccumulate("llptw_in_count", io.in.fire)
77192e3bfefSLemover  XSPerfAccumulate("llptw_in_block", io.in.valid && !io.in.ready)
77292e3bfefSLemover  for (i <- 0 until 7) {
773935edac4STang Haojin    XSPerfAccumulate(s"enq_state${i}", io.in.fire && enq_state === i.U)
77492e3bfefSLemover  }
77592e3bfefSLemover  for (i <- 0 until (l2tlbParams.llptwsize + 1)) {
77692e3bfefSLemover    XSPerfAccumulate(s"util${i}", PopCount(is_emptys.map(!_)) === i.U)
77792e3bfefSLemover    XSPerfAccumulate(s"mem_util${i}", PopCount(is_mems) === i.U)
77892e3bfefSLemover    XSPerfAccumulate(s"waiting_util${i}", PopCount(is_waiting) === i.U)
77992e3bfefSLemover  }
780935edac4STang Haojin  XSPerfAccumulate("mem_count", io.mem.req.fire)
78192e3bfefSLemover  XSPerfAccumulate("mem_cycle", PopCount(is_waiting) =/= 0.U)
78292e3bfefSLemover  XSPerfAccumulate("blocked_in", io.in.valid && !io.in.ready)
78392e3bfefSLemover
78492e3bfefSLemover  for (i <- 0 until l2tlbParams.llptwsize) {
78592e3bfefSLemover    TimeOutAssert(state(i) =/= state_idle, timeOutThreshold, s"missqueue time out no out ${i}")
78692e3bfefSLemover  }
78792e3bfefSLemover
78892e3bfefSLemover  val perfEvents = Seq(
789935edac4STang Haojin    ("tlbllptw_incount           ", io.in.fire               ),
79092e3bfefSLemover    ("tlbllptw_inblock           ", io.in.valid && !io.in.ready),
791935edac4STang Haojin    ("tlbllptw_memcount          ", io.mem.req.fire          ),
79292e3bfefSLemover    ("tlbllptw_memcycle          ", PopCount(is_waiting)       ),
79392e3bfefSLemover  )
79492e3bfefSLemover  generatePerfEvent()
79592e3bfefSLemover}
796d0de7e4aSpeixiaokun
797d0de7e4aSpeixiaokun/*========================= HPTW ==============================*/
798d0de7e4aSpeixiaokun
799d0de7e4aSpeixiaokun/** HPTW : Hypervisor Page Table Walker
800d0de7e4aSpeixiaokun  * the page walker take the virtual machine's page walk.
801d0de7e4aSpeixiaokun  * guest physical address translation, guest physical address -> host physical address
802d0de7e4aSpeixiaokun  **/
803d0de7e4aSpeixiaokunclass HPTWIO()(implicit p: Parameters) extends MMUIOBaseBundle with HasPtwConst {
804d0de7e4aSpeixiaokun  val req = Flipped(DecoupledIO(new Bundle {
805eb4bf3f2Speixiaokun    val source = UInt(bSourceWidth.W)
806d0de7e4aSpeixiaokun    val id = UInt(log2Up(l2tlbParams.llptwsize).W)
80797929664SXiaokun-Pei    val gvpn = UInt(gvpnLen.W)
8086315ba2aSpeixiaokun    val ppn = UInt(ppnLen.W)
8093ea4388cSHaoyuan Feng    val l3Hit = if (EnableSv48) Some(new Bool()) else None
810d0de7e4aSpeixiaokun    val l2Hit = Bool()
8113ea4388cSHaoyuan Feng    val l1Hit = Bool()
81283d93d53Speixiaokun    val bypassed = Bool() // if bypass, don't refill
813d0de7e4aSpeixiaokun  }))
814c2b430edSpeixiaokun  val resp = DecoupledIO(new Bundle {
815eb4bf3f2Speixiaokun    val source = UInt(bSourceWidth.W)
816d0de7e4aSpeixiaokun    val resp = Output(new HptwResp())
817d0de7e4aSpeixiaokun    val id = Output(UInt(bMemID.W))
818d0de7e4aSpeixiaokun  })
819d0de7e4aSpeixiaokun
820d0de7e4aSpeixiaokun  val mem = new Bundle {
821d0de7e4aSpeixiaokun    val req = DecoupledIO(new L2TlbMemReqBundle())
822d0de7e4aSpeixiaokun    val resp = Flipped(ValidIO(UInt(XLEN.W)))
823d0de7e4aSpeixiaokun    val mask = Input(Bool())
824d0de7e4aSpeixiaokun  }
825d0de7e4aSpeixiaokun  val refill = Output(new Bundle {
826d0de7e4aSpeixiaokun    val req_info = new L2TlbInnerBundle()
8273ea4388cSHaoyuan Feng    val level = UInt(log2Up(Level + 1).W)
828d0de7e4aSpeixiaokun  })
829d0de7e4aSpeixiaokun  val pmp = new Bundle {
830d0de7e4aSpeixiaokun    val req = ValidIO(new PMPReqBundle())
831d0de7e4aSpeixiaokun    val resp = Flipped(new PMPRespBundle())
832d0de7e4aSpeixiaokun  }
833d0de7e4aSpeixiaokun}
834d0de7e4aSpeixiaokun
835d0de7e4aSpeixiaokunclass HPTW()(implicit p: Parameters) extends XSModule with HasPtwConst {
836d0de7e4aSpeixiaokun  val io = IO(new HPTWIO)
837d0de7e4aSpeixiaokun  val hgatp = io.csr.hgatp
838dd286b6aSYanqin Li  val mpbmte = io.csr.mPBMTE
839d0de7e4aSpeixiaokun  val sfence = io.sfence
8401ae5db63SXiaokun-Pei  val flush = sfence.valid || hgatp.changed || io.csr.satp.changed || io.csr.vsatp.changed
8413ea4388cSHaoyuan Feng  val mode = hgatp.mode
842d0de7e4aSpeixiaokun
8433ea4388cSHaoyuan Feng  val level = RegInit(3.U(log2Up(Level + 1).W))
844c1a1e232SHaoyuan Feng  val af_level = RegInit(3.U(log2Up(Level + 1).W)) // access fault return this level
845d0de7e4aSpeixiaokun  val gpaddr = Reg(UInt(GPAddrBits.W))
8464c4af37cSpeixiaokun  val req_ppn = Reg(UInt(ppnLen.W))
847d0de7e4aSpeixiaokun  val vpn = gpaddr(GPAddrBits-1, offLen)
8483ea4388cSHaoyuan Feng  val levelNext = level - 1.U
8493ea4388cSHaoyuan Feng  val l3Hit = Reg(Bool())
850d0de7e4aSpeixiaokun  val l2Hit = Reg(Bool())
8513ea4388cSHaoyuan Feng  val l1Hit = Reg(Bool())
85283d93d53Speixiaokun  val bypassed = Reg(Bool())
853d0de7e4aSpeixiaokun//  val pte = io.mem.resp.bits.MergeRespToPte()
854d0de7e4aSpeixiaokun  val pte = io.mem.resp.bits.asTypeOf(new PteBundle().cloneType)
8553ea4388cSHaoyuan Feng  val ppn_l3 = Mux(l3Hit, req_ppn, pte.ppn)
8564c4af37cSpeixiaokun  val ppn_l2 = Mux(l2Hit, req_ppn, pte.ppn)
8573ea4388cSHaoyuan Feng  val ppn_l1 = Mux(l1Hit, req_ppn, pte.ppn)
8583ea4388cSHaoyuan Feng  val ppn = Wire(UInt(PAddrBits.W))
8593ea4388cSHaoyuan Feng  val p_pte = MakeAddr(ppn, getVpnn(vpn, level))
8603ea4388cSHaoyuan Feng  val pg_base = Wire(UInt(PAddrBits.W))
8613ea4388cSHaoyuan Feng  val mem_addr = Wire(UInt(PAddrBits.W))
8623ea4388cSHaoyuan Feng  if (EnableSv48) {
8633ea4388cSHaoyuan Feng    when (mode === Sv48) {
864c1a1e232SHaoyuan Feng      ppn := Mux(af_level === 2.U, ppn_l3, Mux(af_level === 1.U, ppn_l2, ppn_l1)) // for l2, l1 and l3
8653ea4388cSHaoyuan Feng      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 3.U, mode = Sv48)) // for l3
866c1a1e232SHaoyuan Feng      mem_addr := Mux(af_level === 3.U, pg_base, p_pte)
8673ea4388cSHaoyuan Feng    } .otherwise {
868c1a1e232SHaoyuan Feng      ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
8693ea4388cSHaoyuan Feng      pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
870c1a1e232SHaoyuan Feng      mem_addr := Mux(af_level === 2.U, pg_base, p_pte)
8713ea4388cSHaoyuan Feng    }
8723ea4388cSHaoyuan Feng  } else {
873c1a1e232SHaoyuan Feng    ppn := Mux(af_level === 1.U, ppn_l2, ppn_l1) //for l1 and l2
8743ea4388cSHaoyuan Feng    pg_base := MakeGPAddr(hgatp.ppn, getGVpnn(vpn, 2.U, mode = Sv39))
875c1a1e232SHaoyuan Feng    mem_addr := Mux(af_level === 2.U, pg_base, p_pte)
8763ea4388cSHaoyuan Feng  }
877d0de7e4aSpeixiaokun
878d0de7e4aSpeixiaokun  //s/w register
879d0de7e4aSpeixiaokun  val s_pmp_check = RegInit(true.B)
880d0de7e4aSpeixiaokun  val s_mem_req = RegInit(true.B)
881d0de7e4aSpeixiaokun  val w_mem_resp = RegInit(true.B)
882d0de7e4aSpeixiaokun  val idle = RegInit(true.B)
88303c1129fSpeixiaokun  val mem_addr_update = RegInit(false.B)
884d0de7e4aSpeixiaokun  val finish = WireInit(false.B)
885d0de7e4aSpeixiaokun
886d0de7e4aSpeixiaokun  val sent_to_pmp = !idle && (!s_pmp_check || mem_addr_update) && !finish
887dd286b6aSYanqin Li  val pageFault = pte.isGpf(level, mpbmte) || (!pte.isLeaf() && level === 0.U)
888d0de7e4aSpeixiaokun  val accessFault = RegEnable(io.pmp.resp.ld || io.pmp.resp.mmio, sent_to_pmp)
889d0de7e4aSpeixiaokun
890d0de7e4aSpeixiaokun  val ppn_af = pte.isAf()
891d0de7e4aSpeixiaokun  val find_pte = pte.isLeaf() || ppn_af || pageFault
892d0de7e4aSpeixiaokun
893d0de7e4aSpeixiaokun  val resp_valid = !idle && mem_addr_update && ((w_mem_resp && find_pte) || (s_pmp_check && accessFault))
894d0de7e4aSpeixiaokun  val id = Reg(UInt(log2Up(l2tlbParams.llptwsize).W))
8953222d00fSpeixiaokun  val source = RegEnable(io.req.bits.source, io.req.fire)
896eb4bf3f2Speixiaokun
897d0de7e4aSpeixiaokun  io.req.ready := idle
898eb4bf3f2Speixiaokun  val resp = Wire(new HptwResp())
8996962b4ffSHaoyuan Feng  // accessFault > pageFault > ppn_af
9006962b4ffSHaoyuan Feng  resp.apply(
9016962b4ffSHaoyuan Feng    gpf = pageFault && !accessFault,
9026962b4ffSHaoyuan Feng    gaf = accessFault || (ppn_af && !pageFault),
9036962b4ffSHaoyuan Feng    level = Mux(accessFault, af_level, level),
9046962b4ffSHaoyuan Feng    pte = pte,
9056962b4ffSHaoyuan Feng    vpn = vpn,
9066962b4ffSHaoyuan Feng    vmid = hgatp.vmid
9076962b4ffSHaoyuan Feng  )
908d0de7e4aSpeixiaokun  io.resp.valid := resp_valid
909d0de7e4aSpeixiaokun  io.resp.bits.id := id
910d0de7e4aSpeixiaokun  io.resp.bits.resp := resp
911eb4bf3f2Speixiaokun  io.resp.bits.source := source
912d0de7e4aSpeixiaokun
913d0de7e4aSpeixiaokun  io.pmp.req.valid := DontCare
914d0de7e4aSpeixiaokun  io.pmp.req.bits.addr := mem_addr
915d0de7e4aSpeixiaokun  io.pmp.req.bits.size := 3.U
916d0de7e4aSpeixiaokun  io.pmp.req.bits.cmd := TlbCmd.read
917d0de7e4aSpeixiaokun
918d0de7e4aSpeixiaokun  io.mem.req.valid := !s_mem_req && !io.mem.mask && !accessFault && s_pmp_check
919d0de7e4aSpeixiaokun  io.mem.req.bits.addr := mem_addr
920d0de7e4aSpeixiaokun  io.mem.req.bits.id := HptwReqId.U(bMemID.W)
92183d93d53Speixiaokun  io.mem.req.bits.hptw_bypassed := bypassed
922d0de7e4aSpeixiaokun
92382978df9Speixiaokun  io.refill.req_info.vpn := vpn
924d0de7e4aSpeixiaokun  io.refill.level := level
925eb4bf3f2Speixiaokun  io.refill.req_info.source := source
926eb4bf3f2Speixiaokun  io.refill.req_info.s2xlate := onlyStage2
927d0de7e4aSpeixiaokun  when (idle){
9283222d00fSpeixiaokun    when(io.req.fire){
92983d93d53Speixiaokun      bypassed := io.req.bits.bypassed
930d0de7e4aSpeixiaokun      idle := false.B
931d0de7e4aSpeixiaokun      gpaddr := Cat(io.req.bits.gvpn, 0.U(offLen.W))
932d0de7e4aSpeixiaokun      accessFault := false.B
933d0de7e4aSpeixiaokun      s_pmp_check := false.B
934d0de7e4aSpeixiaokun      id := io.req.bits.id
9354c4af37cSpeixiaokun      req_ppn := io.req.bits.ppn
9363ea4388cSHaoyuan Feng      if (EnableSv48) {
9373ea4388cSHaoyuan Feng        when (mode === Sv48) {
9383ea4388cSHaoyuan Feng          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U)))
939c1a1e232SHaoyuan Feng          af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, Mux(io.req.bits.l3Hit.get, 2.U, 3.U)))
9403ea4388cSHaoyuan Feng          l3Hit := io.req.bits.l3Hit.get
9413ea4388cSHaoyuan Feng        } .otherwise {
9423ea4388cSHaoyuan Feng          level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
943c1a1e232SHaoyuan Feng          af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
9443ea4388cSHaoyuan Feng          l3Hit := false.B
9453ea4388cSHaoyuan Feng        }
9463ea4388cSHaoyuan Feng      } else {
9473ea4388cSHaoyuan Feng        level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
948c1a1e232SHaoyuan Feng        af_level := Mux(io.req.bits.l1Hit, 0.U, Mux(io.req.bits.l2Hit, 1.U, 2.U))
9493ea4388cSHaoyuan Feng        l3Hit := false.B
9503ea4388cSHaoyuan Feng      }
951d0de7e4aSpeixiaokun      l2Hit := io.req.bits.l2Hit
9523ea4388cSHaoyuan Feng      l1Hit := io.req.bits.l1Hit
953d0de7e4aSpeixiaokun    }
954d0de7e4aSpeixiaokun  }
955d0de7e4aSpeixiaokun
956d0de7e4aSpeixiaokun  when(sent_to_pmp && !mem_addr_update){
957d0de7e4aSpeixiaokun    s_mem_req := false.B
958d0de7e4aSpeixiaokun    s_pmp_check := true.B
959d0de7e4aSpeixiaokun  }
960d0de7e4aSpeixiaokun
961d0de7e4aSpeixiaokun  when(accessFault && !idle){
962d0de7e4aSpeixiaokun    s_pmp_check := true.B
963d0de7e4aSpeixiaokun    s_mem_req := true.B
964d0de7e4aSpeixiaokun    w_mem_resp := true.B
965d0de7e4aSpeixiaokun    mem_addr_update := true.B
966d0de7e4aSpeixiaokun  }
967d0de7e4aSpeixiaokun
9683222d00fSpeixiaokun  when(io.mem.req.fire){
969d0de7e4aSpeixiaokun    s_mem_req := true.B
970d0de7e4aSpeixiaokun    w_mem_resp := false.B
971d0de7e4aSpeixiaokun  }
972d0de7e4aSpeixiaokun
9733222d00fSpeixiaokun  when(io.mem.resp.fire && !w_mem_resp){
974d0de7e4aSpeixiaokun    w_mem_resp := true.B
975c1a1e232SHaoyuan Feng    af_level := af_level - 1.U
976d0de7e4aSpeixiaokun    mem_addr_update := true.B
977d0de7e4aSpeixiaokun  }
978d0de7e4aSpeixiaokun
979d0de7e4aSpeixiaokun  when(mem_addr_update){
980d0de7e4aSpeixiaokun    when(!(find_pte || accessFault)){
981d0de7e4aSpeixiaokun      level := levelNext
982d0de7e4aSpeixiaokun      s_mem_req := false.B
983d0de7e4aSpeixiaokun      mem_addr_update := false.B
984d0de7e4aSpeixiaokun    }.elsewhen(resp_valid){
9853222d00fSpeixiaokun      when(io.resp.fire){
986d0de7e4aSpeixiaokun        idle := true.B
987d0de7e4aSpeixiaokun        mem_addr_update := false.B
988d0de7e4aSpeixiaokun        accessFault := false.B
989d0de7e4aSpeixiaokun      }
990d0de7e4aSpeixiaokun      finish := true.B
991d0de7e4aSpeixiaokun    }
992d0de7e4aSpeixiaokun  }
9935961467fSXiaokun-Pei   when (flush) {
9945961467fSXiaokun-Pei    idle := true.B
9955961467fSXiaokun-Pei    s_pmp_check := true.B
9965961467fSXiaokun-Pei    s_mem_req := true.B
9975961467fSXiaokun-Pei    w_mem_resp := true.B
9985961467fSXiaokun-Pei    accessFault := false.B
9995961467fSXiaokun-Pei    mem_addr_update := false.B
10005961467fSXiaokun-Pei  }
1001d0de7e4aSpeixiaokun}
1002