xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/MMUBundle.scala (revision b52348ae0426bffb9826f33c51928739b9d7f47e)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache.mmu
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import xiangshan._
23import utils._
24import utility._
25import xiangshan.backend.rob.RobPtr
26import xiangshan.backend.fu.util.HasCSRConst
27import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
28import freechips.rocketchip.tilelink._
29import xiangshan.backend.fu.{PMPReqBundle, PMPConfig}
30import xiangshan.backend.fu.PMPBundle
31
32
33abstract class TlbBundle(implicit p: Parameters) extends XSBundle with HasTlbConst
34abstract class TlbModule(implicit p: Parameters) extends XSModule with HasTlbConst
35
36class VaBundle(implicit p: Parameters) extends TlbBundle {
37  val vpn  = UInt(vpnLen.W)
38  val off  = UInt(offLen.W)
39}
40
41class PtePermBundle(implicit p: Parameters) extends TlbBundle {
42  val d = Bool()
43  val a = Bool()
44  val g = Bool()
45  val u = Bool()
46  val x = Bool()
47  val w = Bool()
48  val r = Bool()
49
50  override def toPrintable: Printable = {
51    p"d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r}"// +
52    //(if(hasV) (p"v:${v}") else p"")
53  }
54}
55
56class TlbPMBundle(implicit p: Parameters) extends TlbBundle {
57  val r = Bool()
58  val w = Bool()
59  val x = Bool()
60  val c = Bool()
61  val atomic = Bool()
62
63  def assign_ap(pm: PMPConfig) = {
64    r := pm.r
65    w := pm.w
66    x := pm.x
67    c := pm.c
68    atomic := pm.atomic
69  }
70}
71
72class TlbPermBundle(implicit p: Parameters) extends TlbBundle {
73  val pf = Bool() // NOTE: if this is true, just raise pf
74  val af = Bool() // NOTE: if this is true, just raise af
75  // pagetable perm (software defined)
76  val d = Bool()
77  val a = Bool()
78  val g = Bool()
79  val u = Bool()
80  val x = Bool()
81  val w = Bool()
82  val r = Bool()
83
84  val pm = new TlbPMBundle
85
86  def apply(item: PtwResp, pm: PMPConfig) = {
87    val ptePerm = item.entry.perm.get.asTypeOf(new PtePermBundle().cloneType)
88    this.pf := item.pf
89    this.af := item.af
90    this.d := ptePerm.d
91    this.a := ptePerm.a
92    this.g := ptePerm.g
93    this.u := ptePerm.u
94    this.x := ptePerm.x
95    this.w := ptePerm.w
96    this.r := ptePerm.r
97
98    this.pm.assign_ap(pm)
99    this
100  }
101  override def toPrintable: Printable = {
102    p"pf:${pf} af:${af} d:${d} a:${a} g:${g} u:${u} x:${x} w:${w} r:${r} " +
103    p"pm:${pm}"
104  }
105}
106
107// multi-read && single-write
108// input is data, output is hot-code(not one-hot)
109class CAMTemplate[T <: Data](val gen: T, val set: Int, val readWidth: Int)(implicit p: Parameters) extends TlbModule {
110  val io = IO(new Bundle {
111    val r = new Bundle {
112      val req = Input(Vec(readWidth, gen))
113      val resp = Output(Vec(readWidth, Vec(set, Bool())))
114    }
115    val w = Input(new Bundle {
116      val valid = Bool()
117      val bits = new Bundle {
118        val index = UInt(log2Up(set).W)
119        val data = gen
120      }
121    })
122  })
123
124  val wordType = UInt(gen.getWidth.W)
125  val array = Reg(Vec(set, wordType))
126
127  io.r.resp.zipWithIndex.map{ case (a,i) =>
128    a := array.map(io.r.req(i).asUInt === _)
129  }
130
131  when (io.w.valid) {
132    array(io.w.bits.index) := io.w.bits.data.asUInt
133  }
134}
135
136class TlbEntry(pageNormal: Boolean, pageSuper: Boolean)(implicit p: Parameters) extends TlbBundle {
137  require(pageNormal || pageSuper)
138
139  val tag = if (!pageNormal) UInt((vpnLen - vpnnLen).W)
140            else UInt(vpnLen.W)
141  val asid = UInt(asidLen.W)
142  val level = if (!pageNormal) Some(UInt(1.W))
143              else if (!pageSuper) None
144              else Some(UInt(2.W))
145  val ppn = if (!pageNormal) UInt((ppnLen - vpnnLen).W)
146            else UInt(ppnLen.W)
147  val perm = new TlbPermBundle
148
149  /** level usage:
150   *  !PageSuper: page is only normal, level is None, match all the tag
151   *  !PageNormal: page is only super, level is a Bool(), match high 9*2 parts
152   *  bits0  0: need mid 9bits
153   *         1: no need mid 9bits
154   *  PageSuper && PageNormal: page hold all the three type,
155   *  bits0  0: need low 9bits
156   *  bits1  0: need mid 9bits
157   */
158
159  def hit(vpn: UInt, asid: UInt, nSets: Int = 1, ignoreAsid: Boolean = false): Bool = {
160    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
161
162    // NOTE: for timing, dont care low set index bits at hit check
163    //       do not need store the low bits actually
164    if (!pageSuper) asid_hit && drop_set_equal(vpn, tag, nSets)
165    else if (!pageNormal) {
166      val tag_match_hi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*3-1, vpnnLen*2)
167      val tag_match_mi = tag(vpnnLen-1, 0) === vpn(vpnnLen*2-1, vpnnLen)
168      val tag_match = tag_match_hi && (level.get.asBool() || tag_match_mi)
169      asid_hit && tag_match
170    }
171    else {
172      val tmp_level = level.get
173      val tag_match_hi = tag(vpnnLen*3-1, vpnnLen*2) === vpn(vpnnLen*3-1, vpnnLen*2)
174      val tag_match_mi = tag(vpnnLen*2-1, vpnnLen) === vpn(vpnnLen*2-1, vpnnLen)
175      val tag_match_lo = tag(vpnnLen-1, 0) === vpn(vpnnLen-1, 0) // if pageNormal is false, this will always be false
176      val tag_match = tag_match_hi && (tmp_level(1) || tag_match_mi) && (tmp_level(0) || tag_match_lo)
177      asid_hit && tag_match
178    }
179  }
180
181  def apply(item: PtwResp, asid: UInt, pm: PMPConfig): TlbEntry = {
182    this.tag := {if (pageNormal) item.entry.tag else item.entry.tag(vpnLen-1, vpnnLen)}
183    this.asid := asid
184    val inner_level = item.entry.level.getOrElse(0.U)
185    this.level.map(_ := { if (pageNormal && pageSuper) MuxLookup(inner_level, 0.U, Seq(
186                                                        0.U -> 3.U,
187                                                        1.U -> 1.U,
188                                                        2.U -> 0.U ))
189                          else if (pageSuper) ~inner_level(0)
190                          else 0.U })
191    this.ppn := { if (!pageNormal) item.entry.ppn(ppnLen-1, vpnnLen)
192                  else item.entry.ppn }
193    this.perm.apply(item, pm)
194    this
195  }
196
197  // 4KB is normal entry, 2MB/1GB is considered as super entry
198  def is_normalentry(): Bool = {
199    if (!pageSuper) { true.B }
200    else if (!pageNormal) { false.B }
201    else { level.get === 0.U }
202  }
203
204  def genPPN(saveLevel: Boolean = false, valid: Bool = false.B)(vpn: UInt) : UInt = {
205    val inner_level = level.getOrElse(0.U)
206    val ppn_res = if (!pageSuper) ppn
207      else if (!pageNormal) Cat(ppn(ppnLen-vpnnLen-1, vpnnLen),
208        Mux(inner_level(0), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen-1,0)),
209        vpn(vpnnLen-1, 0))
210      else Cat(ppn(ppnLen-1, vpnnLen*2),
211        Mux(inner_level(1), vpn(vpnnLen*2-1, vpnnLen), ppn(vpnnLen*2-1, vpnnLen)),
212        Mux(inner_level(0), vpn(vpnnLen-1, 0), ppn(vpnnLen-1, 0)))
213
214    if (saveLevel) Cat(ppn(ppn.getWidth-1, vpnnLen*2), RegEnable(ppn_res(vpnnLen*2-1, 0), valid))
215    else ppn_res
216  }
217
218  override def toPrintable: Printable = {
219    val inner_level = level.getOrElse(2.U)
220    p"asid: ${asid} level:${inner_level} vpn:${Hexadecimal(tag)} ppn:${Hexadecimal(ppn)} perm:${perm}"
221  }
222
223}
224
225object TlbCmd {
226  def read  = "b00".U
227  def write = "b01".U
228  def exec  = "b10".U
229
230  def atom_read  = "b100".U // lr
231  def atom_write = "b101".U // sc / amo
232
233  def apply() = UInt(3.W)
234  def isRead(a: UInt) = a(1,0)===read
235  def isWrite(a: UInt) = a(1,0)===write
236  def isExec(a: UInt) = a(1,0)===exec
237
238  def isAtom(a: UInt) = a(2)
239  def isAmo(a: UInt) = a===atom_write // NOTE: sc mixed
240}
241
242class TlbStorageIO(nSets: Int, nWays: Int, ports: Int, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
243  val r = new Bundle {
244    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
245      val vpn = Output(UInt(vpnLen.W))
246    })))
247    val resp = Vec(ports, ValidIO(new Bundle{
248      val hit = Output(Bool())
249      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
250      val perm = Vec(nDups, Output(new TlbPermBundle()))
251    }))
252  }
253  val w = Flipped(ValidIO(new Bundle {
254    val wayIdx = Output(UInt(log2Up(nWays).W))
255    val data = Output(new PtwResp)
256    val data_replenish = Output(new PMPConfig)
257  }))
258  val victim = new Bundle {
259    val out = ValidIO(Output(new Bundle {
260      val entry = new TlbEntry(pageNormal = true, pageSuper = false)
261    }))
262    val in = Flipped(ValidIO(Output(new Bundle {
263      val entry = new TlbEntry(pageNormal = true, pageSuper = false)
264    })))
265  }
266  val access = Vec(ports, new ReplaceAccessBundle(nSets, nWays))
267
268  def r_req_apply(valid: Bool, vpn: UInt, i: Int): Unit = {
269    this.r.req(i).valid := valid
270    this.r.req(i).bits.vpn := vpn
271  }
272
273  def r_resp_apply(i: Int) = {
274    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm)
275  }
276
277  def w_apply(valid: Bool, wayIdx: UInt, data: PtwResp, data_replenish: PMPConfig): Unit = {
278    this.w.valid := valid
279    this.w.bits.wayIdx := wayIdx
280    this.w.bits.data := data
281    this.w.bits.data_replenish := data_replenish
282  }
283
284}
285
286class TlbStorageWrapperIO(ports: Int, q: TLBParameters, nDups: Int = 1)(implicit p: Parameters) extends MMUIOBaseBundle {
287  val r = new Bundle {
288    val req = Vec(ports, Flipped(DecoupledIO(new Bundle {
289      val vpn = Output(UInt(vpnLen.W))
290    })))
291    val resp = Vec(ports, ValidIO(new Bundle{
292      val hit = Output(Bool())
293      val ppn = Vec(nDups, Output(UInt(ppnLen.W)))
294      val perm = Vec(nDups, Output(new TlbPermBundle()))
295      // below are dirty code for timing optimization
296      val super_hit = Output(Bool())
297      val super_ppn = Output(UInt(ppnLen.W))
298      val spm = Output(new TlbPMBundle)
299    }))
300  }
301  val w = Flipped(ValidIO(new Bundle {
302    val data = Output(new PtwResp)
303    val data_replenish = Output(new PMPConfig)
304  }))
305  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(ports, q)) else null
306
307  def r_req_apply(valid: Bool, vpn: UInt, i: Int): Unit = {
308    this.r.req(i).valid := valid
309    this.r.req(i).bits.vpn := vpn
310  }
311
312  def r_resp_apply(i: Int) = {
313    (this.r.resp(i).bits.hit, this.r.resp(i).bits.ppn, this.r.resp(i).bits.perm,
314    this.r.resp(i).bits.super_hit, this.r.resp(i).bits.super_ppn, this.r.resp(i).bits.spm)
315  }
316
317  def w_apply(valid: Bool, data: PtwResp, data_replenish: PMPConfig): Unit = {
318    this.w.valid := valid
319    this.w.bits.data := data
320    this.w.bits.data_replenish := data_replenish
321  }
322}
323
324class ReplaceAccessBundle(nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
325  val sets = Output(UInt(log2Up(nSets).W))
326  val touch_ways = ValidIO(Output(UInt(log2Up(nWays).W)))
327
328}
329
330class ReplaceIO(Width: Int, nSets: Int, nWays: Int)(implicit p: Parameters) extends TlbBundle {
331  val access = Vec(Width, Flipped(new ReplaceAccessBundle(nSets, nWays)))
332
333  val refillIdx = Output(UInt(log2Up(nWays).W))
334  val chosen_set = Flipped(Output(UInt(log2Up(nSets).W)))
335
336  def apply_sep(in: Seq[ReplaceIO], vpn: UInt): Unit = {
337    for ((ac_rep, ac_tlb) <- access.zip(in.map(a => a.access.map(b => b)).flatten)) {
338      ac_rep := ac_tlb
339    }
340    this.chosen_set := get_set_idx(vpn, nSets)
341    in.map(a => a.refillIdx := this.refillIdx)
342  }
343}
344
345class TlbReplaceIO(Width: Int, q: TLBParameters)(implicit p: Parameters) extends
346  TlbBundle {
347  val normalPage = new ReplaceIO(Width, q.normalNSets, q.normalNWays)
348  val superPage = new ReplaceIO(Width, q.superNSets, q.superNWays)
349
350  def apply_sep(in: Seq[TlbReplaceIO], vpn: UInt) = {
351    this.normalPage.apply_sep(in.map(_.normalPage), vpn)
352    this.superPage.apply_sep(in.map(_.superPage), vpn)
353  }
354
355}
356
357class TlbReq(implicit p: Parameters) extends TlbBundle {
358  val vaddr = Output(UInt(VAddrBits.W))
359  val cmd = Output(TlbCmd())
360  val size = Output(UInt(log2Ceil(log2Ceil(XLEN/8)+1).W))
361  val kill = Output(Bool()) // Use for blocked tlb that need sync with other module like icache
362  // do not translate, but still do pmp/pma check
363  val no_translate = Output(Bool())
364  val debug = new Bundle {
365    val pc = Output(UInt(XLEN.W))
366    val robIdx = Output(new RobPtr)
367    val isFirstIssue = Output(Bool())
368  }
369
370  // Maybe Block req needs a kill: for itlb, itlb and icache may not sync, itlb should wait icache to go ahead
371  override def toPrintable: Printable = {
372    p"vaddr:0x${Hexadecimal(vaddr)} cmd:${cmd} kill:${kill} pc:0x${Hexadecimal(debug.pc)} robIdx:${debug.robIdx}"
373  }
374}
375
376class TlbExceptionBundle(implicit p: Parameters) extends TlbBundle {
377  val ld = Output(Bool())
378  val st = Output(Bool())
379  val instr = Output(Bool())
380}
381
382class TlbResp(nDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
383  val paddr = Vec(nDups, Output(UInt(PAddrBits.W)))
384  val miss = Output(Bool())
385  val fast_miss = Output(Bool()) // without sram part for timing optimization
386  val excp = Vec(nDups, new Bundle {
387    val pf = new TlbExceptionBundle()
388    val af = new TlbExceptionBundle()
389  })
390  val static_pm = Output(Valid(Bool())) // valid for static, bits for mmio result from normal entries
391  val ptwBack = Output(Bool()) // when ptw back, wake up replay rs's state
392
393  override def toPrintable: Printable = {
394    p"paddr:0x${Hexadecimal(paddr(0))} miss:${miss} excp.pf: ld:${excp(0).pf.ld} st:${excp(0).pf.st} instr:${excp(0).pf.instr} ptwBack:${ptwBack}"
395  }
396}
397
398class TlbRequestIO(nRespDups: Int = 1)(implicit p: Parameters) extends TlbBundle {
399  val req = DecoupledIO(new TlbReq)
400  val req_kill = Output(Bool())
401  val resp = Flipped(DecoupledIO(new TlbResp(nRespDups)))
402}
403
404class TlbPtwIO(Width: Int = 1)(implicit p: Parameters) extends TlbBundle {
405  val req = Vec(Width, DecoupledIO(new PtwReq))
406  val resp = Flipped(DecoupledIO(new PtwResp))
407
408
409  override def toPrintable: Printable = {
410    p"req(0):${req(0).valid} ${req(0).ready} ${req(0).bits} | resp:${resp.valid} ${resp.ready} ${resp.bits}"
411  }
412}
413
414class MMUIOBaseBundle(implicit p: Parameters) extends TlbBundle {
415  val sfence = Input(new SfenceBundle)
416  val csr = Input(new TlbCsrBundle)
417
418  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle): Unit = {
419    this.sfence <> sfence
420    this.csr <> csr
421  }
422
423  // overwrite satp. write satp will cause flushpipe but csr.priv won't
424  // satp will be dealyed several cycles from writing, but csr.priv won't
425  // so inside mmu, these two signals should be divided
426  def base_connect(sfence: SfenceBundle, csr: TlbCsrBundle, satp: TlbSatpBundle) = {
427    this.sfence <> sfence
428    this.csr <> csr
429    this.csr.satp := satp
430  }
431}
432
433class TlbIO(Width: Int, nRespDups: Int = 1, q: TLBParameters)(implicit p: Parameters) extends
434  MMUIOBaseBundle {
435  val requestor = Vec(Width, Flipped(new TlbRequestIO(nRespDups)))
436  val flushPipe = Vec(Width, Input(Bool()))
437  val ptw = new TlbPtwIO(Width)
438  val ptw_replenish = Input(new PMPConfig())
439  val replace = if (q.outReplace) Flipped(new TlbReplaceIO(Width, q)) else null
440  val pmp = Vec(Width, ValidIO(new PMPReqBundle()))
441
442}
443
444class VectorTlbPtwIO(Width: Int)(implicit p: Parameters) extends TlbBundle {
445  val req = Vec(Width, DecoupledIO(new PtwReq))
446  val resp = Flipped(DecoupledIO(new Bundle {
447    val data = new PtwResp
448    val vector = Output(Vec(Width, Bool()))
449  }))
450
451  def connect(normal: TlbPtwIO): Unit = {
452    req <> normal.req
453    resp.ready := normal.resp.ready
454    normal.resp.bits := resp.bits.data
455    normal.resp.valid := resp.valid
456  }
457}
458
459/****************************  L2TLB  *************************************/
460abstract class PtwBundle(implicit p: Parameters) extends XSBundle with HasPtwConst
461abstract class PtwModule(outer: L2TLB) extends LazyModuleImp(outer)
462  with HasXSParameter with HasPtwConst
463
464class PteBundle(implicit p: Parameters) extends PtwBundle{
465  val reserved  = UInt(pteResLen.W)
466  val ppn_high = UInt(ppnHignLen.W)
467  val ppn  = UInt(ppnLen.W)
468  val rsw  = UInt(2.W)
469  val perm = new Bundle {
470    val d    = Bool()
471    val a    = Bool()
472    val g    = Bool()
473    val u    = Bool()
474    val x    = Bool()
475    val w    = Bool()
476    val r    = Bool()
477    val v    = Bool()
478  }
479
480  def unaligned(level: UInt) = {
481    isLeaf() && !(level === 2.U ||
482                  level === 1.U && ppn(vpnnLen-1,   0) === 0.U ||
483                  level === 0.U && ppn(vpnnLen*2-1, 0) === 0.U)
484  }
485
486  def isPf(level: UInt) = {
487    !perm.v || (!perm.r && perm.w) || unaligned(level)
488  }
489
490  // paddr of Xiangshan is 36 bits but ppn of sv39 is 44 bits
491  // access fault will be raised when ppn >> ppnLen is not zero
492  def isAf() = {
493    !(ppn_high === 0.U)
494  }
495
496  def isLeaf() = {
497    perm.r || perm.x || perm.w
498  }
499
500  def getPerm() = {
501    val pm = Wire(new PtePermBundle)
502    pm.d := perm.d
503    pm.a := perm.a
504    pm.g := perm.g
505    pm.u := perm.u
506    pm.x := perm.x
507    pm.w := perm.w
508    pm.r := perm.r
509    pm
510  }
511
512  override def toPrintable: Printable = {
513    p"ppn:0x${Hexadecimal(ppn)} perm:b${Binary(perm.asUInt)}"
514  }
515}
516
517class PtwEntry(tagLen: Int, hasPerm: Boolean = false, hasLevel: Boolean = false)(implicit p: Parameters) extends PtwBundle {
518  val tag = UInt(tagLen.W)
519  val asid = UInt(asidLen.W)
520  val ppn = UInt(ppnLen.W)
521  val perm = if (hasPerm) Some(new PtePermBundle) else None
522  val level = if (hasLevel) Some(UInt(log2Up(Level).W)) else None
523  val prefetch = Bool()
524  val v = Bool()
525
526  def is_normalentry(): Bool = {
527    if (!hasLevel) true.B
528    else level.get === 2.U
529  }
530
531  def genPPN(vpn: UInt): UInt = {
532    if (!hasLevel) ppn
533    else MuxLookup(level.get, 0.U, Seq(
534          0.U -> Cat(ppn(ppn.getWidth-1, vpnnLen*2), vpn(vpnnLen*2-1, 0)),
535          1.U -> Cat(ppn(ppn.getWidth-1, vpnnLen), vpn(vpnnLen-1, 0)),
536          2.U -> ppn)
537    )
538  }
539
540  def hit(vpn: UInt, asid: UInt, allType: Boolean = false, ignoreAsid: Boolean = false) = {
541    require(vpn.getWidth == vpnLen)
542//    require(this.asid.getWidth <= asid.getWidth)
543    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
544    if (allType) {
545      require(hasLevel)
546      val hit0 = tag(tagLen - 1,    vpnnLen*2) === vpn(tagLen - 1, vpnnLen*2)
547      val hit1 = tag(vpnnLen*2 - 1, vpnnLen)   === vpn(vpnnLen*2 - 1,  vpnnLen)
548      val hit2 = tag(vpnnLen - 1,     0)         === vpn(vpnnLen - 1, 0)
549
550      asid_hit && Mux(level.getOrElse(0.U) === 2.U, hit2 && hit1 && hit0, Mux(level.getOrElse(0.U) === 1.U, hit1 && hit0, hit0))
551    } else if (hasLevel) {
552      val hit0 = tag(tagLen - 1, tagLen - vpnnLen) === vpn(vpnLen - 1, vpnLen - vpnnLen)
553      val hit1 = tag(tagLen - vpnnLen - 1, tagLen - vpnnLen * 2) === vpn(vpnLen - vpnnLen - 1, vpnLen - vpnnLen * 2)
554
555      asid_hit && Mux(level.getOrElse(0.U) === 0.U, hit0, hit0 && hit1)
556    } else {
557      asid_hit && tag === vpn(vpnLen - 1, vpnLen - tagLen)
558    }
559  }
560
561  def refill(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) {
562    require(this.asid.getWidth <= asid.getWidth) // maybe equal is better, but ugly outside
563
564    tag := vpn(vpnLen - 1, vpnLen - tagLen)
565    ppn := pte.asTypeOf(new PteBundle().cloneType).ppn
566    perm.map(_ := pte.asTypeOf(new PteBundle().cloneType).perm)
567    this.asid := asid
568    this.prefetch := prefetch
569    this.v := valid
570    this.level.map(_ := level)
571  }
572
573  def genPtwEntry(vpn: UInt, asid: UInt, pte: UInt, level: UInt = 0.U, prefetch: Bool, valid: Bool = false.B) = {
574    val e = Wire(new PtwEntry(tagLen, hasPerm, hasLevel))
575    e.refill(vpn, asid, pte, level, prefetch, valid)
576    e
577  }
578
579
580
581  override def toPrintable: Printable = {
582    // p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} perm:${perm}"
583    p"tag:0x${Hexadecimal(tag)} ppn:0x${Hexadecimal(ppn)} " +
584      (if (hasPerm) p"perm:${perm.getOrElse(0.U.asTypeOf(new PtePermBundle))} " else p"") +
585      (if (hasLevel) p"level:${level.getOrElse(0.U)}" else p"") +
586      p"prefetch:${prefetch}"
587  }
588}
589
590class PtwEntries(num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle {
591  require(log2Up(num)==log2Down(num))
592  // NOTE: hasPerm means that is leaf or not.
593
594  val tag  = UInt(tagLen.W)
595  val asid = UInt(asidLen.W)
596  val ppns = Vec(num, UInt(ppnLen.W))
597  val vs   = Vec(num, Bool())
598  val perms = if (hasPerm) Some(Vec(num, new PtePermBundle)) else None
599  val prefetch = Bool()
600  // println(s"PtwEntries: tag:1*${tagLen} ppns:${num}*${ppnLen} vs:${num}*1")
601  // NOTE: vs is used for different usage:
602  // for l3, which store the leaf(leaves), vs is page fault or not.
603  // for l2, which shoule not store leaf, vs is valid or not, that will anticipate in hit check
604  // Because, l2 should not store leaf(no perm), it doesn't store perm.
605  // If l2 hit a leaf, the perm is still unavailble. Should still page walk. Complex but nothing helpful.
606  // TODO: divide vs into validVec and pfVec
607  // for l2: may valid but pf, so no need for page walk, return random pte with pf.
608
609  def tagClip(vpn: UInt) = {
610    require(vpn.getWidth == vpnLen)
611    vpn(vpnLen - 1, vpnLen - tagLen)
612  }
613
614  def sectorIdxClip(vpn: UInt, level: Int) = {
615    getVpnClip(vpn, level)(log2Up(num) - 1, 0)
616  }
617
618  def hit(vpn: UInt, asid: UInt, ignoreAsid: Boolean = false) = {
619    val asid_hit = if (ignoreAsid) true.B else (this.asid === asid)
620    asid_hit && tag === tagClip(vpn) && (if (hasPerm) true.B else vs(sectorIdxClip(vpn, level)))
621  }
622
623  def genEntries(vpn: UInt, asid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = {
624    require((data.getWidth / XLEN) == num,
625      s"input data length must be multiple of pte length: data.length:${data.getWidth} num:${num}")
626
627    val ps = Wire(new PtwEntries(num, tagLen, level, hasPerm))
628    ps.tag := tagClip(vpn)
629    ps.asid := asid
630    ps.prefetch := prefetch
631    for (i <- 0 until num) {
632      val pte = data((i+1)*XLEN-1, i*XLEN).asTypeOf(new PteBundle)
633      ps.ppns(i) := pte.ppn
634      ps.vs(i)   := !pte.isPf(levelUInt) && (if (hasPerm) pte.isLeaf() else !pte.isLeaf())
635      ps.perms.map(_(i) := pte.perm)
636    }
637    ps
638  }
639
640  override def toPrintable: Printable = {
641    // require(num == 4, "if num is not 4, please comment this toPrintable")
642    // NOTE: if num is not 4, please comment this toPrintable
643    val permsInner = perms.getOrElse(0.U.asTypeOf(Vec(num, new PtePermBundle)))
644    p"asid: ${Hexadecimal(asid)} tag:0x${Hexadecimal(tag)} ppns:${printVec(ppns)} vs:${Binary(vs.asUInt)} " +
645      (if (hasPerm) p"perms:${printVec(permsInner)}" else p"")
646  }
647}
648
649class PTWEntriesWithEcc(eccCode: Code, num: Int, tagLen: Int, level: Int, hasPerm: Boolean)(implicit p: Parameters) extends PtwBundle {
650  val entries = new PtwEntries(num, tagLen, level, hasPerm)
651
652  val ecc_block = XLEN
653  val ecc_info = get_ecc_info()
654  val ecc = UInt(ecc_info._1.W)
655
656  def get_ecc_info(): (Int, Int, Int, Int) = {
657    val eccBits_per = eccCode.width(ecc_block) - ecc_block
658
659    val data_length = entries.getWidth
660    val data_align_num = data_length / ecc_block
661    val data_not_align = (data_length % ecc_block) != 0 // ugly code
662    val data_unalign_length = data_length - data_align_num * ecc_block
663    val eccBits_unalign = eccCode.width(data_unalign_length) - data_unalign_length
664
665    val eccBits = eccBits_per * data_align_num + eccBits_unalign
666    (eccBits, eccBits_per, data_align_num, data_unalign_length)
667  }
668
669  def encode() = {
670    val data = entries.asUInt()
671    val ecc_slices = Wire(Vec(ecc_info._3, UInt(ecc_info._2.W)))
672    for (i <- 0 until ecc_info._3) {
673      ecc_slices(i) := eccCode.encode(data((i+1)*ecc_block-1, i*ecc_block)) >> ecc_block
674    }
675    if (ecc_info._4 != 0) {
676      val ecc_unaligned = eccCode.encode(data(data.getWidth-1, ecc_info._3*ecc_block)) >> ecc_info._4
677      ecc := Cat(ecc_unaligned, ecc_slices.asUInt())
678    } else { ecc := ecc_slices.asUInt() }
679  }
680
681  def decode(): Bool = {
682    val data = entries.asUInt()
683    val res = Wire(Vec(ecc_info._3 + 1, Bool()))
684    for (i <- 0 until ecc_info._3) {
685      res(i) := {if (ecc_info._2 != 0) eccCode.decode(Cat(ecc((i+1)*ecc_info._2-1, i*ecc_info._2), data((i+1)*ecc_block-1, i*ecc_block))).error else false.B}
686    }
687    if (ecc_info._2 != 0 && ecc_info._4 != 0) {
688      res(ecc_info._3) := eccCode.decode(
689        Cat(ecc(ecc_info._1-1, ecc_info._2*ecc_info._3), data(data.getWidth-1, ecc_info._3*ecc_block))).error
690    } else { res(ecc_info._3) := false.B }
691
692    Cat(res).orR
693  }
694
695  def gen(vpn: UInt, asid: UInt, data: UInt, levelUInt: UInt, prefetch: Bool) = {
696    this.entries := entries.genEntries(vpn, asid, data, levelUInt, prefetch)
697    this.encode()
698  }
699}
700
701class PtwReq(implicit p: Parameters) extends PtwBundle {
702  val vpn = UInt(vpnLen.W)
703
704  override def toPrintable: Printable = {
705    p"vpn:0x${Hexadecimal(vpn)}"
706  }
707}
708
709class PtwResp(implicit p: Parameters) extends PtwBundle {
710  val entry = new PtwEntry(tagLen = vpnLen, hasPerm = true, hasLevel = true)
711  val pf = Bool()
712  val af = Bool()
713
714  def apply(pf: Bool, af: Bool, level: UInt, pte: PteBundle, vpn: UInt, asid: UInt) = {
715    this.entry.level.map(_ := level)
716    this.entry.tag := vpn
717    this.entry.perm.map(_ := pte.getPerm())
718    this.entry.ppn := pte.ppn
719    this.entry.prefetch := DontCare
720    this.entry.asid := asid
721    this.entry.v := !pf
722    this.pf := pf
723    this.af := af
724  }
725
726  override def toPrintable: Printable = {
727    p"entry:${entry} pf:${pf} af:${af}"
728  }
729}
730
731class L2TLBIO(implicit p: Parameters) extends PtwBundle {
732  val tlb = Vec(PtwWidth, Flipped(new TlbPtwIO))
733  val sfence = Input(new SfenceBundle)
734  val csr = new Bundle {
735    val tlb = Input(new TlbCsrBundle)
736    val distribute_csr = Flipped(new DistributedCSRIO)
737  }
738}
739
740class L2TlbMemReqBundle(implicit p: Parameters) extends PtwBundle {
741  val addr = UInt(PAddrBits.W)
742  val id = UInt(bMemID.W)
743}
744
745class L2TlbInnerBundle(implicit p: Parameters) extends PtwReq {
746  val source = UInt(bSourceWidth.W)
747}
748
749
750object ValidHoldBypass{
751  def apply(infire: Bool, outfire: Bool, flush: Bool = false.B) = {
752    val valid = RegInit(false.B)
753    when (infire) { valid := true.B }
754    when (outfire) { valid := false.B } // ATTENTION: order different with ValidHold
755    when (flush) { valid := false.B } // NOTE: the flush will flush in & out, is that ok?
756    valid || infire
757  }
758}
759
760class L1TlbDB(implicit p: Parameters) extends TlbBundle {
761  val vpn = UInt(vpnLen.W)
762}
763
764class PageCacheDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
765  val vpn = UInt(vpnLen.W)
766  val source = UInt(bSourceWidth.W)
767  val bypassed = Bool()
768  val is_first = Bool()
769  val prefetched = Bool()
770  val prefetch = Bool()
771  val l2Hit = Bool()
772  val l1Hit = Bool()
773  val hit = Bool()
774}
775
776class PTWDB(implicit p: Parameters) extends TlbBundle with HasPtwConst {
777  val vpn = UInt(vpnLen.W)
778  val source = UInt(bSourceWidth.W)
779}
780
781class L2TlbPrefetchDB(implicit p: Parameters) extends TlbBundle {
782  val vpn = UInt(vpnLen.W)
783}
784
785class L2TlbMissQueueDB(implicit p: Parameters) extends TlbBundle {
786  val vpn = UInt(vpnLen.W)
787}
788