xref: /XiangShan/src/main/scala/xiangshan/cache/mmu/L2TLB.scala (revision dd286b6a134c75ca43719e9ff417414add45c29f)
192e3bfefSLemover/***************************************************************************************
292e3bfefSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
392e3bfefSLemover* Copyright (c) 2020-2021 Peng Cheng Laboratory
492e3bfefSLemover*
592e3bfefSLemover* XiangShan is licensed under Mulan PSL v2.
692e3bfefSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
792e3bfefSLemover* You may obtain a copy of Mulan PSL v2 at:
892e3bfefSLemover*          http://license.coscl.org.cn/MulanPSL2
992e3bfefSLemover*
1092e3bfefSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
1192e3bfefSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
1292e3bfefSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
1392e3bfefSLemover*
1492e3bfefSLemover* See the Mulan PSL v2 for more details.
1592e3bfefSLemover***************************************************************************************/
1692e3bfefSLemover
1792e3bfefSLemoverpackage xiangshan.cache.mmu
1892e3bfefSLemover
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
2092e3bfefSLemoverimport chisel3._
2192e3bfefSLemoverimport chisel3.experimental.ExtModule
2292e3bfefSLemoverimport chisel3.util._
2392e3bfefSLemoverimport xiangshan._
2492e3bfefSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants}
2592e3bfefSLemoverimport utils._
263c02ee8fSwakafaimport utility._
2792e3bfefSLemoverimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp}
2892e3bfefSLemoverimport freechips.rocketchip.tilelink._
2992e3bfefSLemoverimport xiangshan.backend.fu.{PMP, PMPChecker, PMPReqBundle, PMPRespBundle}
3092e3bfefSLemoverimport xiangshan.backend.fu.util.HasCSRConst
319c26bab7SHaoyuan Fengimport difftest._
3292e3bfefSLemover
3392e3bfefSLemoverclass L2TLB()(implicit p: Parameters) extends LazyModule with HasPtwConst {
3495e60e55STang Haojin  override def shouldBeInlined: Boolean = false
3592e3bfefSLemover
3692e3bfefSLemover  val node = TLClientNode(Seq(TLMasterPortParameters.v1(
3792e3bfefSLemover    clients = Seq(TLMasterParameters.v1(
3892e3bfefSLemover      "ptw",
3992e3bfefSLemover      sourceId = IdRange(0, MemReqWidth)
40d2b20d1aSTang Haojin    )),
41d2b20d1aSTang Haojin    requestFields = Seq(ReqSourceField())
4292e3bfefSLemover  )))
4392e3bfefSLemover
4492e3bfefSLemover  lazy val module = new L2TLBImp(this)
4592e3bfefSLemover}
4692e3bfefSLemover
4792e3bfefSLemoverclass L2TLBImp(outer: L2TLB)(implicit p: Parameters) extends PtwModule(outer) with HasCSRConst with HasPerfEvents {
4892e3bfefSLemover
4992e3bfefSLemover  val (mem, edge) = outer.node.out.head
5092e3bfefSLemover
5192e3bfefSLemover  val io = IO(new L2TLBIO)
5292e3bfefSLemover  val difftestIO = IO(new Bundle() {
5392e3bfefSLemover    val ptwResp = Output(Bool())
5492e3bfefSLemover    val ptwAddr = Output(UInt(64.W))
5592e3bfefSLemover    val ptwData = Output(Vec(4, UInt(64.W)))
5692e3bfefSLemover  })
5792e3bfefSLemover
5892e3bfefSLemover  /* Ptw processes multiple requests
5992e3bfefSLemover   * Divide Ptw procedure into two stages: cache access ; mem access if cache miss
6092e3bfefSLemover   *           miss queue itlb       dtlb
6192e3bfefSLemover   *               |       |         |
6292e3bfefSLemover   *               ------arbiter------
6392e3bfefSLemover   *                            |
6492e3bfefSLemover   *                    l1 - l2 - l3 - sp
6592e3bfefSLemover   *                            |
6692e3bfefSLemover   *          -------------------------------------------
6792e3bfefSLemover   *    miss  |  queue                                  | hit
6892e3bfefSLemover   *    [][][][][][]                                    |
6992e3bfefSLemover   *          |                                         |
7092e3bfefSLemover   *    state machine accessing mem                     |
7192e3bfefSLemover   *          |                                         |
7292e3bfefSLemover   *          ---------------arbiter---------------------
7392e3bfefSLemover   *                 |                    |
7492e3bfefSLemover   *                itlb                 dtlb
7592e3bfefSLemover   */
7692e3bfefSLemover
7792e3bfefSLemover  difftestIO <> DontCare
7892e3bfefSLemover
797797f035SbugGenerator  val sfence_tmp = DelayN(io.sfence, 1)
807797f035SbugGenerator  val csr_tmp    = DelayN(io.csr.tlb, 1)
81d0de7e4aSpeixiaokun  val sfence_dup = Seq.fill(9)(RegNext(sfence_tmp))
825adc4829SYanqin Li  val csr_dup = Seq.fill(8)(RegNext(csr_tmp)) // TODO: add csr_modified?
837797f035SbugGenerator  val satp   = csr_dup(0).satp
84d0de7e4aSpeixiaokun  val vsatp  = csr_dup(0).vsatp
85d0de7e4aSpeixiaokun  val hgatp  = csr_dup(0).hgatp
867797f035SbugGenerator  val priv   = csr_dup(0).priv
87*dd286b6aSYanqin Li  val mPBMTE = csr_dup(0).mPBMTE
88*dd286b6aSYanqin Li  val hPBMTE = csr_dup(0).hPBMTE
89d0de7e4aSpeixiaokun  val flush  = sfence_dup(0).valid || satp.changed || vsatp.changed || hgatp.changed
9092e3bfefSLemover
9192e3bfefSLemover  val pmp = Module(new PMP())
92c3d5cfb3Speixiaokun  val pmp_check = VecInit(Seq.fill(3)(Module(new PMPChecker(lgMaxSize = 3, sameCycle = true)).io))
9392e3bfefSLemover  pmp.io.distribute_csr := io.csr.distribute_csr
9492e3bfefSLemover  pmp_check.foreach(_.check_env.apply(ModeS, pmp.io.pmp, pmp.io.pma))
9592e3bfefSLemover
9692e3bfefSLemover  val missQueue = Module(new L2TlbMissQueue)
9792e3bfefSLemover  val cache = Module(new PtwCache)
9892e3bfefSLemover  val ptw = Module(new PTW)
99d0de7e4aSpeixiaokun  val hptw = Module(new HPTW)
10092e3bfefSLemover  val llptw = Module(new LLPTW)
1017797f035SbugGenerator  val blockmq = Module(new BlockHelper(3))
10292e3bfefSLemover  val arb1 = Module(new Arbiter(new PtwReq, PtwWidth))
1036967f5d5Speixiaokun  val arb2 = Module(new Arbiter(new L2TlbWithHptwIdBundle, ((if (l2tlbParams.enablePrefetch) 4 else 3) + (if(HasHExtension) 1 else 0))))
104d0de7e4aSpeixiaokun  val hptw_req_arb = Module(new Arbiter(new Bundle {
105d0de7e4aSpeixiaokun    val id = UInt(log2Up(l2tlbParams.llptwsize).W)
106eb4bf3f2Speixiaokun    val source = UInt(bSourceWidth.W)
10797929664SXiaokun-Pei    val gvpn = UInt(gvpnLen.W)
108d0de7e4aSpeixiaokun  }, 2))
109d0de7e4aSpeixiaokun  val hptw_resp_arb = Module(new Arbiter(new Bundle {
110d0de7e4aSpeixiaokun    val resp = new HptwResp()
111d0de7e4aSpeixiaokun    val id = UInt(log2Up(l2tlbParams.llptwsize).W)
112d0de7e4aSpeixiaokun  }, 2))
113d0de7e4aSpeixiaokun  val outArb = (0 until PtwWidth).map(i => Module(new Arbiter(new Bundle {
114d0de7e4aSpeixiaokun    val s2xlate = UInt(2.W)
115eb4bf3f2Speixiaokun    val s1 = new PtwSectorResp ()
116eb4bf3f2Speixiaokun    val s2 = new HptwResp()
117d0de7e4aSpeixiaokun  }, 1)).io)
118d0de7e4aSpeixiaokun  val mergeArb = (0 until PtwWidth).map(i => Module(new Arbiter(new Bundle {
119d0de7e4aSpeixiaokun    val s2xlate = UInt(2.W)
120eb4bf3f2Speixiaokun    val s1 = new PtwMergeResp()
121eb4bf3f2Speixiaokun    val s2 = new HptwResp()
122d0de7e4aSpeixiaokun  }, 3)).io)
12392e3bfefSLemover  val outArbCachePort = 0
12492e3bfefSLemover  val outArbFsmPort = 1
12592e3bfefSLemover  val outArbMqPort = 2
12692e3bfefSLemover
127d0de7e4aSpeixiaokun  // hptw arb input port
128d0de7e4aSpeixiaokun  val InHptwArbPTWPort = 0
129d0de7e4aSpeixiaokun  val InHptwArbLLPTWPort = 1
130d0de7e4aSpeixiaokun  hptw_req_arb.io.in(InHptwArbPTWPort).valid := ptw.io.hptw.req.valid
131d0de7e4aSpeixiaokun  hptw_req_arb.io.in(InHptwArbPTWPort).bits.gvpn := ptw.io.hptw.req.bits.gvpn
132d0de7e4aSpeixiaokun  hptw_req_arb.io.in(InHptwArbPTWPort).bits.id := ptw.io.hptw.req.bits.id
133c3d5cfb3Speixiaokun  hptw_req_arb.io.in(InHptwArbPTWPort).bits.source := ptw.io.hptw.req.bits.source
134d0de7e4aSpeixiaokun  ptw.io.hptw.req.ready := hptw_req_arb.io.in(InHptwArbPTWPort).ready
135d0de7e4aSpeixiaokun
136d0de7e4aSpeixiaokun  hptw_req_arb.io.in(InHptwArbLLPTWPort).valid := llptw.io.hptw.req.valid
137d0de7e4aSpeixiaokun  hptw_req_arb.io.in(InHptwArbLLPTWPort).bits.gvpn := llptw.io.hptw.req.bits.gvpn
138d0de7e4aSpeixiaokun  hptw_req_arb.io.in(InHptwArbLLPTWPort).bits.id := llptw.io.hptw.req.bits.id
139eb4bf3f2Speixiaokun  hptw_req_arb.io.in(InHptwArbLLPTWPort).bits.source := llptw.io.hptw.req.bits.source
140d0de7e4aSpeixiaokun  llptw.io.hptw.req.ready := hptw_req_arb.io.in(InHptwArbLLPTWPort).ready
141d0de7e4aSpeixiaokun
1429c503409SLemover  // arb2 input port
1437f6221c5Speixiaokun  val InArbHPTWPort = 0
1447f6221c5Speixiaokun  val InArbPTWPort = 1
1457f6221c5Speixiaokun  val InArbMissQueuePort = 2
1467f6221c5Speixiaokun  val InArbTlbPort = 3
1477f6221c5Speixiaokun  val InArbPrefetchPort = 4
14892e3bfefSLemover  // NOTE: when cache out but miss and ptw doesnt accept,
14992e3bfefSLemover  arb1.io.in <> VecInit(io.tlb.map(_.req(0)))
150eb4bf3f2Speixiaokun
15192e3bfefSLemover
1529c503409SLemover  arb2.io.in(InArbPTWPort).valid := ptw.io.llptw.valid
1536967f5d5Speixiaokun  arb2.io.in(InArbPTWPort).bits.req_info := ptw.io.llptw.bits.req_info
154325f0a4eSpeixiaokun  arb2.io.in(InArbPTWPort).bits.isHptwReq := false.B
1557f6221c5Speixiaokun  arb2.io.in(InArbPTWPort).bits.isLLptw := false.B
1566967f5d5Speixiaokun  arb2.io.in(InArbPTWPort).bits.hptwId := DontCare
1579c503409SLemover  ptw.io.llptw.ready := arb2.io.in(InArbPTWPort).ready
15883d93d53Speixiaokun  block_decoupled(missQueue.io.out, arb2.io.in(InArbMissQueuePort), Mux(missQueue.io.out.bits.isLLptw, !llptw.io.in.ready, !ptw.io.req.ready))
1597797f035SbugGenerator
16092e3bfefSLemover  arb2.io.in(InArbTlbPort).valid := arb1.io.out.valid
1616967f5d5Speixiaokun  arb2.io.in(InArbTlbPort).bits.req_info.vpn := arb1.io.out.bits.vpn
1626967f5d5Speixiaokun  arb2.io.in(InArbTlbPort).bits.req_info.s2xlate := arb1.io.out.bits.s2xlate
1636967f5d5Speixiaokun  arb2.io.in(InArbTlbPort).bits.req_info.source := arb1.io.chosen
164325f0a4eSpeixiaokun  arb2.io.in(InArbTlbPort).bits.isHptwReq := false.B
1657f6221c5Speixiaokun  arb2.io.in(InArbTlbPort).bits.isLLptw := false.B
1666967f5d5Speixiaokun  arb2.io.in(InArbTlbPort).bits.hptwId := DontCare
167eb4bf3f2Speixiaokun  arb1.io.out.ready := arb2.io.in(InArbTlbPort).ready
168d0de7e4aSpeixiaokun
169d0de7e4aSpeixiaokun  arb2.io.in(InArbHPTWPort).valid := hptw_req_arb.io.out.valid
1706967f5d5Speixiaokun  arb2.io.in(InArbHPTWPort).bits.req_info.vpn := hptw_req_arb.io.out.bits.gvpn
1716967f5d5Speixiaokun  arb2.io.in(InArbHPTWPort).bits.req_info.s2xlate := onlyStage2
1726967f5d5Speixiaokun  arb2.io.in(InArbHPTWPort).bits.req_info.source := hptw_req_arb.io.out.bits.source
173325f0a4eSpeixiaokun  arb2.io.in(InArbHPTWPort).bits.isHptwReq := true.B
1747f6221c5Speixiaokun  arb2.io.in(InArbHPTWPort).bits.isLLptw := false.B
1756967f5d5Speixiaokun  arb2.io.in(InArbHPTWPort).bits.hptwId := hptw_req_arb.io.out.bits.id
176eb4bf3f2Speixiaokun  hptw_req_arb.io.out.ready := arb2.io.in(InArbHPTWPort).ready
177c686adcdSYinan Xu  val hartId = p(XSCoreParamsKey).HartId
17892e3bfefSLemover  if (l2tlbParams.enablePrefetch) {
17992e3bfefSLemover    val prefetch = Module(new L2TlbPrefetch())
18092e3bfefSLemover    val recv = cache.io.resp
18192e3bfefSLemover    // NOTE: 1. prefetch doesn't gen prefetch 2. req from mq doesn't gen prefetch
18292e3bfefSLemover    // NOTE: 1. miss req gen prefetch 2. hit but prefetched gen prefetch
183935edac4STang Haojin    prefetch.io.in.valid := recv.fire && !from_pre(recv.bits.req_info.source) && (!recv.bits.hit  ||
18492e3bfefSLemover      recv.bits.prefetch) && recv.bits.isFirst
18592e3bfefSLemover    prefetch.io.in.bits.vpn := recv.bits.req_info.vpn
1867797f035SbugGenerator    prefetch.io.sfence := sfence_dup(0)
1877797f035SbugGenerator    prefetch.io.csr := csr_dup(0)
18892e3bfefSLemover    arb2.io.in(InArbPrefetchPort) <> prefetch.io.out
1895afdf73cSHaoyuan Feng
190c686adcdSYinan Xu    val isWriteL2TlbPrefetchTable = Constantin.createRecord(s"isWriteL2TlbPrefetchTable$hartId")
191c686adcdSYinan Xu    val L2TlbPrefetchTable = ChiselDB.createTable(s"L2TlbPrefetch_hart$hartId", new L2TlbPrefetchDB)
1925afdf73cSHaoyuan Feng    val L2TlbPrefetchDB = Wire(new L2TlbPrefetchDB)
1936967f5d5Speixiaokun    L2TlbPrefetchDB.vpn := prefetch.io.out.bits.req_info.vpn
194da3bf434SMaxpicca-Li    L2TlbPrefetchTable.log(L2TlbPrefetchDB, isWriteL2TlbPrefetchTable.orR && prefetch.io.out.fire, "L2TlbPrefetch", clock, reset)
19592e3bfefSLemover  }
19692e3bfefSLemover  arb2.io.out.ready := cache.io.req.ready
19792e3bfefSLemover
1987797f035SbugGenerator
1996967f5d5Speixiaokun  val mq_arb = Module(new Arbiter(new L2TlbWithHptwIdBundle, 2))
2007797f035SbugGenerator  mq_arb.io.in(0).valid := cache.io.resp.valid && !cache.io.resp.bits.hit &&
20183d93d53Speixiaokun    !from_pre(cache.io.resp.bits.req_info.source) && !cache.io.resp.bits.isHptwReq && // hptw reqs are not sent to missqueue
202325f0a4eSpeixiaokun    (cache.io.resp.bits.bypassed || (
2033ea4388cSHaoyuan Feng      ((!cache.io.resp.bits.toFsm.l1Hit || cache.io.resp.bits.toFsm.stage1Hit) && !cache.io.resp.bits.isHptwReq && (cache.io.resp.bits.isFirst || !ptw.io.req.ready)) // send to ptw, is first or ptw is busy;
2043ea4388cSHaoyuan Feng      || (cache.io.resp.bits.toFsm.l1Hit && !llptw.io.in.ready) // send to llptw, llptw is full
205325f0a4eSpeixiaokun    ))
206325f0a4eSpeixiaokun
2076967f5d5Speixiaokun  mq_arb.io.in(0).bits.req_info :=  cache.io.resp.bits.req_info
20883d93d53Speixiaokun  mq_arb.io.in(0).bits.isHptwReq := false.B
20983d93d53Speixiaokun  mq_arb.io.in(0).bits.hptwId :=  DontCare
2103ea4388cSHaoyuan Feng  mq_arb.io.in(0).bits.isLLptw := cache.io.resp.bits.toFsm.l1Hit
2116967f5d5Speixiaokun  mq_arb.io.in(1).bits.req_info := llptw.io.cache.bits
212325f0a4eSpeixiaokun  mq_arb.io.in(1).bits.isHptwReq := false.B
2136967f5d5Speixiaokun  mq_arb.io.in(1).bits.hptwId := DontCare
2147f6221c5Speixiaokun  mq_arb.io.in(1).bits.isLLptw := false.B
2156967f5d5Speixiaokun  mq_arb.io.in(1).valid := llptw.io.cache.valid
2166967f5d5Speixiaokun  llptw.io.cache.ready := mq_arb.io.in(1).ready
2177797f035SbugGenerator  missQueue.io.in <> mq_arb.io.out
2187797f035SbugGenerator  missQueue.io.sfence  := sfence_dup(6)
2197797f035SbugGenerator  missQueue.io.csr := csr_dup(5)
2207797f035SbugGenerator
2217797f035SbugGenerator  blockmq.io.start := missQueue.io.out.fire
222935edac4STang Haojin  blockmq.io.enable := ptw.io.req.fire
2237797f035SbugGenerator
224d0de7e4aSpeixiaokun  llptw.io.in.valid := cache.io.resp.valid &&
225d0de7e4aSpeixiaokun    !cache.io.resp.bits.hit &&
2263ea4388cSHaoyuan Feng    cache.io.resp.bits.toFsm.l1Hit &&
227d0de7e4aSpeixiaokun    !cache.io.resp.bits.bypassed &&
228325f0a4eSpeixiaokun    !cache.io.resp.bits.isHptwReq
2299c503409SLemover  llptw.io.in.bits.req_info := cache.io.resp.bits.req_info
2309c503409SLemover  llptw.io.in.bits.ppn := cache.io.resp.bits.toFsm.ppn
2317797f035SbugGenerator  llptw.io.sfence := sfence_dup(1)
2327797f035SbugGenerator  llptw.io.csr := csr_dup(1)
2330ede9a33SXiaokun-Pei  val llptw_stage1 = Reg(Vec(l2tlbParams.llptwsize, new PtwMergeResp()))
2340ede9a33SXiaokun-Pei  when(llptw.io.in.fire){
2350ede9a33SXiaokun-Pei    llptw_stage1(llptw.io.mem.enq_ptr) := cache.io.resp.bits.stage1
2360ede9a33SXiaokun-Pei  }
23792e3bfefSLemover
23892e3bfefSLemover  cache.io.req.valid := arb2.io.out.valid
2396967f5d5Speixiaokun  cache.io.req.bits.req_info := arb2.io.out.bits.req_info
240325f0a4eSpeixiaokun  cache.io.req.bits.isFirst := (arb2.io.chosen =/= InArbMissQueuePort.U && !arb2.io.out.bits.isHptwReq)
241325f0a4eSpeixiaokun  cache.io.req.bits.isHptwReq := arb2.io.out.bits.isHptwReq
2426967f5d5Speixiaokun  cache.io.req.bits.hptwId := arb2.io.out.bits.hptwId
2431f4a7c0cSLemover  cache.io.req.bits.bypassed.map(_ := false.B)
2447797f035SbugGenerator  cache.io.sfence := sfence_dup(2)
2457797f035SbugGenerator  cache.io.csr := csr_dup(2)
2467797f035SbugGenerator  cache.io.sfence_dup.zip(sfence_dup.drop(2).take(4)).map(s => s._1 := s._2)
2477797f035SbugGenerator  cache.io.csr_dup.zip(csr_dup.drop(2).take(3)).map(c => c._1 := c._2)
2484c4af37cSpeixiaokun  cache.io.resp.ready := MuxCase(mq_arb.io.in(0).ready || ptw.io.req.ready, Seq(
24983d93d53Speixiaokun    (!cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq) -> hptw.io.req.ready,
25083d93d53Speixiaokun    (cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq) -> hptw_resp_arb.io.in(HptwRespArbCachePort).ready,
2514c4af37cSpeixiaokun    cache.io.resp.bits.hit -> outReady(cache.io.resp.bits.req_info.source, outArbCachePort),
2523ea4388cSHaoyuan Feng    (cache.io.resp.bits.toFsm.l1Hit && !cache.io.resp.bits.bypassed && llptw.io.in.ready) -> llptw.io.in.ready,
25383d93d53Speixiaokun    (cache.io.resp.bits.bypassed || cache.io.resp.bits.isFirst) -> mq_arb.io.in(0).ready
2544c4af37cSpeixiaokun  ))
25592e3bfefSLemover
25692e3bfefSLemover  // NOTE: missQueue req has higher priority
2573ea4388cSHaoyuan Feng  ptw.io.req.valid := cache.io.resp.valid && !cache.io.resp.bits.hit && !cache.io.resp.bits.toFsm.l1Hit &&
2587797f035SbugGenerator    !cache.io.resp.bits.bypassed &&
259d0de7e4aSpeixiaokun    !cache.io.resp.bits.isFirst &&
260325f0a4eSpeixiaokun    !cache.io.resp.bits.isHptwReq
26192e3bfefSLemover  ptw.io.req.bits.req_info := cache.io.resp.bits.req_info
2623ea4388cSHaoyuan Feng  if (EnableSv48) {
2633ea4388cSHaoyuan Feng    ptw.io.req.bits.l3Hit.get := cache.io.resp.bits.toFsm.l3Hit.get
2643ea4388cSHaoyuan Feng  }
2653ea4388cSHaoyuan Feng  ptw.io.req.bits.l2Hit := cache.io.resp.bits.toFsm.l2Hit
26692e3bfefSLemover  ptw.io.req.bits.ppn := cache.io.resp.bits.toFsm.ppn
26730104977Speixiaokun  ptw.io.req.bits.stage1Hit := cache.io.resp.bits.toFsm.stage1Hit
2686979864eSXiaokun-Pei  ptw.io.req.bits.stage1 := cache.io.resp.bits.stage1
2697797f035SbugGenerator  ptw.io.sfence := sfence_dup(7)
2707797f035SbugGenerator  ptw.io.csr := csr_dup(6)
27192e3bfefSLemover  ptw.io.resp.ready := outReady(ptw.io.resp.bits.source, outArbFsmPort)
27292e3bfefSLemover
27383d93d53Speixiaokun  hptw.io.req.valid := cache.io.resp.valid && !cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq
27482978df9Speixiaokun  hptw.io.req.bits.gvpn := cache.io.resp.bits.req_info.vpn
275d0de7e4aSpeixiaokun  hptw.io.req.bits.id := cache.io.resp.bits.toHptw.id
276c3d5cfb3Speixiaokun  hptw.io.req.bits.source := cache.io.resp.bits.req_info.source
2773ea4388cSHaoyuan Feng  if (EnableSv48) {
2783ea4388cSHaoyuan Feng    hptw.io.req.bits.l3Hit.get := cache.io.resp.bits.toHptw.l3Hit.get
2793ea4388cSHaoyuan Feng  }
280d0de7e4aSpeixiaokun  hptw.io.req.bits.l2Hit := cache.io.resp.bits.toHptw.l2Hit
2813ea4388cSHaoyuan Feng  hptw.io.req.bits.l1Hit := cache.io.resp.bits.toHptw.l1Hit
282979f601eSpeixiaokun  hptw.io.req.bits.ppn := cache.io.resp.bits.toHptw.ppn
28383d93d53Speixiaokun  hptw.io.req.bits.bypassed := cache.io.resp.bits.toHptw.bypassed
284d0de7e4aSpeixiaokun  hptw.io.sfence := sfence_dup(8)
285d0de7e4aSpeixiaokun  hptw.io.csr := csr_dup(7)
28692e3bfefSLemover  // mem req
28792e3bfefSLemover  def blockBytes_align(addr: UInt) = {
28892e3bfefSLemover    Cat(addr(PAddrBits - 1, log2Up(l2tlbParams.blockBytes)), 0.U(log2Up(l2tlbParams.blockBytes).W))
28992e3bfefSLemover  }
29092e3bfefSLemover  def addr_low_from_vpn(vpn: UInt) = {
29192e3bfefSLemover    vpn(log2Ceil(l2tlbParams.blockBytes)-log2Ceil(XLEN/8)-1, 0)
29292e3bfefSLemover  }
29392e3bfefSLemover  def addr_low_from_paddr(paddr: UInt) = {
29492e3bfefSLemover    paddr(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8))
29592e3bfefSLemover  }
296d0de7e4aSpeixiaokun  def from_llptw(id: UInt) = {
297d0de7e4aSpeixiaokun    id < l2tlbParams.llptwsize.U
298d0de7e4aSpeixiaokun  }
299d0de7e4aSpeixiaokun  def from_ptw(id: UInt) = {
300d0de7e4aSpeixiaokun    id === l2tlbParams.llptwsize.U
301d0de7e4aSpeixiaokun  }
302d0de7e4aSpeixiaokun  def from_hptw(id: UInt) = {
303d0de7e4aSpeixiaokun    id === l2tlbParams.llptwsize.U + 1.U
30492e3bfefSLemover  }
30592e3bfefSLemover  val waiting_resp = RegInit(VecInit(Seq.fill(MemReqWidth)(false.B)))
30692e3bfefSLemover  val flush_latch = RegInit(VecInit(Seq.fill(MemReqWidth)(false.B)))
30783d93d53Speixiaokun  val hptw_bypassed = RegInit(false.B)
30892e3bfefSLemover  for (i <- waiting_resp.indices) {
30992e3bfefSLemover    assert(!flush_latch(i) || waiting_resp(i)) // when sfence_latch wait for mem resp, waiting_resp should be true
31092e3bfefSLemover  }
31192e3bfefSLemover
31292e3bfefSLemover  val llptw_out = llptw.io.out
31392e3bfefSLemover  val llptw_mem = llptw.io.mem
31497929664SXiaokun-Pei  llptw_mem.flush_latch := flush_latch.take(l2tlbParams.llptwsize)
31592e3bfefSLemover  llptw_mem.req_mask := waiting_resp.take(l2tlbParams.llptwsize)
316d61cd5eeSpeixiaokun  ptw.io.mem.mask := waiting_resp.apply(l2tlbParams.llptwsize)
317d61cd5eeSpeixiaokun  hptw.io.mem.mask := waiting_resp.apply(l2tlbParams.llptwsize + 1)
31892e3bfefSLemover
319d0de7e4aSpeixiaokun  val mem_arb = Module(new Arbiter(new L2TlbMemReqBundle(), 3))
32092e3bfefSLemover  mem_arb.io.in(0) <> ptw.io.mem.req
32192e3bfefSLemover  mem_arb.io.in(1) <> llptw_mem.req
322d0de7e4aSpeixiaokun  mem_arb.io.in(2) <> hptw.io.mem.req
32392e3bfefSLemover  mem_arb.io.out.ready := mem.a.ready && !flush
32492e3bfefSLemover
32527ba10c1SXiaokun-Pei  // // assert, should not send mem access at same addr for twice.
32627ba10c1SXiaokun-Pei  // val last_resp_vpn = RegEnable(cache.io.refill.bits.req_info_dup(0).vpn, cache.io.refill.valid)
32727ba10c1SXiaokun-Pei  // val last_resp_s2xlate = RegEnable(cache.io.refill.bits.req_info_dup(0).s2xlate, cache.io.refill.valid)
32827ba10c1SXiaokun-Pei  // val last_resp_level = RegEnable(cache.io.refill.bits.level_dup(0), cache.io.refill.valid)
32927ba10c1SXiaokun-Pei  // val last_resp_v = RegInit(false.B)
33027ba10c1SXiaokun-Pei  // val last_has_invalid = !Cat(cache.io.refill.bits.ptes.asTypeOf(Vec(blockBits/XLEN, UInt(XLEN.W))).map(a => a(0))).andR || cache.io.refill.bits.sel_pte_dup(0).asTypeOf(new PteBundle).isAf()
33127ba10c1SXiaokun-Pei  // when (cache.io.refill.valid) { last_resp_v := !last_has_invalid}
33227ba10c1SXiaokun-Pei  // when (flush) { last_resp_v := false.B }
33327ba10c1SXiaokun-Pei  // XSError(last_resp_v && cache.io.refill.valid &&
33427ba10c1SXiaokun-Pei  //   (cache.io.refill.bits.req_info_dup(0).vpn === last_resp_vpn) &&
33527ba10c1SXiaokun-Pei  //   (cache.io.refill.bits.level_dup(0) === last_resp_level) &&
33627ba10c1SXiaokun-Pei  //   (cache.io.refill.bits.req_info_dup(0).s2xlate === last_resp_s2xlate),
33727ba10c1SXiaokun-Pei  //   "l2tlb should not access mem at same addr for twice")
33827ba10c1SXiaokun-Pei  // // ATTENTION: this may wrongly assert when: a ptes is l2, last part is valid,
33927ba10c1SXiaokun-Pei  // // but the current part is invalid, so one more mem access happened
34027ba10c1SXiaokun-Pei  // // If this happened, remove the assert.
3411f4a7c0cSLemover
34292e3bfefSLemover  val req_addr_low = Reg(Vec(MemReqWidth, UInt((log2Up(l2tlbParams.blockBytes)-log2Up(XLEN/8)).W)))
34392e3bfefSLemover
344935edac4STang Haojin  when (llptw.io.in.fire) {
34592e3bfefSLemover    // when enq miss queue, set the req_addr_low to receive the mem resp data part
34692e3bfefSLemover    req_addr_low(llptw_mem.enq_ptr) := addr_low_from_vpn(llptw.io.in.bits.req_info.vpn)
34792e3bfefSLemover  }
348935edac4STang Haojin  when (mem_arb.io.out.fire) {
34992e3bfefSLemover    req_addr_low(mem_arb.io.out.bits.id) := addr_low_from_paddr(mem_arb.io.out.bits.addr)
35092e3bfefSLemover    waiting_resp(mem_arb.io.out.bits.id) := true.B
35183d93d53Speixiaokun    hptw_bypassed := from_hptw(mem_arb.io.out.bits.id) && mem_arb.io.out.bits.hptw_bypassed
35292e3bfefSLemover  }
35392e3bfefSLemover  // mem read
35492e3bfefSLemover  val memRead =  edge.Get(
35592e3bfefSLemover    fromSource = mem_arb.io.out.bits.id,
35692e3bfefSLemover    // toAddress  = memAddr(log2Up(CacheLineSize / 2 / 8) - 1, 0),
35792e3bfefSLemover    toAddress  = blockBytes_align(mem_arb.io.out.bits.addr),
35892e3bfefSLemover    lgSize     = log2Up(l2tlbParams.blockBytes).U
35992e3bfefSLemover  )._2
36092e3bfefSLemover  mem.a.bits := memRead
36192e3bfefSLemover  mem.a.valid := mem_arb.io.out.valid && !flush
362d2b20d1aSTang Haojin  mem.a.bits.user.lift(ReqSourceKey).foreach(_ := MemReqSource.PTW.id.U)
36392e3bfefSLemover  mem.d.ready := true.B
36492e3bfefSLemover  // mem -> data buffer
36597929664SXiaokun-Pei  val refill_data = RegInit(VecInit.fill(blockBits / l1BusDataWidth)(0.U(l1BusDataWidth.W)))
366935edac4STang Haojin  val refill_helper = edge.firstlastHelper(mem.d.bits, mem.d.fire)
36792e3bfefSLemover  val mem_resp_done = refill_helper._3
368d0de7e4aSpeixiaokun  val mem_resp_from_llptw = from_llptw(mem.d.bits.source)
369d0de7e4aSpeixiaokun  val mem_resp_from_ptw = from_ptw(mem.d.bits.source)
370d0de7e4aSpeixiaokun  val mem_resp_from_hptw = from_hptw(mem.d.bits.source)
37192e3bfefSLemover  when (mem.d.valid) {
372d0de7e4aSpeixiaokun    assert(mem.d.bits.source < MemReqWidth.U)
37392e3bfefSLemover    refill_data(refill_helper._4) := mem.d.bits.data
37492e3bfefSLemover  }
3757797f035SbugGenerator  // refill_data_tmp is the wire fork of refill_data, but one cycle earlier
3767797f035SbugGenerator  val refill_data_tmp = WireInit(refill_data)
3777797f035SbugGenerator  refill_data_tmp(refill_helper._4) := mem.d.bits.data
3787797f035SbugGenerator
37992e3bfefSLemover  // save only one pte for each id
38092e3bfefSLemover  // (miss queue may can't resp to tlb with low latency, it should have highest priority, but diffcult to design cache)
38192e3bfefSLemover  val resp_pte = VecInit((0 until MemReqWidth).map(i =>
38297929664SXiaokun-Pei    if (i == l2tlbParams.llptwsize + 1) {RegEnable(get_part(refill_data_tmp, req_addr_low(i)), 0.U.asTypeOf(get_part(refill_data_tmp, req_addr_low(i))), mem_resp_done && mem_resp_from_hptw) }
38397929664SXiaokun-Pei    else if (i == l2tlbParams.llptwsize) {RegEnable(get_part(refill_data_tmp, req_addr_low(i)), 0.U.asTypeOf(get_part(refill_data_tmp, req_addr_low(i))), mem_resp_done && mem_resp_from_ptw) }
38497929664SXiaokun-Pei    else { Mux(llptw_mem.buffer_it(i), get_part(refill_data, req_addr_low(i)), RegEnable(get_part(refill_data, req_addr_low(i)), 0.U.asTypeOf(get_part(refill_data, req_addr_low(i))), llptw_mem.buffer_it(i))) }
3857797f035SbugGenerator    // llptw could not use refill_data_tmp, because enq bypass's result works at next cycle
38692e3bfefSLemover  ))
38792e3bfefSLemover
38863632028SHaoyuan Feng  // save eight ptes for each id when sector tlb
38963632028SHaoyuan Feng  // (miss queue may can't resp to tlb with low latency, it should have highest priority, but diffcult to design cache)
39063632028SHaoyuan Feng  val resp_pte_sector = VecInit((0 until MemReqWidth).map(i =>
39197929664SXiaokun-Pei    if (i == l2tlbParams.llptwsize + 1) {RegEnable(refill_data_tmp, 0.U.asTypeOf(refill_data_tmp), mem_resp_done && mem_resp_from_hptw) }
39297929664SXiaokun-Pei    else if (i == l2tlbParams.llptwsize) {RegEnable(refill_data_tmp, 0.U.asTypeOf(refill_data_tmp), mem_resp_done && mem_resp_from_ptw) }
39397929664SXiaokun-Pei    else { Mux(llptw_mem.buffer_it(i), refill_data, RegEnable(refill_data, 0.U.asTypeOf(refill_data), llptw_mem.buffer_it(i))) }
39463632028SHaoyuan Feng    // llptw could not use refill_data_tmp, because enq bypass's result works at next cycle
39563632028SHaoyuan Feng  ))
39663632028SHaoyuan Feng
397d0de7e4aSpeixiaokun  // mem -> llptw
398d0de7e4aSpeixiaokun  llptw_mem.resp.valid := mem_resp_done && mem_resp_from_llptw
3997797f035SbugGenerator  llptw_mem.resp.bits.id := DataHoldBypass(mem.d.bits.source, mem.d.valid)
400ce5f4200SGuanghui Hu  llptw_mem.resp.bits.value := DataHoldBypass(refill_data_tmp.asUInt, mem.d.valid)
40192e3bfefSLemover  // mem -> ptw
402d0de7e4aSpeixiaokun  ptw.io.mem.resp.valid := mem_resp_done && mem_resp_from_ptw
403d61cd5eeSpeixiaokun  ptw.io.mem.resp.bits := resp_pte.apply(l2tlbParams.llptwsize)
404d0de7e4aSpeixiaokun  // mem -> hptw
405d0de7e4aSpeixiaokun  hptw.io.mem.resp.valid := mem_resp_done && mem_resp_from_hptw
406d61cd5eeSpeixiaokun  hptw.io.mem.resp.bits := resp_pte.apply(l2tlbParams.llptwsize + 1)
40792e3bfefSLemover  // mem -> cache
408d0de7e4aSpeixiaokun  val refill_from_llptw = mem_resp_from_llptw
409d0de7e4aSpeixiaokun  val refill_from_ptw = mem_resp_from_ptw
410d0de7e4aSpeixiaokun  val refill_from_hptw = mem_resp_from_hptw
4113ea4388cSHaoyuan Feng  val refill_level = Mux(refill_from_llptw, 0.U, Mux(refill_from_ptw, RegEnable(ptw.io.refill.level, 0.U, ptw.io.mem.req.fire), RegEnable(hptw.io.refill.level, 0.U, hptw.io.mem.req.fire)))
41283d93d53Speixiaokun  val refill_valid = mem_resp_done && !flush && !flush_latch(mem.d.bits.source) && !hptw_bypassed
4137797f035SbugGenerator
4145adc4829SYanqin Li  cache.io.refill.valid := GatedValidRegNext(refill_valid, false.B)
41592e3bfefSLemover  cache.io.refill.bits.ptes := refill_data.asUInt
416d0de7e4aSpeixiaokun  cache.io.refill.bits.req_info_dup.map(_ := RegEnable(Mux(refill_from_llptw, llptw_mem.refill, Mux(refill_from_ptw, ptw.io.refill.req_info, hptw.io.refill.req_info)), refill_valid))
4177797f035SbugGenerator  cache.io.refill.bits.level_dup.map(_ := RegEnable(refill_level, refill_valid))
4187797f035SbugGenerator  cache.io.refill.bits.levelOH(refill_level, refill_valid)
4195adc4829SYanqin Li  cache.io.refill.bits.sel_pte_dup.map(_ := RegEnable(sel_data(refill_data_tmp.asUInt, req_addr_low(mem.d.bits.source)), refill_valid))
42092e3bfefSLemover
4219c26bab7SHaoyuan Feng  if (env.EnableDifftest) {
4229c26bab7SHaoyuan Feng    val difftest_ptw_addr = RegInit(VecInit(Seq.fill(MemReqWidth)(0.U(PAddrBits.W))))
4239c26bab7SHaoyuan Feng    when (mem.a.valid) {
4249c26bab7SHaoyuan Feng      difftest_ptw_addr(mem.a.bits.source) := mem.a.bits.address
4259c26bab7SHaoyuan Feng    }
4269c26bab7SHaoyuan Feng
427a0c65233SYinan Xu    val difftest = DifftestModule(new DiffRefillEvent, dontCare = true)
428254e4960SHaoyuan Feng    difftest.coreid := io.hartId
4297d45a146SYinan Xu    difftest.index := 2.U
4307d45a146SYinan Xu    difftest.valid := cache.io.refill.valid
4315adc4829SYanqin Li    difftest.addr := difftest_ptw_addr(RegEnable(mem.d.bits.source, mem.d.valid))
4327d45a146SYinan Xu    difftest.data := refill_data.asTypeOf(difftest.data)
433935edac4STang Haojin    difftest.idtfr := DontCare
4349c26bab7SHaoyuan Feng  }
4359c26bab7SHaoyuan Feng
4365ab1b84dSHaoyuan Feng  if (env.EnableDifftest) {
4375ab1b84dSHaoyuan Feng    for (i <- 0 until PtwWidth) {
4387d45a146SYinan Xu      val difftest = DifftestModule(new DiffL2TLBEvent)
439b436d3b6Speixiaokun      difftest.coreid := io.hartId
440d61cd5eeSpeixiaokun      difftest.valid := io.tlb(i).resp.fire && !io.tlb(i).resp.bits.s1.af && !io.tlb(i).resp.bits.s2.gaf
4417d45a146SYinan Xu      difftest.index := i.U
44287d0ba30Speixiaokun      difftest.vpn := Cat(io.tlb(i).resp.bits.s1.entry.tag, 0.U(sectortlbwidth.W))
443002c10a4SYanqin Li      difftest.pbmt := io.tlb(i).resp.bits.s1.entry.pbmt
444002c10a4SYanqin Li      difftest.g_pbmt := io.tlb(i).resp.bits.s2.entry.pbmt
44563632028SHaoyuan Feng      for (j <- 0 until tlbcontiguous) {
446b436d3b6Speixiaokun        difftest.ppn(j) := Cat(io.tlb(i).resp.bits.s1.entry.ppn, io.tlb(i).resp.bits.s1.ppn_low(j))
447b436d3b6Speixiaokun        difftest.valididx(j) := io.tlb(i).resp.bits.s1.valididx(j)
44887d0ba30Speixiaokun        difftest.pteidx(j) := io.tlb(i).resp.bits.s1.pteidx(j)
44963632028SHaoyuan Feng      }
45087d0ba30Speixiaokun      difftest.perm := io.tlb(i).resp.bits.s1.entry.perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt
45187d0ba30Speixiaokun      difftest.level := io.tlb(i).resp.bits.s1.entry.level.getOrElse(0.U.asUInt)
45287d0ba30Speixiaokun      difftest.pf := io.tlb(i).resp.bits.s1.pf
45387d0ba30Speixiaokun      difftest.satp := Cat(io.csr.tlb.satp.mode, io.csr.tlb.satp.asid, io.csr.tlb.satp.ppn)
45487d0ba30Speixiaokun      difftest.vsatp := Cat(io.csr.tlb.vsatp.mode, io.csr.tlb.vsatp.asid, io.csr.tlb.vsatp.ppn)
45597929664SXiaokun-Pei      difftest.hgatp := Cat(io.csr.tlb.hgatp.mode, io.csr.tlb.hgatp.vmid, io.csr.tlb.hgatp.ppn)
45687d0ba30Speixiaokun      difftest.gvpn := io.tlb(i).resp.bits.s2.entry.tag
45787d0ba30Speixiaokun      difftest.g_perm := io.tlb(i).resp.bits.s2.entry.perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt
45887d0ba30Speixiaokun      difftest.g_level := io.tlb(i).resp.bits.s2.entry.level.getOrElse(0.U.asUInt)
45987d0ba30Speixiaokun      difftest.s2ppn := io.tlb(i).resp.bits.s2.entry.ppn
46087d0ba30Speixiaokun      difftest.gpf := io.tlb(i).resp.bits.s2.gpf
46187d0ba30Speixiaokun      difftest.s2xlate := io.tlb(i).resp.bits.s2xlate
4625ab1b84dSHaoyuan Feng    }
4635ab1b84dSHaoyuan Feng  }
4645ab1b84dSHaoyuan Feng
46592e3bfefSLemover  // pmp
46692e3bfefSLemover  pmp_check(0).req <> ptw.io.pmp.req
46792e3bfefSLemover  ptw.io.pmp.resp <> pmp_check(0).resp
46892e3bfefSLemover  pmp_check(1).req <> llptw.io.pmp.req
46992e3bfefSLemover  llptw.io.pmp.resp <> pmp_check(1).resp
470c3d5cfb3Speixiaokun  pmp_check(2).req <> hptw.io.pmp.req
471c3d5cfb3Speixiaokun  hptw.io.pmp.resp <> pmp_check(2).resp
47292e3bfefSLemover
47392e3bfefSLemover  llptw_out.ready := outReady(llptw_out.bits.req_info.source, outArbMqPort)
47463632028SHaoyuan Feng
475d0de7e4aSpeixiaokun  // hptw and page cache -> ptw and llptw
476d0de7e4aSpeixiaokun  val HptwRespArbCachePort = 0
477eb4bf3f2Speixiaokun  val HptwRespArbHptw = 1
478325f0a4eSpeixiaokun  hptw_resp_arb.io.in(HptwRespArbCachePort).valid := cache.io.resp.valid && cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq
479d0de7e4aSpeixiaokun  hptw_resp_arb.io.in(HptwRespArbCachePort).bits.id := cache.io.resp.bits.toHptw.id
480d0de7e4aSpeixiaokun  hptw_resp_arb.io.in(HptwRespArbCachePort).bits.resp := cache.io.resp.bits.toHptw.resp
481d0de7e4aSpeixiaokun  hptw_resp_arb.io.in(HptwRespArbHptw).valid := hptw.io.resp.valid
482d0de7e4aSpeixiaokun  hptw_resp_arb.io.in(HptwRespArbHptw).bits.id := hptw.io.resp.bits.id
483d0de7e4aSpeixiaokun  hptw_resp_arb.io.in(HptwRespArbHptw).bits.resp := hptw.io.resp.bits.resp
484c2b430edSpeixiaokun  hptw.io.resp.ready := hptw_resp_arb.io.in(HptwRespArbHptw).ready
485d0de7e4aSpeixiaokun
486d0de7e4aSpeixiaokun  ptw.io.hptw.resp.valid := hptw_resp_arb.io.out.valid && hptw_resp_arb.io.out.bits.id === FsmReqID.U
487d0de7e4aSpeixiaokun  ptw.io.hptw.resp.bits.h_resp := hptw_resp_arb.io.out.bits.resp
488d0de7e4aSpeixiaokun  llptw.io.hptw.resp.valid := hptw_resp_arb.io.out.valid && hptw_resp_arb.io.out.bits.id =/= FsmReqID.U
489c3d5cfb3Speixiaokun  llptw.io.hptw.resp.bits.id := hptw_resp_arb.io.out.bits.id
490d0de7e4aSpeixiaokun  llptw.io.hptw.resp.bits.h_resp := hptw_resp_arb.io.out.bits.resp
491c3d5cfb3Speixiaokun  hptw_resp_arb.io.out.ready := true.B
492d0de7e4aSpeixiaokun
49363632028SHaoyuan Feng  // Timing: Maybe need to do some optimization or even add one more cycle
49492e3bfefSLemover  for (i <- 0 until PtwWidth) {
495325f0a4eSpeixiaokun    mergeArb(i).in(outArbCachePort).valid := cache.io.resp.valid && cache.io.resp.bits.hit && cache.io.resp.bits.req_info.source===i.U && !cache.io.resp.bits.isHptwReq
496d0de7e4aSpeixiaokun    mergeArb(i).in(outArbCachePort).bits.s2xlate := cache.io.resp.bits.req_info.s2xlate
4976979864eSXiaokun-Pei    mergeArb(i).in(outArbCachePort).bits.s1 := cache.io.resp.bits.stage1
498eb4bf3f2Speixiaokun    mergeArb(i).in(outArbCachePort).bits.s2 := cache.io.resp.bits.toHptw.resp
49963632028SHaoyuan Feng    mergeArb(i).in(outArbFsmPort).valid := ptw.io.resp.valid && ptw.io.resp.bits.source===i.U
500d0de7e4aSpeixiaokun    mergeArb(i).in(outArbFsmPort).bits.s2xlate := ptw.io.resp.bits.s2xlate
501eb4bf3f2Speixiaokun    mergeArb(i).in(outArbFsmPort).bits.s1 := ptw.io.resp.bits.resp
502eb4bf3f2Speixiaokun    mergeArb(i).in(outArbFsmPort).bits.s2 := ptw.io.resp.bits.h_resp
50363632028SHaoyuan Feng    mergeArb(i).in(outArbMqPort).valid := llptw_out.valid && llptw_out.bits.req_info.source===i.U
504d0de7e4aSpeixiaokun    mergeArb(i).in(outArbMqPort).bits.s2xlate := llptw_out.bits.req_info.s2xlate
505*dd286b6aSYanqin Li    mergeArb(i).in(outArbMqPort).bits.s1 := Mux(
506*dd286b6aSYanqin Li      llptw_out.bits.first_s2xlate_fault, llptw_stage1(llptw_out.bits.id),
507*dd286b6aSYanqin Li      contiguous_pte_to_merge_ptwResp(
508*dd286b6aSYanqin Li        resp_pte_sector(llptw_out.bits.id).asUInt, llptw_out.bits.req_info.vpn, llptw_out.bits.af,
509*dd286b6aSYanqin Li        true, s2xlate = llptw_out.bits.req_info.s2xlate, mPBMTE, hPBMTE
510*dd286b6aSYanqin Li      )
511*dd286b6aSYanqin Li    )
512eb4bf3f2Speixiaokun    mergeArb(i).in(outArbMqPort).bits.s2 := llptw_out.bits.h_resp
51363632028SHaoyuan Feng    mergeArb(i).out.ready := outArb(i).in(0).ready
51463632028SHaoyuan Feng  }
51563632028SHaoyuan Feng
51663632028SHaoyuan Feng  for (i <- 0 until PtwWidth) {
51763632028SHaoyuan Feng    outArb(i).in(0).valid := mergeArb(i).out.valid
518eb4bf3f2Speixiaokun    outArb(i).in(0).bits.s2xlate := mergeArb(i).out.bits.s2xlate
519eb4bf3f2Speixiaokun    outArb(i).in(0).bits.s1 := merge_ptwResp_to_sector_ptwResp(mergeArb(i).out.bits.s1)
520eb4bf3f2Speixiaokun    outArb(i).in(0).bits.s2 := mergeArb(i).out.bits.s2
52192e3bfefSLemover  }
52292e3bfefSLemover
52392e3bfefSLemover  // io.tlb.map(_.resp) <> outArb.map(_.out)
52492e3bfefSLemover  io.tlb.map(_.resp).zip(outArb.map(_.out)).map{
52592e3bfefSLemover    case (resp, out) => resp <> out
52692e3bfefSLemover  }
52792e3bfefSLemover
52892e3bfefSLemover  // sfence
52992e3bfefSLemover  when (flush) {
53092e3bfefSLemover    for (i <- 0 until MemReqWidth) {
53192e3bfefSLemover      when (waiting_resp(i)) {
53292e3bfefSLemover        flush_latch(i) := true.B
53392e3bfefSLemover      }
53492e3bfefSLemover    }
53592e3bfefSLemover  }
53692e3bfefSLemover  // mem -> control signal
53792e3bfefSLemover  // waiting_resp and sfence_latch will be reset when mem_resp_done
53892e3bfefSLemover  when (mem_resp_done) {
53992e3bfefSLemover    waiting_resp(mem.d.bits.source) := false.B
54092e3bfefSLemover    flush_latch(mem.d.bits.source) := false.B
54192e3bfefSLemover  }
54292e3bfefSLemover
54392e3bfefSLemover  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
54492e3bfefSLemover    sink.valid   := source.valid && !block_signal
54592e3bfefSLemover    source.ready := sink.ready   && !block_signal
54692e3bfefSLemover    sink.bits    := source.bits
54792e3bfefSLemover  }
54892e3bfefSLemover
54992e3bfefSLemover  def get_part(data: Vec[UInt], index: UInt): UInt = {
55092e3bfefSLemover    val inner_data = data.asTypeOf(Vec(data.getWidth / XLEN, UInt(XLEN.W)))
55192e3bfefSLemover    inner_data(index)
55292e3bfefSLemover  }
55392e3bfefSLemover
55463632028SHaoyuan Feng  // not_super means that this is a normal page
55563632028SHaoyuan Feng  // valididx(i) will be all true when super page to be convenient for l1 tlb matching
556*dd286b6aSYanqin Li  def contiguous_pte_to_merge_ptwResp(pte: UInt, vpn: UInt, af: Bool, af_first: Boolean, s2xlate: UInt, mPBMTE: Bool, hPBMTE: Bool, not_super: Boolean = true) : PtwMergeResp = {
55763632028SHaoyuan Feng    assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
55863632028SHaoyuan Feng    val ptw_merge_resp = Wire(new PtwMergeResp())
559eb4bf3f2Speixiaokun    val hasS2xlate = s2xlate =/= noS2xlate
560*dd286b6aSYanqin Li    val pbmte = Mux(s2xlate === onlyStage1 || s2xlate === allStage, hPBMTE, mPBMTE)
56163632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
56263632028SHaoyuan Feng      val pte_in = pte(64 * i + 63, 64 * i).asTypeOf(new PteBundle())
56363632028SHaoyuan Feng      val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true))
56497929664SXiaokun-Pei      ptw_resp.ppn := pte_in.getPPN()(ptePPNLen - 1, sectortlbwidth)
56597929664SXiaokun-Pei      ptw_resp.ppn_low := pte_in.getPPN()(sectortlbwidth - 1, 0)
5663ea4388cSHaoyuan Feng      ptw_resp.level.map(_ := 0.U)
567002c10a4SYanqin Li      ptw_resp.pbmt := pte_in.pbmt
56863632028SHaoyuan Feng      ptw_resp.perm.map(_ := pte_in.getPerm())
56963632028SHaoyuan Feng      ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth)
570*dd286b6aSYanqin Li      ptw_resp.pf := (if (af_first) !af else true.B) && (pte_in.isPf(0.U, pbmte) || !pte_in.isLeaf())
571*dd286b6aSYanqin Li      ptw_resp.af := (if (!af_first) pte_in.isPf(0.U, pbmte) else true.B) && (af || Mux(s2xlate === allStage, false.B, pte_in.isAf()))
57263632028SHaoyuan Feng      ptw_resp.v := !ptw_resp.pf
57363632028SHaoyuan Feng      ptw_resp.prefetch := DontCare
574eb4bf3f2Speixiaokun      ptw_resp.asid := Mux(hasS2xlate, vsatp.asid, satp.asid)
57597929664SXiaokun-Pei      ptw_resp.vmid.map(_ := hgatp.vmid)
57663632028SHaoyuan Feng      ptw_merge_resp.entry(i) := ptw_resp
57763632028SHaoyuan Feng    }
57863632028SHaoyuan Feng    ptw_merge_resp.pteidx := UIntToOH(vpn(sectortlbwidth - 1, 0)).asBools
57963632028SHaoyuan Feng    ptw_merge_resp.not_super := not_super.B
58063632028SHaoyuan Feng    ptw_merge_resp
58163632028SHaoyuan Feng  }
58263632028SHaoyuan Feng
58363632028SHaoyuan Feng  def merge_ptwResp_to_sector_ptwResp(pte: PtwMergeResp) : PtwSectorResp = {
58463632028SHaoyuan Feng    assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!")
58563632028SHaoyuan Feng    val ptw_sector_resp = Wire(new PtwSectorResp)
58663632028SHaoyuan Feng    ptw_sector_resp.entry.tag := pte.entry(OHToUInt(pte.pteidx)).tag
58763632028SHaoyuan Feng    ptw_sector_resp.entry.asid := pte.entry(OHToUInt(pte.pteidx)).asid
588c3d5cfb3Speixiaokun    ptw_sector_resp.entry.vmid.map(_ := pte.entry(OHToUInt(pte.pteidx)).vmid.getOrElse(0.U))
58963632028SHaoyuan Feng    ptw_sector_resp.entry.ppn := pte.entry(OHToUInt(pte.pteidx)).ppn
590002c10a4SYanqin Li    ptw_sector_resp.entry.pbmt := pte.entry(OHToUInt(pte.pteidx)).pbmt
59163632028SHaoyuan Feng    ptw_sector_resp.entry.perm.map(_ := pte.entry(OHToUInt(pte.pteidx)).perm.getOrElse(0.U.asTypeOf(new PtePermBundle)))
5923ea4388cSHaoyuan Feng    ptw_sector_resp.entry.level.map(_ := pte.entry(OHToUInt(pte.pteidx)).level.getOrElse(0.U(log2Up(Level + 1).W)))
59363632028SHaoyuan Feng    ptw_sector_resp.entry.prefetch := pte.entry(OHToUInt(pte.pteidx)).prefetch
59463632028SHaoyuan Feng    ptw_sector_resp.entry.v := pte.entry(OHToUInt(pte.pteidx)).v
59563632028SHaoyuan Feng    ptw_sector_resp.af := pte.entry(OHToUInt(pte.pteidx)).af
59663632028SHaoyuan Feng    ptw_sector_resp.pf := pte.entry(OHToUInt(pte.pteidx)).pf
59763632028SHaoyuan Feng    ptw_sector_resp.addr_low := OHToUInt(pte.pteidx)
598b0fa7106SHaoyuan Feng    ptw_sector_resp.pteidx := pte.pteidx
59963632028SHaoyuan Feng    for (i <- 0 until tlbcontiguous) {
60063632028SHaoyuan Feng      val ppn_equal = pte.entry(i).ppn === pte.entry(OHToUInt(pte.pteidx)).ppn
601002c10a4SYanqin Li      val pbmt_equal = pte.entry(i).pbmt === pte.entry(OHToUInt(pte.pteidx)).pbmt
60263632028SHaoyuan Feng      val perm_equal = pte.entry(i).perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt === pte.entry(OHToUInt(pte.pteidx)).perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt
60363632028SHaoyuan Feng      val v_equal = pte.entry(i).v === pte.entry(OHToUInt(pte.pteidx)).v
60463632028SHaoyuan Feng      val af_equal = pte.entry(i).af === pte.entry(OHToUInt(pte.pteidx)).af
60563632028SHaoyuan Feng      val pf_equal = pte.entry(i).pf === pte.entry(OHToUInt(pte.pteidx)).pf
606002c10a4SYanqin Li      ptw_sector_resp.valididx(i) := (ppn_equal && pbmt_equal && perm_equal && v_equal && af_equal && pf_equal) || !pte.not_super
60763632028SHaoyuan Feng      ptw_sector_resp.ppn_low(i) := pte.entry(i).ppn_low
60863632028SHaoyuan Feng    }
60963632028SHaoyuan Feng    ptw_sector_resp.valididx(OHToUInt(pte.pteidx)) := true.B
61063632028SHaoyuan Feng    ptw_sector_resp
61163632028SHaoyuan Feng  }
61263632028SHaoyuan Feng
61392e3bfefSLemover  def outReady(source: UInt, port: Int): Bool = {
61445f43e6eSTang Haojin    MuxLookup(source, true.B)((0 until PtwWidth).map(i => i.U -> mergeArb(i).in(port).ready))
61592e3bfefSLemover  }
61692e3bfefSLemover
61792e3bfefSLemover  // debug info
61892e3bfefSLemover  for (i <- 0 until PtwWidth) {
61992e3bfefSLemover    XSDebug(p"[io.tlb(${i.U})] ${io.tlb(i)}\n")
62092e3bfefSLemover  }
6217797f035SbugGenerator  XSDebug(p"[sfence] ${io.sfence}\n")
62292e3bfefSLemover  XSDebug(p"[io.csr.tlb] ${io.csr.tlb}\n")
62392e3bfefSLemover
62492e3bfefSLemover  for (i <- 0 until PtwWidth) {
625935edac4STang Haojin    XSPerfAccumulate(s"req_count${i}", io.tlb(i).req(0).fire)
62692e3bfefSLemover    XSPerfAccumulate(s"req_blocked_count_${i}", io.tlb(i).req(0).valid && !io.tlb(i).req(0).ready)
62792e3bfefSLemover  }
62892e3bfefSLemover  XSPerfAccumulate(s"req_blocked_by_mq", arb1.io.out.valid && missQueue.io.out.valid)
62992e3bfefSLemover  for (i <- 0 until (MemReqWidth + 1)) {
63092e3bfefSLemover    XSPerfAccumulate(s"mem_req_util${i}", PopCount(waiting_resp) === i.U)
63192e3bfefSLemover  }
63292e3bfefSLemover  XSPerfAccumulate("mem_cycle", PopCount(waiting_resp) =/= 0.U)
633935edac4STang Haojin  XSPerfAccumulate("mem_count", mem.a.fire)
634dd7fe201SHaoyuan Feng  for (i <- 0 until PtwWidth) {
635eb4bf3f2Speixiaokun    XSPerfAccumulate(s"llptw_ppn_af${i}", mergeArb(i).in(outArbMqPort).valid && mergeArb(i).in(outArbMqPort).bits.s1.entry(OHToUInt(mergeArb(i).in(outArbMqPort).bits.s1.pteidx)).af && !llptw_out.bits.af)
636d61cd5eeSpeixiaokun    XSPerfAccumulate(s"access_fault${i}", io.tlb(i).resp.fire && io.tlb(i).resp.bits.s1.af)
637dd7fe201SHaoyuan Feng  }
63892e3bfefSLemover
63992e3bfefSLemover  // print configs
6403ea4388cSHaoyuan Feng  println(s"${l2tlbParams.name}: a ptw, a llptw with size ${l2tlbParams.llptwsize}, miss queue size ${MissQueueSize} l2:${l2tlbParams.l2Size} fa l1: nSets ${l2tlbParams.l1nSets} nWays ${l2tlbParams.l1nWays} l0: ${l2tlbParams.l0nSets} nWays ${l2tlbParams.l0nWays} blockBytes:${l2tlbParams.blockBytes}")
64192e3bfefSLemover
64292e3bfefSLemover  // time out assert
64392e3bfefSLemover  for (i <- 0 until MemReqWidth) {
64492e3bfefSLemover    TimeOutAssert(waiting_resp(i), timeOutThreshold, s"ptw mem resp time out wait_resp${i}")
64592e3bfefSLemover    TimeOutAssert(flush_latch(i), timeOutThreshold, s"ptw mem resp time out flush_latch${i}")
64692e3bfefSLemover  }
64792e3bfefSLemover
64892e3bfefSLemover
64992e3bfefSLemover  val perfEvents  = Seq(llptw, cache, ptw).flatMap(_.getPerfEvents)
65092e3bfefSLemover  generatePerfEvent()
6515afdf73cSHaoyuan Feng
652c686adcdSYinan Xu  val isWriteL1TlbTable = Constantin.createRecord(s"isWriteL1TlbTable$hartId")
653c686adcdSYinan Xu  val L1TlbTable = ChiselDB.createTable(s"L1Tlb_hart$hartId", new L1TlbDB)
6545afdf73cSHaoyuan Feng  val ITlbReqDB, DTlbReqDB, ITlbRespDB, DTlbRespDB = Wire(new L1TlbDB)
6555afdf73cSHaoyuan Feng  ITlbReqDB.vpn := io.tlb(0).req(0).bits.vpn
6565afdf73cSHaoyuan Feng  DTlbReqDB.vpn := io.tlb(1).req(0).bits.vpn
657d61cd5eeSpeixiaokun  ITlbRespDB.vpn := io.tlb(0).resp.bits.s1.entry.tag
658d61cd5eeSpeixiaokun  DTlbRespDB.vpn := io.tlb(1).resp.bits.s1.entry.tag
659da3bf434SMaxpicca-Li  L1TlbTable.log(ITlbReqDB, isWriteL1TlbTable.orR && io.tlb(0).req(0).fire, "ITlbReq", clock, reset)
660da3bf434SMaxpicca-Li  L1TlbTable.log(DTlbReqDB, isWriteL1TlbTable.orR && io.tlb(1).req(0).fire, "DTlbReq", clock, reset)
661da3bf434SMaxpicca-Li  L1TlbTable.log(ITlbRespDB, isWriteL1TlbTable.orR && io.tlb(0).resp.fire, "ITlbResp", clock, reset)
662da3bf434SMaxpicca-Li  L1TlbTable.log(DTlbRespDB, isWriteL1TlbTable.orR && io.tlb(1).resp.fire, "DTlbResp", clock, reset)
6635afdf73cSHaoyuan Feng
664c686adcdSYinan Xu  val isWritePageCacheTable = Constantin.createRecord(s"isWritePageCacheTable$hartId")
665c686adcdSYinan Xu  val PageCacheTable = ChiselDB.createTable(s"PageCache_hart$hartId", new PageCacheDB)
6665afdf73cSHaoyuan Feng  val PageCacheDB = Wire(new PageCacheDB)
6676979864eSXiaokun-Pei  PageCacheDB.vpn := Cat(cache.io.resp.bits.stage1.entry(0).tag, OHToUInt(cache.io.resp.bits.stage1.pteidx))
6685afdf73cSHaoyuan Feng  PageCacheDB.source := cache.io.resp.bits.req_info.source
6695afdf73cSHaoyuan Feng  PageCacheDB.bypassed := cache.io.resp.bits.bypassed
6705afdf73cSHaoyuan Feng  PageCacheDB.is_first := cache.io.resp.bits.isFirst
6716979864eSXiaokun-Pei  PageCacheDB.prefetched := cache.io.resp.bits.stage1.entry(0).prefetch
6725afdf73cSHaoyuan Feng  PageCacheDB.prefetch := cache.io.resp.bits.prefetch
6735afdf73cSHaoyuan Feng  PageCacheDB.l2Hit := cache.io.resp.bits.toFsm.l2Hit
6745afdf73cSHaoyuan Feng  PageCacheDB.l1Hit := cache.io.resp.bits.toFsm.l1Hit
6755afdf73cSHaoyuan Feng  PageCacheDB.hit := cache.io.resp.bits.hit
676da3bf434SMaxpicca-Li  PageCacheTable.log(PageCacheDB, isWritePageCacheTable.orR && cache.io.resp.fire, "PageCache", clock, reset)
6775afdf73cSHaoyuan Feng
678c686adcdSYinan Xu  val isWritePTWTable = Constantin.createRecord(s"isWritePTWTable$hartId")
679c686adcdSYinan Xu  val PTWTable = ChiselDB.createTable(s"PTW_hart$hartId", new PTWDB)
6805afdf73cSHaoyuan Feng  val PTWReqDB, PTWRespDB, LLPTWReqDB, LLPTWRespDB = Wire(new PTWDB)
6815afdf73cSHaoyuan Feng  PTWReqDB.vpn := ptw.io.req.bits.req_info.vpn
6825afdf73cSHaoyuan Feng  PTWReqDB.source := ptw.io.req.bits.req_info.source
6835afdf73cSHaoyuan Feng  PTWRespDB.vpn := ptw.io.refill.req_info.vpn
6845afdf73cSHaoyuan Feng  PTWRespDB.source := ptw.io.refill.req_info.source
6855afdf73cSHaoyuan Feng  LLPTWReqDB.vpn := llptw.io.in.bits.req_info.vpn
6865afdf73cSHaoyuan Feng  LLPTWReqDB.source := llptw.io.in.bits.req_info.source
6875afdf73cSHaoyuan Feng  LLPTWRespDB.vpn := llptw.io.mem.refill.vpn
6885afdf73cSHaoyuan Feng  LLPTWRespDB.source := llptw.io.mem.refill.source
689da3bf434SMaxpicca-Li  PTWTable.log(PTWReqDB, isWritePTWTable.orR && ptw.io.req.fire, "PTWReq", clock, reset)
690da3bf434SMaxpicca-Li  PTWTable.log(PTWRespDB, isWritePTWTable.orR && ptw.io.mem.resp.fire, "PTWResp", clock, reset)
691da3bf434SMaxpicca-Li  PTWTable.log(LLPTWReqDB, isWritePTWTable.orR && llptw.io.in.fire, "LLPTWReq", clock, reset)
692da3bf434SMaxpicca-Li  PTWTable.log(LLPTWRespDB, isWritePTWTable.orR && llptw.io.mem.resp.fire, "LLPTWResp", clock, reset)
6935afdf73cSHaoyuan Feng
694c686adcdSYinan Xu  val isWriteL2TlbMissQueueTable = Constantin.createRecord(s"isWriteL2TlbMissQueueTable$hartId")
695c686adcdSYinan Xu  val L2TlbMissQueueTable = ChiselDB.createTable(s"L2TlbMissQueue_hart$hartId", new L2TlbMissQueueDB)
6965afdf73cSHaoyuan Feng  val L2TlbMissQueueInDB, L2TlbMissQueueOutDB = Wire(new L2TlbMissQueueDB)
6976967f5d5Speixiaokun  L2TlbMissQueueInDB.vpn := missQueue.io.in.bits.req_info.vpn
6986967f5d5Speixiaokun  L2TlbMissQueueOutDB.vpn := missQueue.io.out.bits.req_info.vpn
699da3bf434SMaxpicca-Li  L2TlbMissQueueTable.log(L2TlbMissQueueInDB, isWriteL2TlbMissQueueTable.orR && missQueue.io.in.fire, "L2TlbMissQueueIn", clock, reset)
700da3bf434SMaxpicca-Li  L2TlbMissQueueTable.log(L2TlbMissQueueOutDB, isWriteL2TlbMissQueueTable.orR && missQueue.io.out.fire, "L2TlbMissQueueOut", clock, reset)
70192e3bfefSLemover}
70292e3bfefSLemover
7037797f035SbugGenerator/** BlockHelper, block missqueue, not to send too many req to cache
7047797f035SbugGenerator *  Parameter:
7057797f035SbugGenerator *    enable: enable BlockHelper, mq should not send too many reqs
7067797f035SbugGenerator *    start: when miss queue out fire and need, block miss queue's out
7077797f035SbugGenerator *    block: block miss queue's out
7087797f035SbugGenerator *    latency: last missqueue out's cache access latency
7097797f035SbugGenerator */
7107797f035SbugGeneratorclass BlockHelper(latency: Int)(implicit p: Parameters) extends XSModule {
7117797f035SbugGenerator  val io = IO(new Bundle {
7127797f035SbugGenerator    val enable = Input(Bool())
7137797f035SbugGenerator    val start = Input(Bool())
7147797f035SbugGenerator    val block = Output(Bool())
7157797f035SbugGenerator  })
7167797f035SbugGenerator
7177797f035SbugGenerator  val count = RegInit(0.U(log2Ceil(latency).W))
7187797f035SbugGenerator  val valid = RegInit(false.B)
7197797f035SbugGenerator  val work = RegInit(true.B)
7207797f035SbugGenerator
7217797f035SbugGenerator  io.block := valid
7227797f035SbugGenerator
7237797f035SbugGenerator  when (io.start && work) { valid := true.B }
7247797f035SbugGenerator  when (valid) { count := count + 1.U }
7257797f035SbugGenerator  when (count === (latency.U) || io.enable) {
7267797f035SbugGenerator    valid := false.B
7277797f035SbugGenerator    work := io.enable
7287797f035SbugGenerator    count := 0.U
7297797f035SbugGenerator  }
7307797f035SbugGenerator}
7317797f035SbugGenerator
73292e3bfefSLemoverclass PTEHelper() extends ExtModule {
73392e3bfefSLemover  val clock  = IO(Input(Clock()))
73492e3bfefSLemover  val enable = IO(Input(Bool()))
73592e3bfefSLemover  val satp   = IO(Input(UInt(64.W)))
73692e3bfefSLemover  val vpn    = IO(Input(UInt(64.W)))
73792e3bfefSLemover  val pte    = IO(Output(UInt(64.W)))
73892e3bfefSLemover  val level  = IO(Output(UInt(8.W)))
73992e3bfefSLemover  val pf     = IO(Output(UInt(8.W)))
74092e3bfefSLemover}
74192e3bfefSLemover
7425afdf73cSHaoyuan Fengclass PTWDelayN[T <: Data](gen: T, n: Int, flush: Bool) extends Module {
7435afdf73cSHaoyuan Feng  val io = IO(new Bundle() {
7445afdf73cSHaoyuan Feng    val in = Input(gen)
7455afdf73cSHaoyuan Feng    val out = Output(gen)
7465afdf73cSHaoyuan Feng    val ptwflush = Input(flush.cloneType)
7475afdf73cSHaoyuan Feng  })
7485afdf73cSHaoyuan Feng  val out = RegInit(VecInit(Seq.fill(n)(0.U.asTypeOf(gen))))
7495afdf73cSHaoyuan Feng  val t = RegInit(VecInit(Seq.fill(n)(0.U.asTypeOf(gen))))
7505afdf73cSHaoyuan Feng  out(0) := io.in
7515afdf73cSHaoyuan Feng  if (n == 1) {
7525afdf73cSHaoyuan Feng    io.out := out(0)
7535afdf73cSHaoyuan Feng  } else {
7545afdf73cSHaoyuan Feng    when (io.ptwflush) {
7555afdf73cSHaoyuan Feng      for (i <- 0 until n) {
7565afdf73cSHaoyuan Feng        t(i) := 0.U.asTypeOf(gen)
7575afdf73cSHaoyuan Feng        out(i) := 0.U.asTypeOf(gen)
7585afdf73cSHaoyuan Feng      }
7595afdf73cSHaoyuan Feng      io.out := 0.U.asTypeOf(gen)
7605afdf73cSHaoyuan Feng    } .otherwise {
7615afdf73cSHaoyuan Feng      for (i <- 1 until n) {
7625afdf73cSHaoyuan Feng        t(i-1) := out(i-1)
7635afdf73cSHaoyuan Feng        out(i) := t(i-1)
7645afdf73cSHaoyuan Feng      }
7655afdf73cSHaoyuan Feng      io.out := out(n-1)
7665afdf73cSHaoyuan Feng    }
7675afdf73cSHaoyuan Feng  }
7685afdf73cSHaoyuan Feng}
7695afdf73cSHaoyuan Feng
7705afdf73cSHaoyuan Fengobject PTWDelayN {
7715afdf73cSHaoyuan Feng  def apply[T <: Data](in: T, n: Int, flush: Bool): T = {
7725afdf73cSHaoyuan Feng    val delay = Module(new PTWDelayN(in.cloneType, n, flush))
7735afdf73cSHaoyuan Feng    delay.io.in := in
7745afdf73cSHaoyuan Feng    delay.io.ptwflush := flush
7755afdf73cSHaoyuan Feng    delay.io.out
7765afdf73cSHaoyuan Feng  }
7775afdf73cSHaoyuan Feng}
7785afdf73cSHaoyuan Feng
77992e3bfefSLemoverclass FakePTW()(implicit p: Parameters) extends XSModule with HasPtwConst {
78092e3bfefSLemover  val io = IO(new L2TLBIO)
7815afdf73cSHaoyuan Feng  val flush = VecInit(Seq.fill(PtwWidth)(false.B))
7825afdf73cSHaoyuan Feng  flush(0) := DelayN(io.sfence.valid || io.csr.tlb.satp.changed, itlbParams.fenceDelay)
7835afdf73cSHaoyuan Feng  flush(1) := DelayN(io.sfence.valid || io.csr.tlb.satp.changed, ldtlbParams.fenceDelay)
78492e3bfefSLemover  for (i <- 0 until PtwWidth) {
78592e3bfefSLemover    val helper = Module(new PTEHelper())
78692e3bfefSLemover    helper.clock := clock
78792e3bfefSLemover    helper.satp := io.csr.tlb.satp.ppn
7885afdf73cSHaoyuan Feng
7895afdf73cSHaoyuan Feng    if (coreParams.softPTWDelay == 1) {
7905afdf73cSHaoyuan Feng      helper.enable := io.tlb(i).req(0).fire
79192e3bfefSLemover      helper.vpn := io.tlb(i).req(0).bits.vpn
7925afdf73cSHaoyuan Feng    } else {
7935afdf73cSHaoyuan Feng      helper.enable := PTWDelayN(io.tlb(i).req(0).fire, coreParams.softPTWDelay - 1, flush(i))
7945afdf73cSHaoyuan Feng      helper.vpn := PTWDelayN(io.tlb(i).req(0).bits.vpn, coreParams.softPTWDelay - 1, flush(i))
7955afdf73cSHaoyuan Feng    }
7965afdf73cSHaoyuan Feng
79792e3bfefSLemover    val pte = helper.pte.asTypeOf(new PteBundle)
79892e3bfefSLemover    val level = helper.level
79992e3bfefSLemover    val pf = helper.pf
8005afdf73cSHaoyuan Feng    val empty = RegInit(true.B)
8015afdf73cSHaoyuan Feng    when (io.tlb(i).req(0).fire) {
8025afdf73cSHaoyuan Feng      empty := false.B
8035afdf73cSHaoyuan Feng    } .elsewhen (io.tlb(i).resp.fire || flush(i)) {
8045afdf73cSHaoyuan Feng      empty := true.B
8055afdf73cSHaoyuan Feng    }
80692e3bfefSLemover
8075afdf73cSHaoyuan Feng    io.tlb(i).req(0).ready := empty || io.tlb(i).resp.fire
8085afdf73cSHaoyuan Feng    io.tlb(i).resp.valid := PTWDelayN(io.tlb(i).req(0).fire, coreParams.softPTWDelay, flush(i))
80992e3bfefSLemover    assert(!io.tlb(i).resp.valid || io.tlb(i).resp.ready)
810d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.entry.tag := PTWDelayN(io.tlb(i).req(0).bits.vpn, coreParams.softPTWDelay, flush(i))
811002c10a4SYanqin Li    io.tlb(i).resp.bits.s1.entry.pbmt := pte.pbmt
812d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.entry.ppn := pte.ppn
813d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.entry.perm.map(_ := pte.getPerm())
814d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.entry.level.map(_ := level)
815d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.pf := pf
816d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.af := DontCare // TODO: implement it
817d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.entry.v := !pf
818d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.entry.prefetch := DontCare
819d61cd5eeSpeixiaokun    io.tlb(i).resp.bits.s1.entry.asid := io.csr.tlb.satp.asid
82092e3bfefSLemover  }
82192e3bfefSLemover}
82292e3bfefSLemover
82392e3bfefSLemoverclass L2TLBWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
82495e60e55STang Haojin  override def shouldBeInlined: Boolean = false
82592e3bfefSLemover  val useSoftPTW = coreParams.softPTW
82692e3bfefSLemover  val node = if (!useSoftPTW) TLIdentityNode() else null
82792e3bfefSLemover  val ptw = if (!useSoftPTW) LazyModule(new L2TLB()) else null
82892e3bfefSLemover  if (!useSoftPTW) {
82992e3bfefSLemover    node := ptw.node
83092e3bfefSLemover  }
83192e3bfefSLemover
832935edac4STang Haojin  class L2TLBWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents {
83392e3bfefSLemover    val io = IO(new L2TLBIO)
83492e3bfefSLemover    val perfEvents = if (useSoftPTW) {
83592e3bfefSLemover      val fake_ptw = Module(new FakePTW())
83692e3bfefSLemover      io <> fake_ptw.io
83792e3bfefSLemover      Seq()
83892e3bfefSLemover    }
83992e3bfefSLemover    else {
84092e3bfefSLemover        io <> ptw.module.io
84192e3bfefSLemover        ptw.module.getPerfEvents
84292e3bfefSLemover    }
84392e3bfefSLemover    generatePerfEvent()
84492e3bfefSLemover  }
845935edac4STang Haojin
846935edac4STang Haojin  lazy val module = new L2TLBWrapperImp(this)
84792e3bfefSLemover}
848