192e3bfefSLemover/*************************************************************************************** 292e3bfefSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 392e3bfefSLemover* Copyright (c) 2020-2021 Peng Cheng Laboratory 492e3bfefSLemover* 592e3bfefSLemover* XiangShan is licensed under Mulan PSL v2. 692e3bfefSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 792e3bfefSLemover* You may obtain a copy of Mulan PSL v2 at: 892e3bfefSLemover* http://license.coscl.org.cn/MulanPSL2 992e3bfefSLemover* 1092e3bfefSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1192e3bfefSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1292e3bfefSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1392e3bfefSLemover* 1492e3bfefSLemover* See the Mulan PSL v2 for more details. 1592e3bfefSLemover***************************************************************************************/ 1692e3bfefSLemover 1792e3bfefSLemoverpackage xiangshan.cache.mmu 1892e3bfefSLemover 1992e3bfefSLemoverimport chipsalliance.rocketchip.config.Parameters 2092e3bfefSLemoverimport chisel3._ 2192e3bfefSLemoverimport chisel3.experimental.ExtModule 2292e3bfefSLemoverimport chisel3.util._ 2392e3bfefSLemoverimport chisel3.internal.naming.chiselName 2492e3bfefSLemoverimport xiangshan._ 2592e3bfefSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 2692e3bfefSLemoverimport utils._ 273c02ee8fSwakafaimport utility._ 2892e3bfefSLemoverimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp} 2992e3bfefSLemoverimport freechips.rocketchip.tilelink._ 3092e3bfefSLemoverimport xiangshan.backend.fu.{PMP, PMPChecker, PMPReqBundle, PMPRespBundle} 3192e3bfefSLemoverimport xiangshan.backend.fu.util.HasCSRConst 329c26bab7SHaoyuan Fengimport difftest._ 3392e3bfefSLemover 3492e3bfefSLemoverclass L2TLB()(implicit p: Parameters) extends LazyModule with HasPtwConst { 3595e60e55STang Haojin override def shouldBeInlined: Boolean = false 3692e3bfefSLemover 3792e3bfefSLemover val node = TLClientNode(Seq(TLMasterPortParameters.v1( 3892e3bfefSLemover clients = Seq(TLMasterParameters.v1( 3992e3bfefSLemover "ptw", 4092e3bfefSLemover sourceId = IdRange(0, MemReqWidth) 41d2b20d1aSTang Haojin )), 42d2b20d1aSTang Haojin requestFields = Seq(ReqSourceField()) 4392e3bfefSLemover ))) 4492e3bfefSLemover 4592e3bfefSLemover lazy val module = new L2TLBImp(this) 4692e3bfefSLemover} 4792e3bfefSLemover 4892e3bfefSLemover@chiselName 4992e3bfefSLemoverclass L2TLBImp(outer: L2TLB)(implicit p: Parameters) extends PtwModule(outer) with HasCSRConst with HasPerfEvents { 5092e3bfefSLemover 5192e3bfefSLemover val (mem, edge) = outer.node.out.head 5292e3bfefSLemover 5392e3bfefSLemover val io = IO(new L2TLBIO) 5492e3bfefSLemover val difftestIO = IO(new Bundle() { 5592e3bfefSLemover val ptwResp = Output(Bool()) 5692e3bfefSLemover val ptwAddr = Output(UInt(64.W)) 5792e3bfefSLemover val ptwData = Output(Vec(4, UInt(64.W))) 5892e3bfefSLemover }) 5992e3bfefSLemover 6092e3bfefSLemover /* Ptw processes multiple requests 6192e3bfefSLemover * Divide Ptw procedure into two stages: cache access ; mem access if cache miss 6292e3bfefSLemover * miss queue itlb dtlb 6392e3bfefSLemover * | | | 6492e3bfefSLemover * ------arbiter------ 6592e3bfefSLemover * | 6692e3bfefSLemover * l1 - l2 - l3 - sp 6792e3bfefSLemover * | 6892e3bfefSLemover * ------------------------------------------- 6992e3bfefSLemover * miss | queue | hit 7092e3bfefSLemover * [][][][][][] | 7192e3bfefSLemover * | | 7292e3bfefSLemover * state machine accessing mem | 7392e3bfefSLemover * | | 7492e3bfefSLemover * ---------------arbiter--------------------- 7592e3bfefSLemover * | | 7692e3bfefSLemover * itlb dtlb 7792e3bfefSLemover */ 7892e3bfefSLemover 7992e3bfefSLemover difftestIO <> DontCare 8092e3bfefSLemover 817797f035SbugGenerator val sfence_tmp = DelayN(io.sfence, 1) 827797f035SbugGenerator val csr_tmp = DelayN(io.csr.tlb, 1) 837797f035SbugGenerator val sfence_dup = Seq.fill(8)(RegNext(sfence_tmp)) 847797f035SbugGenerator val csr_dup = Seq.fill(7)(RegNext(csr_tmp)) 857797f035SbugGenerator val satp = csr_dup(0).satp 867797f035SbugGenerator val priv = csr_dup(0).priv 877797f035SbugGenerator val flush = sfence_dup(0).valid || satp.changed 8892e3bfefSLemover 8992e3bfefSLemover val pmp = Module(new PMP()) 9092e3bfefSLemover val pmp_check = VecInit(Seq.fill(2)(Module(new PMPChecker(lgMaxSize = 3, sameCycle = true)).io)) 9192e3bfefSLemover pmp.io.distribute_csr := io.csr.distribute_csr 9292e3bfefSLemover pmp_check.foreach(_.check_env.apply(ModeS, pmp.io.pmp, pmp.io.pma)) 9392e3bfefSLemover 9492e3bfefSLemover val missQueue = Module(new L2TlbMissQueue) 9592e3bfefSLemover val cache = Module(new PtwCache) 9692e3bfefSLemover val ptw = Module(new PTW) 9792e3bfefSLemover val llptw = Module(new LLPTW) 987797f035SbugGenerator val blockmq = Module(new BlockHelper(3)) 9992e3bfefSLemover val arb1 = Module(new Arbiter(new PtwReq, PtwWidth)) 10092e3bfefSLemover val arb2 = Module(new Arbiter(new Bundle { 10192e3bfefSLemover val vpn = UInt(vpnLen.W) 10292e3bfefSLemover val source = UInt(bSourceWidth.W) 1039c503409SLemover }, if (l2tlbParams.enablePrefetch) 4 else 3)) 10463632028SHaoyuan Feng val outArb = (0 until PtwWidth).map(i => Module(new Arbiter(new PtwSectorResp, 1)).io) 10563632028SHaoyuan Feng val mergeArb = (0 until PtwWidth).map(i => Module(new Arbiter(new PtwMergeResp, 3)).io) 10692e3bfefSLemover val outArbCachePort = 0 10792e3bfefSLemover val outArbFsmPort = 1 10892e3bfefSLemover val outArbMqPort = 2 10992e3bfefSLemover 1109c503409SLemover // arb2 input port 1119c503409SLemover val InArbPTWPort = 0 1129c503409SLemover val InArbMissQueuePort = 1 1139c503409SLemover val InArbTlbPort = 2 1149c503409SLemover val InArbPrefetchPort = 3 11592e3bfefSLemover // NOTE: when cache out but miss and ptw doesnt accept, 11692e3bfefSLemover arb1.io.in <> VecInit(io.tlb.map(_.req(0))) 1179c503409SLemover arb1.io.out.ready := arb2.io.in(InArbTlbPort).ready 11892e3bfefSLemover 1199c503409SLemover arb2.io.in(InArbPTWPort).valid := ptw.io.llptw.valid 1209c503409SLemover arb2.io.in(InArbPTWPort).bits.vpn := ptw.io.llptw.bits.req_info.vpn 1219c503409SLemover arb2.io.in(InArbPTWPort).bits.source := ptw.io.llptw.bits.req_info.source 1229c503409SLemover ptw.io.llptw.ready := arb2.io.in(InArbPTWPort).ready 12392e3bfefSLemover block_decoupled(missQueue.io.out, arb2.io.in(InArbMissQueuePort), !ptw.io.req.ready) 1247797f035SbugGenerator 12592e3bfefSLemover arb2.io.in(InArbTlbPort).valid := arb1.io.out.valid 12692e3bfefSLemover arb2.io.in(InArbTlbPort).bits.vpn := arb1.io.out.bits.vpn 12792e3bfefSLemover arb2.io.in(InArbTlbPort).bits.source := arb1.io.chosen 12892e3bfefSLemover if (l2tlbParams.enablePrefetch) { 12992e3bfefSLemover val prefetch = Module(new L2TlbPrefetch()) 13092e3bfefSLemover val recv = cache.io.resp 13192e3bfefSLemover // NOTE: 1. prefetch doesn't gen prefetch 2. req from mq doesn't gen prefetch 13292e3bfefSLemover // NOTE: 1. miss req gen prefetch 2. hit but prefetched gen prefetch 13392e3bfefSLemover prefetch.io.in.valid := recv.fire() && !from_pre(recv.bits.req_info.source) && (!recv.bits.hit || 13492e3bfefSLemover recv.bits.prefetch) && recv.bits.isFirst 13592e3bfefSLemover prefetch.io.in.bits.vpn := recv.bits.req_info.vpn 1367797f035SbugGenerator prefetch.io.sfence := sfence_dup(0) 1377797f035SbugGenerator prefetch.io.csr := csr_dup(0) 13892e3bfefSLemover arb2.io.in(InArbPrefetchPort) <> prefetch.io.out 1395afdf73cSHaoyuan Feng 140da3bf434SMaxpicca-Li val isWriteL2TlbPrefetchTable = WireInit(Constantin.createRecord("isWriteL2TlbPrefetchTable" + p(XSCoreParamsKey).HartId.toString)) 1415afdf73cSHaoyuan Feng val L2TlbPrefetchTable = ChiselDB.createTable("L2TlbPrefetch_hart" + p(XSCoreParamsKey).HartId.toString, new L2TlbPrefetchDB) 1425afdf73cSHaoyuan Feng val L2TlbPrefetchDB = Wire(new L2TlbPrefetchDB) 1435afdf73cSHaoyuan Feng L2TlbPrefetchDB.vpn := prefetch.io.out.bits.vpn 144da3bf434SMaxpicca-Li L2TlbPrefetchTable.log(L2TlbPrefetchDB, isWriteL2TlbPrefetchTable.orR && prefetch.io.out.fire, "L2TlbPrefetch", clock, reset) 14592e3bfefSLemover } 14692e3bfefSLemover arb2.io.out.ready := cache.io.req.ready 14792e3bfefSLemover 1487797f035SbugGenerator 1497797f035SbugGenerator val mq_arb = Module(new Arbiter(new L2TlbInnerBundle, 2)) 1507797f035SbugGenerator mq_arb.io.in(0).valid := cache.io.resp.valid && !cache.io.resp.bits.hit && 1517797f035SbugGenerator (!cache.io.resp.bits.toFsm.l2Hit || cache.io.resp.bits.bypassed) && 1527797f035SbugGenerator !from_pre(cache.io.resp.bits.req_info.source) && 1537797f035SbugGenerator (cache.io.resp.bits.bypassed || cache.io.resp.bits.isFirst || !ptw.io.req.ready) 1547797f035SbugGenerator mq_arb.io.in(0).bits := cache.io.resp.bits.req_info 1557797f035SbugGenerator mq_arb.io.in(1) <> llptw.io.cache 1567797f035SbugGenerator missQueue.io.in <> mq_arb.io.out 1577797f035SbugGenerator missQueue.io.sfence := sfence_dup(6) 1587797f035SbugGenerator missQueue.io.csr := csr_dup(5) 1597797f035SbugGenerator 1607797f035SbugGenerator blockmq.io.start := missQueue.io.out.fire 1617797f035SbugGenerator blockmq.io.enable := ptw.io.req.fire() 1627797f035SbugGenerator 1639c503409SLemover llptw.io.in.valid := cache.io.resp.valid && !cache.io.resp.bits.hit && cache.io.resp.bits.toFsm.l2Hit && !cache.io.resp.bits.bypassed 1649c503409SLemover llptw.io.in.bits.req_info := cache.io.resp.bits.req_info 1659c503409SLemover llptw.io.in.bits.ppn := cache.io.resp.bits.toFsm.ppn 1667797f035SbugGenerator llptw.io.sfence := sfence_dup(1) 1677797f035SbugGenerator llptw.io.csr := csr_dup(1) 16892e3bfefSLemover 16992e3bfefSLemover cache.io.req.valid := arb2.io.out.valid 17092e3bfefSLemover cache.io.req.bits.req_info.vpn := arb2.io.out.bits.vpn 17192e3bfefSLemover cache.io.req.bits.req_info.source := arb2.io.out.bits.source 17292e3bfefSLemover cache.io.req.bits.isFirst := arb2.io.chosen =/= InArbMissQueuePort.U 1731f4a7c0cSLemover cache.io.req.bits.bypassed.map(_ := false.B) 1747797f035SbugGenerator cache.io.sfence := sfence_dup(2) 1757797f035SbugGenerator cache.io.csr := csr_dup(2) 1767797f035SbugGenerator cache.io.sfence_dup.zip(sfence_dup.drop(2).take(4)).map(s => s._1 := s._2) 1777797f035SbugGenerator cache.io.csr_dup.zip(csr_dup.drop(2).take(3)).map(c => c._1 := c._2) 17892e3bfefSLemover cache.io.resp.ready := Mux(cache.io.resp.bits.hit, 17992e3bfefSLemover outReady(cache.io.resp.bits.req_info.source, outArbCachePort), 1809c503409SLemover Mux(cache.io.resp.bits.toFsm.l2Hit && !cache.io.resp.bits.bypassed, llptw.io.in.ready, 1817797f035SbugGenerator Mux(cache.io.resp.bits.bypassed || cache.io.resp.bits.isFirst, mq_arb.io.in(0).ready, mq_arb.io.in(0).ready || ptw.io.req.ready))) 18292e3bfefSLemover 18392e3bfefSLemover // NOTE: missQueue req has higher priority 1847797f035SbugGenerator ptw.io.req.valid := cache.io.resp.valid && !cache.io.resp.bits.hit && !cache.io.resp.bits.toFsm.l2Hit && 1857797f035SbugGenerator !cache.io.resp.bits.bypassed && 1867797f035SbugGenerator !cache.io.resp.bits.isFirst 18792e3bfefSLemover ptw.io.req.bits.req_info := cache.io.resp.bits.req_info 18892e3bfefSLemover ptw.io.req.bits.l1Hit := cache.io.resp.bits.toFsm.l1Hit 18992e3bfefSLemover ptw.io.req.bits.ppn := cache.io.resp.bits.toFsm.ppn 1907797f035SbugGenerator ptw.io.sfence := sfence_dup(7) 1917797f035SbugGenerator ptw.io.csr := csr_dup(6) 19292e3bfefSLemover ptw.io.resp.ready := outReady(ptw.io.resp.bits.source, outArbFsmPort) 19392e3bfefSLemover 19492e3bfefSLemover // mem req 19592e3bfefSLemover def blockBytes_align(addr: UInt) = { 19692e3bfefSLemover Cat(addr(PAddrBits - 1, log2Up(l2tlbParams.blockBytes)), 0.U(log2Up(l2tlbParams.blockBytes).W)) 19792e3bfefSLemover } 19892e3bfefSLemover def addr_low_from_vpn(vpn: UInt) = { 19992e3bfefSLemover vpn(log2Ceil(l2tlbParams.blockBytes)-log2Ceil(XLEN/8)-1, 0) 20092e3bfefSLemover } 20192e3bfefSLemover def addr_low_from_paddr(paddr: UInt) = { 20292e3bfefSLemover paddr(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 20392e3bfefSLemover } 20492e3bfefSLemover def from_missqueue(id: UInt) = { 20592e3bfefSLemover (id =/= l2tlbParams.llptwsize.U) 20692e3bfefSLemover } 20792e3bfefSLemover val waiting_resp = RegInit(VecInit(Seq.fill(MemReqWidth)(false.B))) 20892e3bfefSLemover val flush_latch = RegInit(VecInit(Seq.fill(MemReqWidth)(false.B))) 20992e3bfefSLemover for (i <- waiting_resp.indices) { 21092e3bfefSLemover assert(!flush_latch(i) || waiting_resp(i)) // when sfence_latch wait for mem resp, waiting_resp should be true 21192e3bfefSLemover } 21292e3bfefSLemover 21392e3bfefSLemover val llptw_out = llptw.io.out 21492e3bfefSLemover val llptw_mem = llptw.io.mem 21592e3bfefSLemover llptw_mem.req_mask := waiting_resp.take(l2tlbParams.llptwsize) 21692e3bfefSLemover ptw.io.mem.mask := waiting_resp.last 21792e3bfefSLemover 21892e3bfefSLemover val mem_arb = Module(new Arbiter(new L2TlbMemReqBundle(), 2)) 21992e3bfefSLemover mem_arb.io.in(0) <> ptw.io.mem.req 22092e3bfefSLemover mem_arb.io.in(1) <> llptw_mem.req 22192e3bfefSLemover mem_arb.io.out.ready := mem.a.ready && !flush 22292e3bfefSLemover 2231f4a7c0cSLemover // assert, should not send mem access at same addr for twice. 2247797f035SbugGenerator val last_resp_vpn = RegEnable(cache.io.refill.bits.req_info_dup(0).vpn, cache.io.refill.valid) 2257797f035SbugGenerator val last_resp_level = RegEnable(cache.io.refill.bits.level_dup(0), cache.io.refill.valid) 2261f4a7c0cSLemover val last_resp_v = RegInit(false.B) 227dd7fe201SHaoyuan Feng val last_has_invalid = !Cat(cache.io.refill.bits.ptes.asTypeOf(Vec(blockBits/XLEN, UInt(XLEN.W))).map(a => a(0))).andR || cache.io.refill.bits.sel_pte_dup(0).asTypeOf(new PteBundle).isAf() 2281f4a7c0cSLemover when (cache.io.refill.valid) { last_resp_v := !last_has_invalid} 2291f4a7c0cSLemover when (flush) { last_resp_v := false.B } 2301f4a7c0cSLemover XSError(last_resp_v && cache.io.refill.valid && 2317797f035SbugGenerator (cache.io.refill.bits.req_info_dup(0).vpn === last_resp_vpn) && 2327797f035SbugGenerator (cache.io.refill.bits.level_dup(0) === last_resp_level), 2331f4a7c0cSLemover "l2tlb should not access mem at same addr for twice") 2341f4a7c0cSLemover // ATTENTION: this may wronngly assert when: a ptes is l2, last part is valid, 2351f4a7c0cSLemover // but the current part is invalid, so one more mem access happened 2361f4a7c0cSLemover // If this happened, remove the assert. 2371f4a7c0cSLemover 23892e3bfefSLemover val req_addr_low = Reg(Vec(MemReqWidth, UInt((log2Up(l2tlbParams.blockBytes)-log2Up(XLEN/8)).W))) 23992e3bfefSLemover 24092e3bfefSLemover when (llptw.io.in.fire()) { 24192e3bfefSLemover // when enq miss queue, set the req_addr_low to receive the mem resp data part 24292e3bfefSLemover req_addr_low(llptw_mem.enq_ptr) := addr_low_from_vpn(llptw.io.in.bits.req_info.vpn) 24392e3bfefSLemover } 24492e3bfefSLemover when (mem_arb.io.out.fire()) { 24592e3bfefSLemover req_addr_low(mem_arb.io.out.bits.id) := addr_low_from_paddr(mem_arb.io.out.bits.addr) 24692e3bfefSLemover waiting_resp(mem_arb.io.out.bits.id) := true.B 24792e3bfefSLemover } 24892e3bfefSLemover // mem read 24992e3bfefSLemover val memRead = edge.Get( 25092e3bfefSLemover fromSource = mem_arb.io.out.bits.id, 25192e3bfefSLemover // toAddress = memAddr(log2Up(CacheLineSize / 2 / 8) - 1, 0), 25292e3bfefSLemover toAddress = blockBytes_align(mem_arb.io.out.bits.addr), 25392e3bfefSLemover lgSize = log2Up(l2tlbParams.blockBytes).U 25492e3bfefSLemover )._2 25592e3bfefSLemover mem.a.bits := memRead 25692e3bfefSLemover mem.a.valid := mem_arb.io.out.valid && !flush 257d2b20d1aSTang Haojin mem.a.bits.user.lift(ReqSourceKey).foreach(_ := MemReqSource.PTW.id.U) 25892e3bfefSLemover mem.d.ready := true.B 25992e3bfefSLemover // mem -> data buffer 26092e3bfefSLemover val refill_data = Reg(Vec(blockBits / l1BusDataWidth, UInt(l1BusDataWidth.W))) 26192e3bfefSLemover val refill_helper = edge.firstlastHelper(mem.d.bits, mem.d.fire()) 26292e3bfefSLemover val mem_resp_done = refill_helper._3 26392e3bfefSLemover val mem_resp_from_mq = from_missqueue(mem.d.bits.source) 26492e3bfefSLemover when (mem.d.valid) { 26592e3bfefSLemover assert(mem.d.bits.source <= l2tlbParams.llptwsize.U) 26692e3bfefSLemover refill_data(refill_helper._4) := mem.d.bits.data 26792e3bfefSLemover } 2687797f035SbugGenerator // refill_data_tmp is the wire fork of refill_data, but one cycle earlier 2697797f035SbugGenerator val refill_data_tmp = WireInit(refill_data) 2707797f035SbugGenerator refill_data_tmp(refill_helper._4) := mem.d.bits.data 2717797f035SbugGenerator 27292e3bfefSLemover // save only one pte for each id 27392e3bfefSLemover // (miss queue may can't resp to tlb with low latency, it should have highest priority, but diffcult to design cache) 27492e3bfefSLemover val resp_pte = VecInit((0 until MemReqWidth).map(i => 2757797f035SbugGenerator if (i == l2tlbParams.llptwsize) {RegEnable(get_part(refill_data_tmp, req_addr_low(i)), mem_resp_done && !mem_resp_from_mq) } 27692e3bfefSLemover else { DataHoldBypass(get_part(refill_data, req_addr_low(i)), llptw_mem.buffer_it(i)) } 2777797f035SbugGenerator // llptw could not use refill_data_tmp, because enq bypass's result works at next cycle 27892e3bfefSLemover )) 27992e3bfefSLemover 28063632028SHaoyuan Feng // save eight ptes for each id when sector tlb 28163632028SHaoyuan Feng // (miss queue may can't resp to tlb with low latency, it should have highest priority, but diffcult to design cache) 28263632028SHaoyuan Feng val resp_pte_sector = VecInit((0 until MemReqWidth).map(i => 28363632028SHaoyuan Feng if (i == l2tlbParams.llptwsize) {RegEnable(refill_data_tmp, mem_resp_done && !mem_resp_from_mq) } 28463632028SHaoyuan Feng else { DataHoldBypass(refill_data, llptw_mem.buffer_it(i)) } 28563632028SHaoyuan Feng // llptw could not use refill_data_tmp, because enq bypass's result works at next cycle 28663632028SHaoyuan Feng )) 28763632028SHaoyuan Feng 28892e3bfefSLemover // mem -> miss queue 28992e3bfefSLemover llptw_mem.resp.valid := mem_resp_done && mem_resp_from_mq 2907797f035SbugGenerator llptw_mem.resp.bits.id := DataHoldBypass(mem.d.bits.source, mem.d.valid) 29192e3bfefSLemover // mem -> ptw 29292e3bfefSLemover ptw.io.mem.req.ready := mem.a.ready 29392e3bfefSLemover ptw.io.mem.resp.valid := mem_resp_done && !mem_resp_from_mq 29492e3bfefSLemover ptw.io.mem.resp.bits := resp_pte.last 29592e3bfefSLemover // mem -> cache 2967797f035SbugGenerator val refill_from_mq = mem_resp_from_mq 2977797f035SbugGenerator val refill_level = Mux(refill_from_mq, 2.U, RegEnable(ptw.io.refill.level, init = 0.U, ptw.io.mem.req.fire())) 2987797f035SbugGenerator val refill_valid = mem_resp_done && !flush && !flush_latch(mem.d.bits.source) 2997797f035SbugGenerator 3007797f035SbugGenerator cache.io.refill.valid := RegNext(refill_valid, false.B) 30192e3bfefSLemover cache.io.refill.bits.ptes := refill_data.asUInt 3027797f035SbugGenerator cache.io.refill.bits.req_info_dup.map(_ := RegEnable(Mux(refill_from_mq, llptw_mem.refill, ptw.io.refill.req_info), refill_valid)) 3037797f035SbugGenerator cache.io.refill.bits.level_dup.map(_ := RegEnable(refill_level, refill_valid)) 3047797f035SbugGenerator cache.io.refill.bits.levelOH(refill_level, refill_valid) 3057797f035SbugGenerator cache.io.refill.bits.sel_pte_dup.map(_ := RegNext(sel_data(refill_data_tmp.asUInt, req_addr_low(mem.d.bits.source)))) 30692e3bfefSLemover 3079c26bab7SHaoyuan Feng if (env.EnableDifftest) { 3089c26bab7SHaoyuan Feng val difftest_ptw_addr = RegInit(VecInit(Seq.fill(MemReqWidth)(0.U(PAddrBits.W)))) 3099c26bab7SHaoyuan Feng when (mem.a.valid) { 3109c26bab7SHaoyuan Feng difftest_ptw_addr(mem.a.bits.source) := mem.a.bits.address 3119c26bab7SHaoyuan Feng } 3129c26bab7SHaoyuan Feng 313*a0c65233SYinan Xu val difftest = DifftestModule(new DiffRefillEvent, dontCare = true) 3147d45a146SYinan Xu difftest.coreid := p(XSCoreParamsKey).HartId.asUInt 3157d45a146SYinan Xu difftest.index := 2.U 3167d45a146SYinan Xu difftest.valid := cache.io.refill.valid 3177d45a146SYinan Xu difftest.addr := difftest_ptw_addr(RegNext(mem.d.bits.source)) 3187d45a146SYinan Xu difftest.data := refill_data.asTypeOf(difftest.data) 3199c26bab7SHaoyuan Feng } 3209c26bab7SHaoyuan Feng 3215ab1b84dSHaoyuan Feng if (env.EnableDifftest) { 3225ab1b84dSHaoyuan Feng for (i <- 0 until PtwWidth) { 3237d45a146SYinan Xu val difftest = DifftestModule(new DiffL2TLBEvent) 3247d45a146SYinan Xu difftest.coreid := p(XSCoreParamsKey).HartId.asUInt 3257d45a146SYinan Xu difftest.valid := io.tlb(i).resp.fire && !io.tlb(i).resp.bits.af 3267d45a146SYinan Xu difftest.index := i.U 3277d45a146SYinan Xu difftest.satp := io.csr.tlb.satp.ppn 3287d45a146SYinan Xu difftest.vpn := Cat(io.tlb(i).resp.bits.entry.tag, 0.U(sectortlbwidth.W)) 32963632028SHaoyuan Feng for (j <- 0 until tlbcontiguous) { 3307d45a146SYinan Xu difftest.ppn(j) := Cat(io.tlb(i).resp.bits.entry.ppn, io.tlb(i).resp.bits.ppn_low(j)) 3317d45a146SYinan Xu difftest.valididx(j) := io.tlb(i).resp.bits.valididx(j) 33263632028SHaoyuan Feng } 3337d45a146SYinan Xu difftest.perm := io.tlb(i).resp.bits.entry.perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt 3347d45a146SYinan Xu difftest.level := io.tlb(i).resp.bits.entry.level.getOrElse(0.U.asUInt) 3357d45a146SYinan Xu difftest.pf := io.tlb(i).resp.bits.pf 3365ab1b84dSHaoyuan Feng } 3375ab1b84dSHaoyuan Feng } 3385ab1b84dSHaoyuan Feng 33992e3bfefSLemover // pmp 34092e3bfefSLemover pmp_check(0).req <> ptw.io.pmp.req 34192e3bfefSLemover ptw.io.pmp.resp <> pmp_check(0).resp 34292e3bfefSLemover pmp_check(1).req <> llptw.io.pmp.req 34392e3bfefSLemover llptw.io.pmp.resp <> pmp_check(1).resp 34492e3bfefSLemover 34592e3bfefSLemover llptw_out.ready := outReady(llptw_out.bits.req_info.source, outArbMqPort) 34663632028SHaoyuan Feng 34763632028SHaoyuan Feng // Timing: Maybe need to do some optimization or even add one more cycle 34892e3bfefSLemover for (i <- 0 until PtwWidth) { 34963632028SHaoyuan Feng mergeArb(i).in(outArbCachePort).valid := cache.io.resp.valid && cache.io.resp.bits.hit && cache.io.resp.bits.req_info.source===i.U 35063632028SHaoyuan Feng mergeArb(i).in(outArbCachePort).bits := cache.io.resp.bits.toTlb 35163632028SHaoyuan Feng mergeArb(i).in(outArbFsmPort).valid := ptw.io.resp.valid && ptw.io.resp.bits.source===i.U 35263632028SHaoyuan Feng mergeArb(i).in(outArbFsmPort).bits := ptw.io.resp.bits.resp 35363632028SHaoyuan Feng mergeArb(i).in(outArbMqPort).valid := llptw_out.valid && llptw_out.bits.req_info.source===i.U 35463632028SHaoyuan Feng mergeArb(i).in(outArbMqPort).bits := contiguous_pte_to_merge_ptwResp(resp_pte_sector(llptw_out.bits.id).asUInt, llptw_out.bits.req_info.vpn, llptw_out.bits.af, true) 35563632028SHaoyuan Feng mergeArb(i).out.ready := outArb(i).in(0).ready 35663632028SHaoyuan Feng } 35763632028SHaoyuan Feng 35863632028SHaoyuan Feng for (i <- 0 until PtwWidth) { 35963632028SHaoyuan Feng outArb(i).in(0).valid := mergeArb(i).out.valid 36063632028SHaoyuan Feng outArb(i).in(0).bits := merge_ptwResp_to_sector_ptwResp(mergeArb(i).out.bits) 36192e3bfefSLemover } 36292e3bfefSLemover 36392e3bfefSLemover // io.tlb.map(_.resp) <> outArb.map(_.out) 36492e3bfefSLemover io.tlb.map(_.resp).zip(outArb.map(_.out)).map{ 36592e3bfefSLemover case (resp, out) => resp <> out 36692e3bfefSLemover } 36792e3bfefSLemover 36892e3bfefSLemover // sfence 36992e3bfefSLemover when (flush) { 37092e3bfefSLemover for (i <- 0 until MemReqWidth) { 37192e3bfefSLemover when (waiting_resp(i)) { 37292e3bfefSLemover flush_latch(i) := true.B 37392e3bfefSLemover } 37492e3bfefSLemover } 37592e3bfefSLemover } 37692e3bfefSLemover // mem -> control signal 37792e3bfefSLemover // waiting_resp and sfence_latch will be reset when mem_resp_done 37892e3bfefSLemover when (mem_resp_done) { 37992e3bfefSLemover waiting_resp(mem.d.bits.source) := false.B 38092e3bfefSLemover flush_latch(mem.d.bits.source) := false.B 38192e3bfefSLemover } 38292e3bfefSLemover 38392e3bfefSLemover def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 38492e3bfefSLemover sink.valid := source.valid && !block_signal 38592e3bfefSLemover source.ready := sink.ready && !block_signal 38692e3bfefSLemover sink.bits := source.bits 38792e3bfefSLemover } 38892e3bfefSLemover 38992e3bfefSLemover def get_part(data: Vec[UInt], index: UInt): UInt = { 39092e3bfefSLemover val inner_data = data.asTypeOf(Vec(data.getWidth / XLEN, UInt(XLEN.W))) 39192e3bfefSLemover inner_data(index) 39292e3bfefSLemover } 39392e3bfefSLemover 39492e3bfefSLemover def pte_to_ptwResp(pte: UInt, vpn: UInt, af: Bool, af_first: Boolean) : PtwResp = { 39592e3bfefSLemover val pte_in = pte.asTypeOf(new PteBundle()) 39692e3bfefSLemover val ptw_resp = Wire(new PtwResp()) 39792e3bfefSLemover ptw_resp.entry.ppn := pte_in.ppn 39892e3bfefSLemover ptw_resp.entry.level.map(_ := 2.U) 39992e3bfefSLemover ptw_resp.entry.perm.map(_ := pte_in.getPerm()) 40092e3bfefSLemover ptw_resp.entry.tag := vpn 40192e3bfefSLemover ptw_resp.pf := (if (af_first) !af else true.B) && pte_in.isPf(2.U) 4020d94d540SHaoyuan Feng ptw_resp.af := (if (!af_first) pte_in.isPf(2.U) else true.B) && (af || pte_in.isAf()) 40392e3bfefSLemover ptw_resp.entry.v := !ptw_resp.pf 40492e3bfefSLemover ptw_resp.entry.prefetch := DontCare 40592e3bfefSLemover ptw_resp.entry.asid := satp.asid 40692e3bfefSLemover ptw_resp 40792e3bfefSLemover } 40892e3bfefSLemover 40963632028SHaoyuan Feng // not_super means that this is a normal page 41063632028SHaoyuan Feng // valididx(i) will be all true when super page to be convenient for l1 tlb matching 41163632028SHaoyuan Feng def contiguous_pte_to_merge_ptwResp(pte: UInt, vpn: UInt, af: Bool, af_first: Boolean, not_super: Boolean = true) : PtwMergeResp = { 41263632028SHaoyuan Feng assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 41363632028SHaoyuan Feng val ptw_merge_resp = Wire(new PtwMergeResp()) 41463632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 41563632028SHaoyuan Feng val pte_in = pte(64 * i + 63, 64 * i).asTypeOf(new PteBundle()) 41663632028SHaoyuan Feng val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true)) 41763632028SHaoyuan Feng ptw_resp.ppn := pte_in.ppn(ppnLen - 1, sectortlbwidth) 41863632028SHaoyuan Feng ptw_resp.ppn_low := pte_in.ppn(sectortlbwidth - 1, 0) 41963632028SHaoyuan Feng ptw_resp.level.map(_ := 2.U) 42063632028SHaoyuan Feng ptw_resp.perm.map(_ := pte_in.getPerm()) 42163632028SHaoyuan Feng ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 42263632028SHaoyuan Feng ptw_resp.pf := (if (af_first) !af else true.B) && pte_in.isPf(2.U) 42363632028SHaoyuan Feng ptw_resp.af := (if (!af_first) pte_in.isPf(2.U) else true.B) && (af || pte_in.isAf()) 42463632028SHaoyuan Feng ptw_resp.v := !ptw_resp.pf 42563632028SHaoyuan Feng ptw_resp.prefetch := DontCare 42663632028SHaoyuan Feng ptw_resp.asid := satp.asid 42763632028SHaoyuan Feng ptw_merge_resp.entry(i) := ptw_resp 42863632028SHaoyuan Feng } 42963632028SHaoyuan Feng ptw_merge_resp.pteidx := UIntToOH(vpn(sectortlbwidth - 1, 0)).asBools 43063632028SHaoyuan Feng ptw_merge_resp.not_super := not_super.B 43163632028SHaoyuan Feng ptw_merge_resp 43263632028SHaoyuan Feng } 43363632028SHaoyuan Feng 43463632028SHaoyuan Feng def merge_ptwResp_to_sector_ptwResp(pte: PtwMergeResp) : PtwSectorResp = { 43563632028SHaoyuan Feng assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 43663632028SHaoyuan Feng val ptw_sector_resp = Wire(new PtwSectorResp) 43763632028SHaoyuan Feng ptw_sector_resp.entry.tag := pte.entry(OHToUInt(pte.pteidx)).tag 43863632028SHaoyuan Feng ptw_sector_resp.entry.asid := pte.entry(OHToUInt(pte.pteidx)).asid 43963632028SHaoyuan Feng ptw_sector_resp.entry.ppn := pte.entry(OHToUInt(pte.pteidx)).ppn 44063632028SHaoyuan Feng ptw_sector_resp.entry.perm.map(_ := pte.entry(OHToUInt(pte.pteidx)).perm.getOrElse(0.U.asTypeOf(new PtePermBundle))) 44163632028SHaoyuan Feng ptw_sector_resp.entry.level.map(_ := pte.entry(OHToUInt(pte.pteidx)).level.getOrElse(0.U(2.W))) 44263632028SHaoyuan Feng ptw_sector_resp.entry.prefetch := pte.entry(OHToUInt(pte.pteidx)).prefetch 44363632028SHaoyuan Feng ptw_sector_resp.entry.v := pte.entry(OHToUInt(pte.pteidx)).v 44463632028SHaoyuan Feng ptw_sector_resp.af := pte.entry(OHToUInt(pte.pteidx)).af 44563632028SHaoyuan Feng ptw_sector_resp.pf := pte.entry(OHToUInt(pte.pteidx)).pf 44663632028SHaoyuan Feng ptw_sector_resp.addr_low := OHToUInt(pte.pteidx) 447b0fa7106SHaoyuan Feng ptw_sector_resp.pteidx := pte.pteidx 44863632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 44963632028SHaoyuan Feng val ppn_equal = pte.entry(i).ppn === pte.entry(OHToUInt(pte.pteidx)).ppn 45063632028SHaoyuan Feng val perm_equal = pte.entry(i).perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt === pte.entry(OHToUInt(pte.pteidx)).perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt 45163632028SHaoyuan Feng val v_equal = pte.entry(i).v === pte.entry(OHToUInt(pte.pteidx)).v 45263632028SHaoyuan Feng val af_equal = pte.entry(i).af === pte.entry(OHToUInt(pte.pteidx)).af 45363632028SHaoyuan Feng val pf_equal = pte.entry(i).pf === pte.entry(OHToUInt(pte.pteidx)).pf 45463632028SHaoyuan Feng ptw_sector_resp.valididx(i) := (ppn_equal && perm_equal && v_equal && af_equal && pf_equal) || !pte.not_super 45563632028SHaoyuan Feng ptw_sector_resp.ppn_low(i) := pte.entry(i).ppn_low 45663632028SHaoyuan Feng } 45763632028SHaoyuan Feng ptw_sector_resp.valididx(OHToUInt(pte.pteidx)) := true.B 45863632028SHaoyuan Feng ptw_sector_resp 45963632028SHaoyuan Feng } 46063632028SHaoyuan Feng 46192e3bfefSLemover def outReady(source: UInt, port: Int): Bool = { 46292e3bfefSLemover MuxLookup(source, true.B, 46363632028SHaoyuan Feng (0 until PtwWidth).map(i => i.U -> mergeArb(i).in(port).ready)) 46492e3bfefSLemover } 46592e3bfefSLemover 46692e3bfefSLemover // debug info 46792e3bfefSLemover for (i <- 0 until PtwWidth) { 46892e3bfefSLemover XSDebug(p"[io.tlb(${i.U})] ${io.tlb(i)}\n") 46992e3bfefSLemover } 4707797f035SbugGenerator XSDebug(p"[sfence] ${io.sfence}\n") 47192e3bfefSLemover XSDebug(p"[io.csr.tlb] ${io.csr.tlb}\n") 47292e3bfefSLemover 47392e3bfefSLemover for (i <- 0 until PtwWidth) { 47492e3bfefSLemover XSPerfAccumulate(s"req_count${i}", io.tlb(i).req(0).fire()) 47592e3bfefSLemover XSPerfAccumulate(s"req_blocked_count_${i}", io.tlb(i).req(0).valid && !io.tlb(i).req(0).ready) 47692e3bfefSLemover } 47792e3bfefSLemover XSPerfAccumulate(s"req_blocked_by_mq", arb1.io.out.valid && missQueue.io.out.valid) 47892e3bfefSLemover for (i <- 0 until (MemReqWidth + 1)) { 47992e3bfefSLemover XSPerfAccumulate(s"mem_req_util${i}", PopCount(waiting_resp) === i.U) 48092e3bfefSLemover } 48192e3bfefSLemover XSPerfAccumulate("mem_cycle", PopCount(waiting_resp) =/= 0.U) 48292e3bfefSLemover XSPerfAccumulate("mem_count", mem.a.fire()) 483dd7fe201SHaoyuan Feng for (i <- 0 until PtwWidth) { 48463632028SHaoyuan Feng XSPerfAccumulate(s"llptw_ppn_af${i}", mergeArb(i).in(outArbMqPort).valid && mergeArb(i).in(outArbMqPort).bits.entry(OHToUInt(mergeArb(i).in(outArbMqPort).bits.pteidx)).af && !llptw_out.bits.af) 485dd7fe201SHaoyuan Feng XSPerfAccumulate(s"access_fault${i}", io.tlb(i).resp.fire && io.tlb(i).resp.bits.af) 486dd7fe201SHaoyuan Feng } 48792e3bfefSLemover 48892e3bfefSLemover // print configs 489f1fe8698SLemover println(s"${l2tlbParams.name}: a ptw, a llptw with size ${l2tlbParams.llptwsize}, miss queue size ${MissQueueSize} l1:${l2tlbParams.l1Size} fa l2: nSets ${l2tlbParams.l2nSets} nWays ${l2tlbParams.l2nWays} l3: ${l2tlbParams.l3nSets} nWays ${l2tlbParams.l3nWays} blockBytes:${l2tlbParams.blockBytes}") 49092e3bfefSLemover 49192e3bfefSLemover // time out assert 49292e3bfefSLemover for (i <- 0 until MemReqWidth) { 49392e3bfefSLemover TimeOutAssert(waiting_resp(i), timeOutThreshold, s"ptw mem resp time out wait_resp${i}") 49492e3bfefSLemover TimeOutAssert(flush_latch(i), timeOutThreshold, s"ptw mem resp time out flush_latch${i}") 49592e3bfefSLemover } 49692e3bfefSLemover 49792e3bfefSLemover 49892e3bfefSLemover val perfEvents = Seq(llptw, cache, ptw).flatMap(_.getPerfEvents) 49992e3bfefSLemover generatePerfEvent() 5005afdf73cSHaoyuan Feng 501da3bf434SMaxpicca-Li val isWriteL1TlbTable = WireInit(Constantin.createRecord("isWriteL1TlbTable" + p(XSCoreParamsKey).HartId.toString)) 5025afdf73cSHaoyuan Feng val L1TlbTable = ChiselDB.createTable("L1Tlb_hart" + p(XSCoreParamsKey).HartId.toString, new L1TlbDB) 5035afdf73cSHaoyuan Feng val ITlbReqDB, DTlbReqDB, ITlbRespDB, DTlbRespDB = Wire(new L1TlbDB) 5045afdf73cSHaoyuan Feng ITlbReqDB.vpn := io.tlb(0).req(0).bits.vpn 5055afdf73cSHaoyuan Feng DTlbReqDB.vpn := io.tlb(1).req(0).bits.vpn 5065afdf73cSHaoyuan Feng ITlbRespDB.vpn := io.tlb(0).resp.bits.entry.tag 5075afdf73cSHaoyuan Feng DTlbRespDB.vpn := io.tlb(1).resp.bits.entry.tag 508da3bf434SMaxpicca-Li L1TlbTable.log(ITlbReqDB, isWriteL1TlbTable.orR && io.tlb(0).req(0).fire, "ITlbReq", clock, reset) 509da3bf434SMaxpicca-Li L1TlbTable.log(DTlbReqDB, isWriteL1TlbTable.orR && io.tlb(1).req(0).fire, "DTlbReq", clock, reset) 510da3bf434SMaxpicca-Li L1TlbTable.log(ITlbRespDB, isWriteL1TlbTable.orR && io.tlb(0).resp.fire, "ITlbResp", clock, reset) 511da3bf434SMaxpicca-Li L1TlbTable.log(DTlbRespDB, isWriteL1TlbTable.orR && io.tlb(1).resp.fire, "DTlbResp", clock, reset) 5125afdf73cSHaoyuan Feng 513da3bf434SMaxpicca-Li val isWritePageCacheTable = WireInit(Constantin.createRecord("isWritePageCacheTable" + p(XSCoreParamsKey).HartId.toString)) 5145afdf73cSHaoyuan Feng val PageCacheTable = ChiselDB.createTable("PageCache_hart" + p(XSCoreParamsKey).HartId.toString, new PageCacheDB) 5155afdf73cSHaoyuan Feng val PageCacheDB = Wire(new PageCacheDB) 51663632028SHaoyuan Feng PageCacheDB.vpn := Cat(cache.io.resp.bits.toTlb.entry(0).tag, OHToUInt(cache.io.resp.bits.toTlb.pteidx)) 5175afdf73cSHaoyuan Feng PageCacheDB.source := cache.io.resp.bits.req_info.source 5185afdf73cSHaoyuan Feng PageCacheDB.bypassed := cache.io.resp.bits.bypassed 5195afdf73cSHaoyuan Feng PageCacheDB.is_first := cache.io.resp.bits.isFirst 52063632028SHaoyuan Feng PageCacheDB.prefetched := cache.io.resp.bits.toTlb.entry(0).prefetch 5215afdf73cSHaoyuan Feng PageCacheDB.prefetch := cache.io.resp.bits.prefetch 5225afdf73cSHaoyuan Feng PageCacheDB.l2Hit := cache.io.resp.bits.toFsm.l2Hit 5235afdf73cSHaoyuan Feng PageCacheDB.l1Hit := cache.io.resp.bits.toFsm.l1Hit 5245afdf73cSHaoyuan Feng PageCacheDB.hit := cache.io.resp.bits.hit 525da3bf434SMaxpicca-Li PageCacheTable.log(PageCacheDB, isWritePageCacheTable.orR && cache.io.resp.fire, "PageCache", clock, reset) 5265afdf73cSHaoyuan Feng 527da3bf434SMaxpicca-Li val isWritePTWTable = WireInit(Constantin.createRecord("isWritePTWTable" + p(XSCoreParamsKey).HartId.toString)) 5285afdf73cSHaoyuan Feng val PTWTable = ChiselDB.createTable("PTW_hart" + p(XSCoreParamsKey).HartId.toString, new PTWDB) 5295afdf73cSHaoyuan Feng val PTWReqDB, PTWRespDB, LLPTWReqDB, LLPTWRespDB = Wire(new PTWDB) 5305afdf73cSHaoyuan Feng PTWReqDB.vpn := ptw.io.req.bits.req_info.vpn 5315afdf73cSHaoyuan Feng PTWReqDB.source := ptw.io.req.bits.req_info.source 5325afdf73cSHaoyuan Feng PTWRespDB.vpn := ptw.io.refill.req_info.vpn 5335afdf73cSHaoyuan Feng PTWRespDB.source := ptw.io.refill.req_info.source 5345afdf73cSHaoyuan Feng LLPTWReqDB.vpn := llptw.io.in.bits.req_info.vpn 5355afdf73cSHaoyuan Feng LLPTWReqDB.source := llptw.io.in.bits.req_info.source 5365afdf73cSHaoyuan Feng LLPTWRespDB.vpn := llptw.io.mem.refill.vpn 5375afdf73cSHaoyuan Feng LLPTWRespDB.source := llptw.io.mem.refill.source 538da3bf434SMaxpicca-Li PTWTable.log(PTWReqDB, isWritePTWTable.orR && ptw.io.req.fire, "PTWReq", clock, reset) 539da3bf434SMaxpicca-Li PTWTable.log(PTWRespDB, isWritePTWTable.orR && ptw.io.mem.resp.fire, "PTWResp", clock, reset) 540da3bf434SMaxpicca-Li PTWTable.log(LLPTWReqDB, isWritePTWTable.orR && llptw.io.in.fire, "LLPTWReq", clock, reset) 541da3bf434SMaxpicca-Li PTWTable.log(LLPTWRespDB, isWritePTWTable.orR && llptw.io.mem.resp.fire, "LLPTWResp", clock, reset) 5425afdf73cSHaoyuan Feng 543da3bf434SMaxpicca-Li val isWriteL2TlbMissQueueTable = WireInit(Constantin.createRecord("isWriteL2TlbMissQueueTable" + p(XSCoreParamsKey).HartId.toString)) 5445afdf73cSHaoyuan Feng val L2TlbMissQueueTable = ChiselDB.createTable("L2TlbMissQueue_hart" + p(XSCoreParamsKey).HartId.toString, new L2TlbMissQueueDB) 5455afdf73cSHaoyuan Feng val L2TlbMissQueueInDB, L2TlbMissQueueOutDB = Wire(new L2TlbMissQueueDB) 5465afdf73cSHaoyuan Feng L2TlbMissQueueInDB.vpn := missQueue.io.in.bits.vpn 5475afdf73cSHaoyuan Feng L2TlbMissQueueOutDB.vpn := missQueue.io.out.bits.vpn 548da3bf434SMaxpicca-Li L2TlbMissQueueTable.log(L2TlbMissQueueInDB, isWriteL2TlbMissQueueTable.orR && missQueue.io.in.fire, "L2TlbMissQueueIn", clock, reset) 549da3bf434SMaxpicca-Li L2TlbMissQueueTable.log(L2TlbMissQueueOutDB, isWriteL2TlbMissQueueTable.orR && missQueue.io.out.fire, "L2TlbMissQueueOut", clock, reset) 55092e3bfefSLemover} 55192e3bfefSLemover 5527797f035SbugGenerator/** BlockHelper, block missqueue, not to send too many req to cache 5537797f035SbugGenerator * Parameter: 5547797f035SbugGenerator * enable: enable BlockHelper, mq should not send too many reqs 5557797f035SbugGenerator * start: when miss queue out fire and need, block miss queue's out 5567797f035SbugGenerator * block: block miss queue's out 5577797f035SbugGenerator * latency: last missqueue out's cache access latency 5587797f035SbugGenerator */ 5597797f035SbugGeneratorclass BlockHelper(latency: Int)(implicit p: Parameters) extends XSModule { 5607797f035SbugGenerator val io = IO(new Bundle { 5617797f035SbugGenerator val enable = Input(Bool()) 5627797f035SbugGenerator val start = Input(Bool()) 5637797f035SbugGenerator val block = Output(Bool()) 5647797f035SbugGenerator }) 5657797f035SbugGenerator 5667797f035SbugGenerator val count = RegInit(0.U(log2Ceil(latency).W)) 5677797f035SbugGenerator val valid = RegInit(false.B) 5687797f035SbugGenerator val work = RegInit(true.B) 5697797f035SbugGenerator 5707797f035SbugGenerator io.block := valid 5717797f035SbugGenerator 5727797f035SbugGenerator when (io.start && work) { valid := true.B } 5737797f035SbugGenerator when (valid) { count := count + 1.U } 5747797f035SbugGenerator when (count === (latency.U) || io.enable) { 5757797f035SbugGenerator valid := false.B 5767797f035SbugGenerator work := io.enable 5777797f035SbugGenerator count := 0.U 5787797f035SbugGenerator } 5797797f035SbugGenerator} 5807797f035SbugGenerator 58192e3bfefSLemoverclass PTEHelper() extends ExtModule { 58292e3bfefSLemover val clock = IO(Input(Clock())) 58392e3bfefSLemover val enable = IO(Input(Bool())) 58492e3bfefSLemover val satp = IO(Input(UInt(64.W))) 58592e3bfefSLemover val vpn = IO(Input(UInt(64.W))) 58692e3bfefSLemover val pte = IO(Output(UInt(64.W))) 58792e3bfefSLemover val level = IO(Output(UInt(8.W))) 58892e3bfefSLemover val pf = IO(Output(UInt(8.W))) 58992e3bfefSLemover} 59092e3bfefSLemover 5915afdf73cSHaoyuan Fengclass PTWDelayN[T <: Data](gen: T, n: Int, flush: Bool) extends Module { 5925afdf73cSHaoyuan Feng val io = IO(new Bundle() { 5935afdf73cSHaoyuan Feng val in = Input(gen) 5945afdf73cSHaoyuan Feng val out = Output(gen) 5955afdf73cSHaoyuan Feng val ptwflush = Input(flush.cloneType) 5965afdf73cSHaoyuan Feng }) 5975afdf73cSHaoyuan Feng val out = RegInit(VecInit(Seq.fill(n)(0.U.asTypeOf(gen)))) 5985afdf73cSHaoyuan Feng val t = RegInit(VecInit(Seq.fill(n)(0.U.asTypeOf(gen)))) 5995afdf73cSHaoyuan Feng out(0) := io.in 6005afdf73cSHaoyuan Feng if (n == 1) { 6015afdf73cSHaoyuan Feng io.out := out(0) 6025afdf73cSHaoyuan Feng } else { 6035afdf73cSHaoyuan Feng when (io.ptwflush) { 6045afdf73cSHaoyuan Feng for (i <- 0 until n) { 6055afdf73cSHaoyuan Feng t(i) := 0.U.asTypeOf(gen) 6065afdf73cSHaoyuan Feng out(i) := 0.U.asTypeOf(gen) 6075afdf73cSHaoyuan Feng } 6085afdf73cSHaoyuan Feng io.out := 0.U.asTypeOf(gen) 6095afdf73cSHaoyuan Feng } .otherwise { 6105afdf73cSHaoyuan Feng for (i <- 1 until n) { 6115afdf73cSHaoyuan Feng t(i-1) := out(i-1) 6125afdf73cSHaoyuan Feng out(i) := t(i-1) 6135afdf73cSHaoyuan Feng } 6145afdf73cSHaoyuan Feng io.out := out(n-1) 6155afdf73cSHaoyuan Feng } 6165afdf73cSHaoyuan Feng } 6175afdf73cSHaoyuan Feng} 6185afdf73cSHaoyuan Feng 6195afdf73cSHaoyuan Fengobject PTWDelayN { 6205afdf73cSHaoyuan Feng def apply[T <: Data](in: T, n: Int, flush: Bool): T = { 6215afdf73cSHaoyuan Feng val delay = Module(new PTWDelayN(in.cloneType, n, flush)) 6225afdf73cSHaoyuan Feng delay.io.in := in 6235afdf73cSHaoyuan Feng delay.io.ptwflush := flush 6245afdf73cSHaoyuan Feng delay.io.out 6255afdf73cSHaoyuan Feng } 6265afdf73cSHaoyuan Feng} 6275afdf73cSHaoyuan Feng 62892e3bfefSLemoverclass FakePTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 62992e3bfefSLemover val io = IO(new L2TLBIO) 6305afdf73cSHaoyuan Feng val flush = VecInit(Seq.fill(PtwWidth)(false.B)) 6315afdf73cSHaoyuan Feng flush(0) := DelayN(io.sfence.valid || io.csr.tlb.satp.changed, itlbParams.fenceDelay) 6325afdf73cSHaoyuan Feng flush(1) := DelayN(io.sfence.valid || io.csr.tlb.satp.changed, ldtlbParams.fenceDelay) 63392e3bfefSLemover for (i <- 0 until PtwWidth) { 63492e3bfefSLemover val helper = Module(new PTEHelper()) 63592e3bfefSLemover helper.clock := clock 63692e3bfefSLemover helper.satp := io.csr.tlb.satp.ppn 6375afdf73cSHaoyuan Feng 6385afdf73cSHaoyuan Feng if (coreParams.softPTWDelay == 1) { 6395afdf73cSHaoyuan Feng helper.enable := io.tlb(i).req(0).fire 64092e3bfefSLemover helper.vpn := io.tlb(i).req(0).bits.vpn 6415afdf73cSHaoyuan Feng } else { 6425afdf73cSHaoyuan Feng helper.enable := PTWDelayN(io.tlb(i).req(0).fire, coreParams.softPTWDelay - 1, flush(i)) 6435afdf73cSHaoyuan Feng helper.vpn := PTWDelayN(io.tlb(i).req(0).bits.vpn, coreParams.softPTWDelay - 1, flush(i)) 6445afdf73cSHaoyuan Feng } 6455afdf73cSHaoyuan Feng 64692e3bfefSLemover val pte = helper.pte.asTypeOf(new PteBundle) 64792e3bfefSLemover val level = helper.level 64892e3bfefSLemover val pf = helper.pf 6495afdf73cSHaoyuan Feng val empty = RegInit(true.B) 6505afdf73cSHaoyuan Feng when (io.tlb(i).req(0).fire) { 6515afdf73cSHaoyuan Feng empty := false.B 6525afdf73cSHaoyuan Feng } .elsewhen (io.tlb(i).resp.fire || flush(i)) { 6535afdf73cSHaoyuan Feng empty := true.B 6545afdf73cSHaoyuan Feng } 65592e3bfefSLemover 6565afdf73cSHaoyuan Feng io.tlb(i).req(0).ready := empty || io.tlb(i).resp.fire 6575afdf73cSHaoyuan Feng io.tlb(i).resp.valid := PTWDelayN(io.tlb(i).req(0).fire, coreParams.softPTWDelay, flush(i)) 65892e3bfefSLemover assert(!io.tlb(i).resp.valid || io.tlb(i).resp.ready) 6595afdf73cSHaoyuan Feng io.tlb(i).resp.bits.entry.tag := PTWDelayN(io.tlb(i).req(0).bits.vpn, coreParams.softPTWDelay, flush(i)) 66092e3bfefSLemover io.tlb(i).resp.bits.entry.ppn := pte.ppn 66192e3bfefSLemover io.tlb(i).resp.bits.entry.perm.map(_ := pte.getPerm()) 66292e3bfefSLemover io.tlb(i).resp.bits.entry.level.map(_ := level) 66392e3bfefSLemover io.tlb(i).resp.bits.pf := pf 66492e3bfefSLemover io.tlb(i).resp.bits.af := DontCare // TODO: implement it 6655afdf73cSHaoyuan Feng io.tlb(i).resp.bits.entry.v := !pf 6665afdf73cSHaoyuan Feng io.tlb(i).resp.bits.entry.prefetch := DontCare 6675afdf73cSHaoyuan Feng io.tlb(i).resp.bits.entry.asid := io.csr.tlb.satp.asid 66892e3bfefSLemover } 66992e3bfefSLemover} 67092e3bfefSLemover 67192e3bfefSLemoverclass L2TLBWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 67295e60e55STang Haojin override def shouldBeInlined: Boolean = false 67392e3bfefSLemover val useSoftPTW = coreParams.softPTW 67492e3bfefSLemover val node = if (!useSoftPTW) TLIdentityNode() else null 67592e3bfefSLemover val ptw = if (!useSoftPTW) LazyModule(new L2TLB()) else null 67692e3bfefSLemover if (!useSoftPTW) { 67792e3bfefSLemover node := ptw.node 67892e3bfefSLemover } 67992e3bfefSLemover 68092e3bfefSLemover lazy val module = new LazyModuleImp(this) with HasPerfEvents { 68192e3bfefSLemover val io = IO(new L2TLBIO) 68292e3bfefSLemover val perfEvents = if (useSoftPTW) { 68392e3bfefSLemover val fake_ptw = Module(new FakePTW()) 68492e3bfefSLemover io <> fake_ptw.io 68592e3bfefSLemover Seq() 68692e3bfefSLemover } 68792e3bfefSLemover else { 68892e3bfefSLemover io <> ptw.module.io 68992e3bfefSLemover ptw.module.getPerfEvents 69092e3bfefSLemover } 69192e3bfefSLemover generatePerfEvent() 69292e3bfefSLemover } 69392e3bfefSLemover} 694