192e3bfefSLemover/*************************************************************************************** 292e3bfefSLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 392e3bfefSLemover* Copyright (c) 2020-2021 Peng Cheng Laboratory 492e3bfefSLemover* 592e3bfefSLemover* XiangShan is licensed under Mulan PSL v2. 692e3bfefSLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 792e3bfefSLemover* You may obtain a copy of Mulan PSL v2 at: 892e3bfefSLemover* http://license.coscl.org.cn/MulanPSL2 992e3bfefSLemover* 1092e3bfefSLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 1192e3bfefSLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 1292e3bfefSLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 1392e3bfefSLemover* 1492e3bfefSLemover* See the Mulan PSL v2 for more details. 1592e3bfefSLemover***************************************************************************************/ 1692e3bfefSLemover 1792e3bfefSLemoverpackage xiangshan.cache.mmu 1892e3bfefSLemover 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 2092e3bfefSLemoverimport chisel3._ 2192e3bfefSLemoverimport chisel3.experimental.ExtModule 2292e3bfefSLemoverimport chisel3.util._ 2392e3bfefSLemoverimport xiangshan._ 2492e3bfefSLemoverimport xiangshan.cache.{HasDCacheParameters, MemoryOpConstants} 2592e3bfefSLemoverimport utils._ 263c02ee8fSwakafaimport utility._ 2792e3bfefSLemoverimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp} 2892e3bfefSLemoverimport freechips.rocketchip.tilelink._ 2992e3bfefSLemoverimport xiangshan.backend.fu.{PMP, PMPChecker, PMPReqBundle, PMPRespBundle} 3092e3bfefSLemoverimport xiangshan.backend.fu.util.HasCSRConst 319c26bab7SHaoyuan Fengimport difftest._ 3292e3bfefSLemover 3392e3bfefSLemoverclass L2TLB()(implicit p: Parameters) extends LazyModule with HasPtwConst { 3495e60e55STang Haojin override def shouldBeInlined: Boolean = false 3592e3bfefSLemover 3692e3bfefSLemover val node = TLClientNode(Seq(TLMasterPortParameters.v1( 3792e3bfefSLemover clients = Seq(TLMasterParameters.v1( 3892e3bfefSLemover "ptw", 3992e3bfefSLemover sourceId = IdRange(0, MemReqWidth) 40d2b20d1aSTang Haojin )), 41d2b20d1aSTang Haojin requestFields = Seq(ReqSourceField()) 4292e3bfefSLemover ))) 4392e3bfefSLemover 4492e3bfefSLemover lazy val module = new L2TLBImp(this) 4592e3bfefSLemover} 4692e3bfefSLemover 4792e3bfefSLemoverclass L2TLBImp(outer: L2TLB)(implicit p: Parameters) extends PtwModule(outer) with HasCSRConst with HasPerfEvents { 4892e3bfefSLemover 4992e3bfefSLemover val (mem, edge) = outer.node.out.head 5092e3bfefSLemover 5192e3bfefSLemover val io = IO(new L2TLBIO) 5292e3bfefSLemover val difftestIO = IO(new Bundle() { 5392e3bfefSLemover val ptwResp = Output(Bool()) 5492e3bfefSLemover val ptwAddr = Output(UInt(64.W)) 5592e3bfefSLemover val ptwData = Output(Vec(4, UInt(64.W))) 5692e3bfefSLemover }) 5792e3bfefSLemover 5892e3bfefSLemover /* Ptw processes multiple requests 5992e3bfefSLemover * Divide Ptw procedure into two stages: cache access ; mem access if cache miss 6092e3bfefSLemover * miss queue itlb dtlb 6192e3bfefSLemover * | | | 6292e3bfefSLemover * ------arbiter------ 6392e3bfefSLemover * | 6492e3bfefSLemover * l1 - l2 - l3 - sp 6592e3bfefSLemover * | 6692e3bfefSLemover * ------------------------------------------- 6792e3bfefSLemover * miss | queue | hit 6892e3bfefSLemover * [][][][][][] | 6992e3bfefSLemover * | | 7092e3bfefSLemover * state machine accessing mem | 7192e3bfefSLemover * | | 7292e3bfefSLemover * ---------------arbiter--------------------- 7392e3bfefSLemover * | | 7492e3bfefSLemover * itlb dtlb 7592e3bfefSLemover */ 7692e3bfefSLemover 7792e3bfefSLemover difftestIO <> DontCare 7892e3bfefSLemover 797797f035SbugGenerator val sfence_tmp = DelayN(io.sfence, 1) 807797f035SbugGenerator val csr_tmp = DelayN(io.csr.tlb, 1) 81d0de7e4aSpeixiaokun val sfence_dup = Seq.fill(9)(RegNext(sfence_tmp)) 825adc4829SYanqin Li val csr_dup = Seq.fill(8)(RegNext(csr_tmp)) // TODO: add csr_modified? 837797f035SbugGenerator val satp = csr_dup(0).satp 84d0de7e4aSpeixiaokun val vsatp = csr_dup(0).vsatp 85d0de7e4aSpeixiaokun val hgatp = csr_dup(0).hgatp 867797f035SbugGenerator val priv = csr_dup(0).priv 87dd286b6aSYanqin Li val mPBMTE = csr_dup(0).mPBMTE 88dd286b6aSYanqin Li val hPBMTE = csr_dup(0).hPBMTE 89d0de7e4aSpeixiaokun val flush = sfence_dup(0).valid || satp.changed || vsatp.changed || hgatp.changed 9092e3bfefSLemover 9192e3bfefSLemover val pmp = Module(new PMP()) 92c3d5cfb3Speixiaokun val pmp_check = VecInit(Seq.fill(3)(Module(new PMPChecker(lgMaxSize = 3, sameCycle = true)).io)) 9392e3bfefSLemover pmp.io.distribute_csr := io.csr.distribute_csr 9492e3bfefSLemover pmp_check.foreach(_.check_env.apply(ModeS, pmp.io.pmp, pmp.io.pma)) 9592e3bfefSLemover 9692e3bfefSLemover val missQueue = Module(new L2TlbMissQueue) 9792e3bfefSLemover val cache = Module(new PtwCache) 9892e3bfefSLemover val ptw = Module(new PTW) 99d0de7e4aSpeixiaokun val hptw = Module(new HPTW) 10092e3bfefSLemover val llptw = Module(new LLPTW) 1017797f035SbugGenerator val blockmq = Module(new BlockHelper(3)) 10292e3bfefSLemover val arb1 = Module(new Arbiter(new PtwReq, PtwWidth)) 1036967f5d5Speixiaokun val arb2 = Module(new Arbiter(new L2TlbWithHptwIdBundle, ((if (l2tlbParams.enablePrefetch) 4 else 3) + (if(HasHExtension) 1 else 0)))) 104d0de7e4aSpeixiaokun val hptw_req_arb = Module(new Arbiter(new Bundle { 105d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 106eb4bf3f2Speixiaokun val source = UInt(bSourceWidth.W) 10797929664SXiaokun-Pei val gvpn = UInt(gvpnLen.W) 108d0de7e4aSpeixiaokun }, 2)) 109d0de7e4aSpeixiaokun val hptw_resp_arb = Module(new Arbiter(new Bundle { 110d0de7e4aSpeixiaokun val resp = new HptwResp() 111d0de7e4aSpeixiaokun val id = UInt(log2Up(l2tlbParams.llptwsize).W) 112d0de7e4aSpeixiaokun }, 2)) 113d0de7e4aSpeixiaokun val outArb = (0 until PtwWidth).map(i => Module(new Arbiter(new Bundle { 114d0de7e4aSpeixiaokun val s2xlate = UInt(2.W) 115eb4bf3f2Speixiaokun val s1 = new PtwSectorResp () 116eb4bf3f2Speixiaokun val s2 = new HptwResp() 117d0de7e4aSpeixiaokun }, 1)).io) 118d0de7e4aSpeixiaokun val mergeArb = (0 until PtwWidth).map(i => Module(new Arbiter(new Bundle { 119d0de7e4aSpeixiaokun val s2xlate = UInt(2.W) 120eb4bf3f2Speixiaokun val s1 = new PtwMergeResp() 121eb4bf3f2Speixiaokun val s2 = new HptwResp() 122d0de7e4aSpeixiaokun }, 3)).io) 12392e3bfefSLemover val outArbCachePort = 0 12492e3bfefSLemover val outArbFsmPort = 1 12592e3bfefSLemover val outArbMqPort = 2 12692e3bfefSLemover 127d0de7e4aSpeixiaokun // hptw arb input port 128d0de7e4aSpeixiaokun val InHptwArbPTWPort = 0 129d0de7e4aSpeixiaokun val InHptwArbLLPTWPort = 1 130d0de7e4aSpeixiaokun hptw_req_arb.io.in(InHptwArbPTWPort).valid := ptw.io.hptw.req.valid 131d0de7e4aSpeixiaokun hptw_req_arb.io.in(InHptwArbPTWPort).bits.gvpn := ptw.io.hptw.req.bits.gvpn 132d0de7e4aSpeixiaokun hptw_req_arb.io.in(InHptwArbPTWPort).bits.id := ptw.io.hptw.req.bits.id 133c3d5cfb3Speixiaokun hptw_req_arb.io.in(InHptwArbPTWPort).bits.source := ptw.io.hptw.req.bits.source 134d0de7e4aSpeixiaokun ptw.io.hptw.req.ready := hptw_req_arb.io.in(InHptwArbPTWPort).ready 135d0de7e4aSpeixiaokun 136d0de7e4aSpeixiaokun hptw_req_arb.io.in(InHptwArbLLPTWPort).valid := llptw.io.hptw.req.valid 137d0de7e4aSpeixiaokun hptw_req_arb.io.in(InHptwArbLLPTWPort).bits.gvpn := llptw.io.hptw.req.bits.gvpn 138d0de7e4aSpeixiaokun hptw_req_arb.io.in(InHptwArbLLPTWPort).bits.id := llptw.io.hptw.req.bits.id 139eb4bf3f2Speixiaokun hptw_req_arb.io.in(InHptwArbLLPTWPort).bits.source := llptw.io.hptw.req.bits.source 140d0de7e4aSpeixiaokun llptw.io.hptw.req.ready := hptw_req_arb.io.in(InHptwArbLLPTWPort).ready 141d0de7e4aSpeixiaokun 1429c503409SLemover // arb2 input port 1437f6221c5Speixiaokun val InArbHPTWPort = 0 1447f6221c5Speixiaokun val InArbPTWPort = 1 1457f6221c5Speixiaokun val InArbMissQueuePort = 2 1467f6221c5Speixiaokun val InArbTlbPort = 3 1477f6221c5Speixiaokun val InArbPrefetchPort = 4 14892e3bfefSLemover // NOTE: when cache out but miss and ptw doesnt accept, 14992e3bfefSLemover arb1.io.in <> VecInit(io.tlb.map(_.req(0))) 150eb4bf3f2Speixiaokun 151*416c2536SHaoyuan Feng val tlbCounter = RegInit(0.U(log2Ceil(MissQueueSize + 1).W)) 152*416c2536SHaoyuan Feng val reqVec = WireInit(VecInit(Seq.fill(PtwWidth)(false.B))) 153*416c2536SHaoyuan Feng val respVec = WireInit(VecInit(Seq.fill(PtwWidth)(false.B))) 154*416c2536SHaoyuan Feng 155*416c2536SHaoyuan Feng for (i <- 0 until PtwWidth) { 156*416c2536SHaoyuan Feng when (io.tlb(i).req(0).fire) { 157*416c2536SHaoyuan Feng reqVec(i) := true.B 158*416c2536SHaoyuan Feng } 159*416c2536SHaoyuan Feng when (io.tlb(i).resp.fire) { 160*416c2536SHaoyuan Feng respVec(i) := true.B 161*416c2536SHaoyuan Feng } 162*416c2536SHaoyuan Feng } 163*416c2536SHaoyuan Feng 164*416c2536SHaoyuan Feng tlbCounter := tlbCounter + PopCount(reqVec) - PopCount(respVec) 165*416c2536SHaoyuan Feng XSError(!(tlbCounter >= 0.U && tlbCounter <= MissQueueSize.U), s"l2tlb full!") 16692e3bfefSLemover 1679c503409SLemover arb2.io.in(InArbPTWPort).valid := ptw.io.llptw.valid 1686967f5d5Speixiaokun arb2.io.in(InArbPTWPort).bits.req_info := ptw.io.llptw.bits.req_info 169325f0a4eSpeixiaokun arb2.io.in(InArbPTWPort).bits.isHptwReq := false.B 1707f6221c5Speixiaokun arb2.io.in(InArbPTWPort).bits.isLLptw := false.B 1716967f5d5Speixiaokun arb2.io.in(InArbPTWPort).bits.hptwId := DontCare 1729c503409SLemover ptw.io.llptw.ready := arb2.io.in(InArbPTWPort).ready 17383d93d53Speixiaokun block_decoupled(missQueue.io.out, arb2.io.in(InArbMissQueuePort), Mux(missQueue.io.out.bits.isLLptw, !llptw.io.in.ready, !ptw.io.req.ready)) 1747797f035SbugGenerator 175*416c2536SHaoyuan Feng arb2.io.in(InArbTlbPort).valid := arb1.io.out.fire 1766967f5d5Speixiaokun arb2.io.in(InArbTlbPort).bits.req_info.vpn := arb1.io.out.bits.vpn 1776967f5d5Speixiaokun arb2.io.in(InArbTlbPort).bits.req_info.s2xlate := arb1.io.out.bits.s2xlate 1786967f5d5Speixiaokun arb2.io.in(InArbTlbPort).bits.req_info.source := arb1.io.chosen 179325f0a4eSpeixiaokun arb2.io.in(InArbTlbPort).bits.isHptwReq := false.B 1807f6221c5Speixiaokun arb2.io.in(InArbTlbPort).bits.isLLptw := false.B 1816967f5d5Speixiaokun arb2.io.in(InArbTlbPort).bits.hptwId := DontCare 182*416c2536SHaoyuan Feng // 1. arb1 and arb2 are both comb logic, so ready can work just the same cycle 183*416c2536SHaoyuan Feng // 2. arb1 can send one req at most in a cycle, so do not need to write 184*416c2536SHaoyuan Feng // "tlbCounter <= (MissQueueSize - 2).U" 185*416c2536SHaoyuan Feng arb1.io.out.ready := arb2.io.in(InArbTlbPort).ready && tlbCounter < MissQueueSize.U 186d0de7e4aSpeixiaokun 187d0de7e4aSpeixiaokun arb2.io.in(InArbHPTWPort).valid := hptw_req_arb.io.out.valid 1886967f5d5Speixiaokun arb2.io.in(InArbHPTWPort).bits.req_info.vpn := hptw_req_arb.io.out.bits.gvpn 1896967f5d5Speixiaokun arb2.io.in(InArbHPTWPort).bits.req_info.s2xlate := onlyStage2 1906967f5d5Speixiaokun arb2.io.in(InArbHPTWPort).bits.req_info.source := hptw_req_arb.io.out.bits.source 191325f0a4eSpeixiaokun arb2.io.in(InArbHPTWPort).bits.isHptwReq := true.B 1927f6221c5Speixiaokun arb2.io.in(InArbHPTWPort).bits.isLLptw := false.B 1936967f5d5Speixiaokun arb2.io.in(InArbHPTWPort).bits.hptwId := hptw_req_arb.io.out.bits.id 194eb4bf3f2Speixiaokun hptw_req_arb.io.out.ready := arb2.io.in(InArbHPTWPort).ready 195c686adcdSYinan Xu val hartId = p(XSCoreParamsKey).HartId 19692e3bfefSLemover if (l2tlbParams.enablePrefetch) { 19792e3bfefSLemover val prefetch = Module(new L2TlbPrefetch()) 19892e3bfefSLemover val recv = cache.io.resp 19992e3bfefSLemover // NOTE: 1. prefetch doesn't gen prefetch 2. req from mq doesn't gen prefetch 20092e3bfefSLemover // NOTE: 1. miss req gen prefetch 2. hit but prefetched gen prefetch 201935edac4STang Haojin prefetch.io.in.valid := recv.fire && !from_pre(recv.bits.req_info.source) && (!recv.bits.hit || 20292e3bfefSLemover recv.bits.prefetch) && recv.bits.isFirst 20392e3bfefSLemover prefetch.io.in.bits.vpn := recv.bits.req_info.vpn 2047797f035SbugGenerator prefetch.io.sfence := sfence_dup(0) 2057797f035SbugGenerator prefetch.io.csr := csr_dup(0) 20692e3bfefSLemover arb2.io.in(InArbPrefetchPort) <> prefetch.io.out 2075afdf73cSHaoyuan Feng 208c686adcdSYinan Xu val isWriteL2TlbPrefetchTable = Constantin.createRecord(s"isWriteL2TlbPrefetchTable$hartId") 209c686adcdSYinan Xu val L2TlbPrefetchTable = ChiselDB.createTable(s"L2TlbPrefetch_hart$hartId", new L2TlbPrefetchDB) 2105afdf73cSHaoyuan Feng val L2TlbPrefetchDB = Wire(new L2TlbPrefetchDB) 2116967f5d5Speixiaokun L2TlbPrefetchDB.vpn := prefetch.io.out.bits.req_info.vpn 212da3bf434SMaxpicca-Li L2TlbPrefetchTable.log(L2TlbPrefetchDB, isWriteL2TlbPrefetchTable.orR && prefetch.io.out.fire, "L2TlbPrefetch", clock, reset) 21392e3bfefSLemover } 21492e3bfefSLemover arb2.io.out.ready := cache.io.req.ready 21592e3bfefSLemover 2167797f035SbugGenerator 2176967f5d5Speixiaokun val mq_arb = Module(new Arbiter(new L2TlbWithHptwIdBundle, 2)) 2187797f035SbugGenerator mq_arb.io.in(0).valid := cache.io.resp.valid && !cache.io.resp.bits.hit && 21983d93d53Speixiaokun !from_pre(cache.io.resp.bits.req_info.source) && !cache.io.resp.bits.isHptwReq && // hptw reqs are not sent to missqueue 220325f0a4eSpeixiaokun (cache.io.resp.bits.bypassed || ( 2213ea4388cSHaoyuan Feng ((!cache.io.resp.bits.toFsm.l1Hit || cache.io.resp.bits.toFsm.stage1Hit) && !cache.io.resp.bits.isHptwReq && (cache.io.resp.bits.isFirst || !ptw.io.req.ready)) // send to ptw, is first or ptw is busy; 2223ea4388cSHaoyuan Feng || (cache.io.resp.bits.toFsm.l1Hit && !llptw.io.in.ready) // send to llptw, llptw is full 223325f0a4eSpeixiaokun )) 224325f0a4eSpeixiaokun 2256967f5d5Speixiaokun mq_arb.io.in(0).bits.req_info := cache.io.resp.bits.req_info 22683d93d53Speixiaokun mq_arb.io.in(0).bits.isHptwReq := false.B 22783d93d53Speixiaokun mq_arb.io.in(0).bits.hptwId := DontCare 2283ea4388cSHaoyuan Feng mq_arb.io.in(0).bits.isLLptw := cache.io.resp.bits.toFsm.l1Hit 2296967f5d5Speixiaokun mq_arb.io.in(1).bits.req_info := llptw.io.cache.bits 230325f0a4eSpeixiaokun mq_arb.io.in(1).bits.isHptwReq := false.B 2316967f5d5Speixiaokun mq_arb.io.in(1).bits.hptwId := DontCare 2327f6221c5Speixiaokun mq_arb.io.in(1).bits.isLLptw := false.B 2336967f5d5Speixiaokun mq_arb.io.in(1).valid := llptw.io.cache.valid 2346967f5d5Speixiaokun llptw.io.cache.ready := mq_arb.io.in(1).ready 2357797f035SbugGenerator missQueue.io.in <> mq_arb.io.out 2367797f035SbugGenerator missQueue.io.sfence := sfence_dup(6) 2377797f035SbugGenerator missQueue.io.csr := csr_dup(5) 2387797f035SbugGenerator 2397797f035SbugGenerator blockmq.io.start := missQueue.io.out.fire 240935edac4STang Haojin blockmq.io.enable := ptw.io.req.fire 2417797f035SbugGenerator 242d0de7e4aSpeixiaokun llptw.io.in.valid := cache.io.resp.valid && 243d0de7e4aSpeixiaokun !cache.io.resp.bits.hit && 2443ea4388cSHaoyuan Feng cache.io.resp.bits.toFsm.l1Hit && 245d0de7e4aSpeixiaokun !cache.io.resp.bits.bypassed && 246325f0a4eSpeixiaokun !cache.io.resp.bits.isHptwReq 2479c503409SLemover llptw.io.in.bits.req_info := cache.io.resp.bits.req_info 2489c503409SLemover llptw.io.in.bits.ppn := cache.io.resp.bits.toFsm.ppn 2497797f035SbugGenerator llptw.io.sfence := sfence_dup(1) 2507797f035SbugGenerator llptw.io.csr := csr_dup(1) 2510ede9a33SXiaokun-Pei val llptw_stage1 = Reg(Vec(l2tlbParams.llptwsize, new PtwMergeResp())) 2520ede9a33SXiaokun-Pei when(llptw.io.in.fire){ 2530ede9a33SXiaokun-Pei llptw_stage1(llptw.io.mem.enq_ptr) := cache.io.resp.bits.stage1 2540ede9a33SXiaokun-Pei } 25592e3bfefSLemover 256*416c2536SHaoyuan Feng cache.io.req.valid := arb2.io.out.fire 2576967f5d5Speixiaokun cache.io.req.bits.req_info := arb2.io.out.bits.req_info 258325f0a4eSpeixiaokun cache.io.req.bits.isFirst := (arb2.io.chosen =/= InArbMissQueuePort.U && !arb2.io.out.bits.isHptwReq) 259325f0a4eSpeixiaokun cache.io.req.bits.isHptwReq := arb2.io.out.bits.isHptwReq 2606967f5d5Speixiaokun cache.io.req.bits.hptwId := arb2.io.out.bits.hptwId 2611f4a7c0cSLemover cache.io.req.bits.bypassed.map(_ := false.B) 2627797f035SbugGenerator cache.io.sfence := sfence_dup(2) 2637797f035SbugGenerator cache.io.csr := csr_dup(2) 2647797f035SbugGenerator cache.io.sfence_dup.zip(sfence_dup.drop(2).take(4)).map(s => s._1 := s._2) 2657797f035SbugGenerator cache.io.csr_dup.zip(csr_dup.drop(2).take(3)).map(c => c._1 := c._2) 2664c4af37cSpeixiaokun cache.io.resp.ready := MuxCase(mq_arb.io.in(0).ready || ptw.io.req.ready, Seq( 26783d93d53Speixiaokun (!cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq) -> hptw.io.req.ready, 26883d93d53Speixiaokun (cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq) -> hptw_resp_arb.io.in(HptwRespArbCachePort).ready, 2694c4af37cSpeixiaokun cache.io.resp.bits.hit -> outReady(cache.io.resp.bits.req_info.source, outArbCachePort), 2703ea4388cSHaoyuan Feng (cache.io.resp.bits.toFsm.l1Hit && !cache.io.resp.bits.bypassed && llptw.io.in.ready) -> llptw.io.in.ready, 27183d93d53Speixiaokun (cache.io.resp.bits.bypassed || cache.io.resp.bits.isFirst) -> mq_arb.io.in(0).ready 2724c4af37cSpeixiaokun )) 27392e3bfefSLemover 27492e3bfefSLemover // NOTE: missQueue req has higher priority 2753ea4388cSHaoyuan Feng ptw.io.req.valid := cache.io.resp.valid && !cache.io.resp.bits.hit && !cache.io.resp.bits.toFsm.l1Hit && 2767797f035SbugGenerator !cache.io.resp.bits.bypassed && 277d0de7e4aSpeixiaokun !cache.io.resp.bits.isFirst && 278325f0a4eSpeixiaokun !cache.io.resp.bits.isHptwReq 27992e3bfefSLemover ptw.io.req.bits.req_info := cache.io.resp.bits.req_info 2803ea4388cSHaoyuan Feng if (EnableSv48) { 2813ea4388cSHaoyuan Feng ptw.io.req.bits.l3Hit.get := cache.io.resp.bits.toFsm.l3Hit.get 2823ea4388cSHaoyuan Feng } 2833ea4388cSHaoyuan Feng ptw.io.req.bits.l2Hit := cache.io.resp.bits.toFsm.l2Hit 28492e3bfefSLemover ptw.io.req.bits.ppn := cache.io.resp.bits.toFsm.ppn 28530104977Speixiaokun ptw.io.req.bits.stage1Hit := cache.io.resp.bits.toFsm.stage1Hit 2866979864eSXiaokun-Pei ptw.io.req.bits.stage1 := cache.io.resp.bits.stage1 2877797f035SbugGenerator ptw.io.sfence := sfence_dup(7) 2887797f035SbugGenerator ptw.io.csr := csr_dup(6) 28992e3bfefSLemover ptw.io.resp.ready := outReady(ptw.io.resp.bits.source, outArbFsmPort) 29092e3bfefSLemover 29183d93d53Speixiaokun hptw.io.req.valid := cache.io.resp.valid && !cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq 29282978df9Speixiaokun hptw.io.req.bits.gvpn := cache.io.resp.bits.req_info.vpn 293d0de7e4aSpeixiaokun hptw.io.req.bits.id := cache.io.resp.bits.toHptw.id 294c3d5cfb3Speixiaokun hptw.io.req.bits.source := cache.io.resp.bits.req_info.source 2953ea4388cSHaoyuan Feng if (EnableSv48) { 2963ea4388cSHaoyuan Feng hptw.io.req.bits.l3Hit.get := cache.io.resp.bits.toHptw.l3Hit.get 2973ea4388cSHaoyuan Feng } 298d0de7e4aSpeixiaokun hptw.io.req.bits.l2Hit := cache.io.resp.bits.toHptw.l2Hit 2993ea4388cSHaoyuan Feng hptw.io.req.bits.l1Hit := cache.io.resp.bits.toHptw.l1Hit 300979f601eSpeixiaokun hptw.io.req.bits.ppn := cache.io.resp.bits.toHptw.ppn 30183d93d53Speixiaokun hptw.io.req.bits.bypassed := cache.io.resp.bits.toHptw.bypassed 302d0de7e4aSpeixiaokun hptw.io.sfence := sfence_dup(8) 303d0de7e4aSpeixiaokun hptw.io.csr := csr_dup(7) 30492e3bfefSLemover // mem req 30592e3bfefSLemover def blockBytes_align(addr: UInt) = { 30692e3bfefSLemover Cat(addr(PAddrBits - 1, log2Up(l2tlbParams.blockBytes)), 0.U(log2Up(l2tlbParams.blockBytes).W)) 30792e3bfefSLemover } 30892e3bfefSLemover def addr_low_from_vpn(vpn: UInt) = { 30992e3bfefSLemover vpn(log2Ceil(l2tlbParams.blockBytes)-log2Ceil(XLEN/8)-1, 0) 31092e3bfefSLemover } 31192e3bfefSLemover def addr_low_from_paddr(paddr: UInt) = { 31292e3bfefSLemover paddr(log2Up(l2tlbParams.blockBytes)-1, log2Up(XLEN/8)) 31392e3bfefSLemover } 314d0de7e4aSpeixiaokun def from_llptw(id: UInt) = { 315d0de7e4aSpeixiaokun id < l2tlbParams.llptwsize.U 316d0de7e4aSpeixiaokun } 317d0de7e4aSpeixiaokun def from_ptw(id: UInt) = { 318d0de7e4aSpeixiaokun id === l2tlbParams.llptwsize.U 319d0de7e4aSpeixiaokun } 320d0de7e4aSpeixiaokun def from_hptw(id: UInt) = { 321d0de7e4aSpeixiaokun id === l2tlbParams.llptwsize.U + 1.U 32292e3bfefSLemover } 32392e3bfefSLemover val waiting_resp = RegInit(VecInit(Seq.fill(MemReqWidth)(false.B))) 32492e3bfefSLemover val flush_latch = RegInit(VecInit(Seq.fill(MemReqWidth)(false.B))) 32583d93d53Speixiaokun val hptw_bypassed = RegInit(false.B) 32692e3bfefSLemover for (i <- waiting_resp.indices) { 32792e3bfefSLemover assert(!flush_latch(i) || waiting_resp(i)) // when sfence_latch wait for mem resp, waiting_resp should be true 32892e3bfefSLemover } 32992e3bfefSLemover 33092e3bfefSLemover val llptw_out = llptw.io.out 33192e3bfefSLemover val llptw_mem = llptw.io.mem 33297929664SXiaokun-Pei llptw_mem.flush_latch := flush_latch.take(l2tlbParams.llptwsize) 33392e3bfefSLemover llptw_mem.req_mask := waiting_resp.take(l2tlbParams.llptwsize) 334d61cd5eeSpeixiaokun ptw.io.mem.mask := waiting_resp.apply(l2tlbParams.llptwsize) 335d61cd5eeSpeixiaokun hptw.io.mem.mask := waiting_resp.apply(l2tlbParams.llptwsize + 1) 33692e3bfefSLemover 337d0de7e4aSpeixiaokun val mem_arb = Module(new Arbiter(new L2TlbMemReqBundle(), 3)) 33892e3bfefSLemover mem_arb.io.in(0) <> ptw.io.mem.req 33992e3bfefSLemover mem_arb.io.in(1) <> llptw_mem.req 340d0de7e4aSpeixiaokun mem_arb.io.in(2) <> hptw.io.mem.req 34192e3bfefSLemover mem_arb.io.out.ready := mem.a.ready && !flush 34292e3bfefSLemover 34327ba10c1SXiaokun-Pei // // assert, should not send mem access at same addr for twice. 34427ba10c1SXiaokun-Pei // val last_resp_vpn = RegEnable(cache.io.refill.bits.req_info_dup(0).vpn, cache.io.refill.valid) 34527ba10c1SXiaokun-Pei // val last_resp_s2xlate = RegEnable(cache.io.refill.bits.req_info_dup(0).s2xlate, cache.io.refill.valid) 34627ba10c1SXiaokun-Pei // val last_resp_level = RegEnable(cache.io.refill.bits.level_dup(0), cache.io.refill.valid) 34727ba10c1SXiaokun-Pei // val last_resp_v = RegInit(false.B) 34827ba10c1SXiaokun-Pei // val last_has_invalid = !Cat(cache.io.refill.bits.ptes.asTypeOf(Vec(blockBits/XLEN, UInt(XLEN.W))).map(a => a(0))).andR || cache.io.refill.bits.sel_pte_dup(0).asTypeOf(new PteBundle).isAf() 34927ba10c1SXiaokun-Pei // when (cache.io.refill.valid) { last_resp_v := !last_has_invalid} 35027ba10c1SXiaokun-Pei // when (flush) { last_resp_v := false.B } 35127ba10c1SXiaokun-Pei // XSError(last_resp_v && cache.io.refill.valid && 35227ba10c1SXiaokun-Pei // (cache.io.refill.bits.req_info_dup(0).vpn === last_resp_vpn) && 35327ba10c1SXiaokun-Pei // (cache.io.refill.bits.level_dup(0) === last_resp_level) && 35427ba10c1SXiaokun-Pei // (cache.io.refill.bits.req_info_dup(0).s2xlate === last_resp_s2xlate), 35527ba10c1SXiaokun-Pei // "l2tlb should not access mem at same addr for twice") 35627ba10c1SXiaokun-Pei // // ATTENTION: this may wrongly assert when: a ptes is l2, last part is valid, 35727ba10c1SXiaokun-Pei // // but the current part is invalid, so one more mem access happened 35827ba10c1SXiaokun-Pei // // If this happened, remove the assert. 3591f4a7c0cSLemover 36092e3bfefSLemover val req_addr_low = Reg(Vec(MemReqWidth, UInt((log2Up(l2tlbParams.blockBytes)-log2Up(XLEN/8)).W))) 36192e3bfefSLemover 362935edac4STang Haojin when (llptw.io.in.fire) { 36392e3bfefSLemover // when enq miss queue, set the req_addr_low to receive the mem resp data part 36492e3bfefSLemover req_addr_low(llptw_mem.enq_ptr) := addr_low_from_vpn(llptw.io.in.bits.req_info.vpn) 36592e3bfefSLemover } 366935edac4STang Haojin when (mem_arb.io.out.fire) { 36792e3bfefSLemover req_addr_low(mem_arb.io.out.bits.id) := addr_low_from_paddr(mem_arb.io.out.bits.addr) 36892e3bfefSLemover waiting_resp(mem_arb.io.out.bits.id) := true.B 36983d93d53Speixiaokun hptw_bypassed := from_hptw(mem_arb.io.out.bits.id) && mem_arb.io.out.bits.hptw_bypassed 37092e3bfefSLemover } 37192e3bfefSLemover // mem read 37292e3bfefSLemover val memRead = edge.Get( 37392e3bfefSLemover fromSource = mem_arb.io.out.bits.id, 37492e3bfefSLemover // toAddress = memAddr(log2Up(CacheLineSize / 2 / 8) - 1, 0), 37592e3bfefSLemover toAddress = blockBytes_align(mem_arb.io.out.bits.addr), 37692e3bfefSLemover lgSize = log2Up(l2tlbParams.blockBytes).U 37792e3bfefSLemover )._2 37892e3bfefSLemover mem.a.bits := memRead 37992e3bfefSLemover mem.a.valid := mem_arb.io.out.valid && !flush 380d2b20d1aSTang Haojin mem.a.bits.user.lift(ReqSourceKey).foreach(_ := MemReqSource.PTW.id.U) 38192e3bfefSLemover mem.d.ready := true.B 38292e3bfefSLemover // mem -> data buffer 38397929664SXiaokun-Pei val refill_data = RegInit(VecInit.fill(blockBits / l1BusDataWidth)(0.U(l1BusDataWidth.W))) 384935edac4STang Haojin val refill_helper = edge.firstlastHelper(mem.d.bits, mem.d.fire) 38592e3bfefSLemover val mem_resp_done = refill_helper._3 386d0de7e4aSpeixiaokun val mem_resp_from_llptw = from_llptw(mem.d.bits.source) 387d0de7e4aSpeixiaokun val mem_resp_from_ptw = from_ptw(mem.d.bits.source) 388d0de7e4aSpeixiaokun val mem_resp_from_hptw = from_hptw(mem.d.bits.source) 38992e3bfefSLemover when (mem.d.valid) { 390d0de7e4aSpeixiaokun assert(mem.d.bits.source < MemReqWidth.U) 39192e3bfefSLemover refill_data(refill_helper._4) := mem.d.bits.data 39292e3bfefSLemover } 3937797f035SbugGenerator // refill_data_tmp is the wire fork of refill_data, but one cycle earlier 3947797f035SbugGenerator val refill_data_tmp = WireInit(refill_data) 3957797f035SbugGenerator refill_data_tmp(refill_helper._4) := mem.d.bits.data 3967797f035SbugGenerator 39792e3bfefSLemover // save only one pte for each id 39892e3bfefSLemover // (miss queue may can't resp to tlb with low latency, it should have highest priority, but diffcult to design cache) 39992e3bfefSLemover val resp_pte = VecInit((0 until MemReqWidth).map(i => 40097929664SXiaokun-Pei if (i == l2tlbParams.llptwsize + 1) {RegEnable(get_part(refill_data_tmp, req_addr_low(i)), 0.U.asTypeOf(get_part(refill_data_tmp, req_addr_low(i))), mem_resp_done && mem_resp_from_hptw) } 40197929664SXiaokun-Pei else if (i == l2tlbParams.llptwsize) {RegEnable(get_part(refill_data_tmp, req_addr_low(i)), 0.U.asTypeOf(get_part(refill_data_tmp, req_addr_low(i))), mem_resp_done && mem_resp_from_ptw) } 40297929664SXiaokun-Pei else { Mux(llptw_mem.buffer_it(i), get_part(refill_data, req_addr_low(i)), RegEnable(get_part(refill_data, req_addr_low(i)), 0.U.asTypeOf(get_part(refill_data, req_addr_low(i))), llptw_mem.buffer_it(i))) } 4037797f035SbugGenerator // llptw could not use refill_data_tmp, because enq bypass's result works at next cycle 40492e3bfefSLemover )) 40592e3bfefSLemover 40663632028SHaoyuan Feng // save eight ptes for each id when sector tlb 40763632028SHaoyuan Feng // (miss queue may can't resp to tlb with low latency, it should have highest priority, but diffcult to design cache) 40863632028SHaoyuan Feng val resp_pte_sector = VecInit((0 until MemReqWidth).map(i => 40997929664SXiaokun-Pei if (i == l2tlbParams.llptwsize + 1) {RegEnable(refill_data_tmp, 0.U.asTypeOf(refill_data_tmp), mem_resp_done && mem_resp_from_hptw) } 41097929664SXiaokun-Pei else if (i == l2tlbParams.llptwsize) {RegEnable(refill_data_tmp, 0.U.asTypeOf(refill_data_tmp), mem_resp_done && mem_resp_from_ptw) } 41197929664SXiaokun-Pei else { Mux(llptw_mem.buffer_it(i), refill_data, RegEnable(refill_data, 0.U.asTypeOf(refill_data), llptw_mem.buffer_it(i))) } 41263632028SHaoyuan Feng // llptw could not use refill_data_tmp, because enq bypass's result works at next cycle 41363632028SHaoyuan Feng )) 41463632028SHaoyuan Feng 415d0de7e4aSpeixiaokun // mem -> llptw 416d0de7e4aSpeixiaokun llptw_mem.resp.valid := mem_resp_done && mem_resp_from_llptw 4177797f035SbugGenerator llptw_mem.resp.bits.id := DataHoldBypass(mem.d.bits.source, mem.d.valid) 418ce5f4200SGuanghui Hu llptw_mem.resp.bits.value := DataHoldBypass(refill_data_tmp.asUInt, mem.d.valid) 41992e3bfefSLemover // mem -> ptw 420d0de7e4aSpeixiaokun ptw.io.mem.resp.valid := mem_resp_done && mem_resp_from_ptw 421d61cd5eeSpeixiaokun ptw.io.mem.resp.bits := resp_pte.apply(l2tlbParams.llptwsize) 422d0de7e4aSpeixiaokun // mem -> hptw 423d0de7e4aSpeixiaokun hptw.io.mem.resp.valid := mem_resp_done && mem_resp_from_hptw 424d61cd5eeSpeixiaokun hptw.io.mem.resp.bits := resp_pte.apply(l2tlbParams.llptwsize + 1) 42592e3bfefSLemover // mem -> cache 426d0de7e4aSpeixiaokun val refill_from_llptw = mem_resp_from_llptw 427d0de7e4aSpeixiaokun val refill_from_ptw = mem_resp_from_ptw 428d0de7e4aSpeixiaokun val refill_from_hptw = mem_resp_from_hptw 4293ea4388cSHaoyuan Feng val refill_level = Mux(refill_from_llptw, 0.U, Mux(refill_from_ptw, RegEnable(ptw.io.refill.level, 0.U, ptw.io.mem.req.fire), RegEnable(hptw.io.refill.level, 0.U, hptw.io.mem.req.fire))) 43083d93d53Speixiaokun val refill_valid = mem_resp_done && !flush && !flush_latch(mem.d.bits.source) && !hptw_bypassed 4317797f035SbugGenerator 4325adc4829SYanqin Li cache.io.refill.valid := GatedValidRegNext(refill_valid, false.B) 43392e3bfefSLemover cache.io.refill.bits.ptes := refill_data.asUInt 434d0de7e4aSpeixiaokun cache.io.refill.bits.req_info_dup.map(_ := RegEnable(Mux(refill_from_llptw, llptw_mem.refill, Mux(refill_from_ptw, ptw.io.refill.req_info, hptw.io.refill.req_info)), refill_valid)) 4357797f035SbugGenerator cache.io.refill.bits.level_dup.map(_ := RegEnable(refill_level, refill_valid)) 4367797f035SbugGenerator cache.io.refill.bits.levelOH(refill_level, refill_valid) 4375adc4829SYanqin Li cache.io.refill.bits.sel_pte_dup.map(_ := RegEnable(sel_data(refill_data_tmp.asUInt, req_addr_low(mem.d.bits.source)), refill_valid)) 43892e3bfefSLemover 4399c26bab7SHaoyuan Feng if (env.EnableDifftest) { 4409c26bab7SHaoyuan Feng val difftest_ptw_addr = RegInit(VecInit(Seq.fill(MemReqWidth)(0.U(PAddrBits.W)))) 4419c26bab7SHaoyuan Feng when (mem.a.valid) { 4429c26bab7SHaoyuan Feng difftest_ptw_addr(mem.a.bits.source) := mem.a.bits.address 4439c26bab7SHaoyuan Feng } 4449c26bab7SHaoyuan Feng 445a0c65233SYinan Xu val difftest = DifftestModule(new DiffRefillEvent, dontCare = true) 446254e4960SHaoyuan Feng difftest.coreid := io.hartId 4477d45a146SYinan Xu difftest.index := 2.U 4487d45a146SYinan Xu difftest.valid := cache.io.refill.valid 4495adc4829SYanqin Li difftest.addr := difftest_ptw_addr(RegEnable(mem.d.bits.source, mem.d.valid)) 4507d45a146SYinan Xu difftest.data := refill_data.asTypeOf(difftest.data) 451935edac4STang Haojin difftest.idtfr := DontCare 4529c26bab7SHaoyuan Feng } 4539c26bab7SHaoyuan Feng 4545ab1b84dSHaoyuan Feng if (env.EnableDifftest) { 4555ab1b84dSHaoyuan Feng for (i <- 0 until PtwWidth) { 4567d45a146SYinan Xu val difftest = DifftestModule(new DiffL2TLBEvent) 457b436d3b6Speixiaokun difftest.coreid := io.hartId 458d61cd5eeSpeixiaokun difftest.valid := io.tlb(i).resp.fire && !io.tlb(i).resp.bits.s1.af && !io.tlb(i).resp.bits.s2.gaf 4597d45a146SYinan Xu difftest.index := i.U 46087d0ba30Speixiaokun difftest.vpn := Cat(io.tlb(i).resp.bits.s1.entry.tag, 0.U(sectortlbwidth.W)) 461002c10a4SYanqin Li difftest.pbmt := io.tlb(i).resp.bits.s1.entry.pbmt 462002c10a4SYanqin Li difftest.g_pbmt := io.tlb(i).resp.bits.s2.entry.pbmt 46363632028SHaoyuan Feng for (j <- 0 until tlbcontiguous) { 464b436d3b6Speixiaokun difftest.ppn(j) := Cat(io.tlb(i).resp.bits.s1.entry.ppn, io.tlb(i).resp.bits.s1.ppn_low(j)) 465b436d3b6Speixiaokun difftest.valididx(j) := io.tlb(i).resp.bits.s1.valididx(j) 46687d0ba30Speixiaokun difftest.pteidx(j) := io.tlb(i).resp.bits.s1.pteidx(j) 46763632028SHaoyuan Feng } 46887d0ba30Speixiaokun difftest.perm := io.tlb(i).resp.bits.s1.entry.perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt 46987d0ba30Speixiaokun difftest.level := io.tlb(i).resp.bits.s1.entry.level.getOrElse(0.U.asUInt) 47087d0ba30Speixiaokun difftest.pf := io.tlb(i).resp.bits.s1.pf 47187d0ba30Speixiaokun difftest.satp := Cat(io.csr.tlb.satp.mode, io.csr.tlb.satp.asid, io.csr.tlb.satp.ppn) 47287d0ba30Speixiaokun difftest.vsatp := Cat(io.csr.tlb.vsatp.mode, io.csr.tlb.vsatp.asid, io.csr.tlb.vsatp.ppn) 47397929664SXiaokun-Pei difftest.hgatp := Cat(io.csr.tlb.hgatp.mode, io.csr.tlb.hgatp.vmid, io.csr.tlb.hgatp.ppn) 47487d0ba30Speixiaokun difftest.gvpn := io.tlb(i).resp.bits.s2.entry.tag 47587d0ba30Speixiaokun difftest.g_perm := io.tlb(i).resp.bits.s2.entry.perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt 47687d0ba30Speixiaokun difftest.g_level := io.tlb(i).resp.bits.s2.entry.level.getOrElse(0.U.asUInt) 47787d0ba30Speixiaokun difftest.s2ppn := io.tlb(i).resp.bits.s2.entry.ppn 47887d0ba30Speixiaokun difftest.gpf := io.tlb(i).resp.bits.s2.gpf 47987d0ba30Speixiaokun difftest.s2xlate := io.tlb(i).resp.bits.s2xlate 4805ab1b84dSHaoyuan Feng } 4815ab1b84dSHaoyuan Feng } 4825ab1b84dSHaoyuan Feng 48392e3bfefSLemover // pmp 48492e3bfefSLemover pmp_check(0).req <> ptw.io.pmp.req 48592e3bfefSLemover ptw.io.pmp.resp <> pmp_check(0).resp 48692e3bfefSLemover pmp_check(1).req <> llptw.io.pmp.req 48792e3bfefSLemover llptw.io.pmp.resp <> pmp_check(1).resp 488c3d5cfb3Speixiaokun pmp_check(2).req <> hptw.io.pmp.req 489c3d5cfb3Speixiaokun hptw.io.pmp.resp <> pmp_check(2).resp 49092e3bfefSLemover 49192e3bfefSLemover llptw_out.ready := outReady(llptw_out.bits.req_info.source, outArbMqPort) 49263632028SHaoyuan Feng 493d0de7e4aSpeixiaokun // hptw and page cache -> ptw and llptw 494d0de7e4aSpeixiaokun val HptwRespArbCachePort = 0 495eb4bf3f2Speixiaokun val HptwRespArbHptw = 1 496325f0a4eSpeixiaokun hptw_resp_arb.io.in(HptwRespArbCachePort).valid := cache.io.resp.valid && cache.io.resp.bits.hit && cache.io.resp.bits.isHptwReq 497d0de7e4aSpeixiaokun hptw_resp_arb.io.in(HptwRespArbCachePort).bits.id := cache.io.resp.bits.toHptw.id 498d0de7e4aSpeixiaokun hptw_resp_arb.io.in(HptwRespArbCachePort).bits.resp := cache.io.resp.bits.toHptw.resp 499d0de7e4aSpeixiaokun hptw_resp_arb.io.in(HptwRespArbHptw).valid := hptw.io.resp.valid 500d0de7e4aSpeixiaokun hptw_resp_arb.io.in(HptwRespArbHptw).bits.id := hptw.io.resp.bits.id 501d0de7e4aSpeixiaokun hptw_resp_arb.io.in(HptwRespArbHptw).bits.resp := hptw.io.resp.bits.resp 502c2b430edSpeixiaokun hptw.io.resp.ready := hptw_resp_arb.io.in(HptwRespArbHptw).ready 503d0de7e4aSpeixiaokun 504d0de7e4aSpeixiaokun ptw.io.hptw.resp.valid := hptw_resp_arb.io.out.valid && hptw_resp_arb.io.out.bits.id === FsmReqID.U 505d0de7e4aSpeixiaokun ptw.io.hptw.resp.bits.h_resp := hptw_resp_arb.io.out.bits.resp 506d0de7e4aSpeixiaokun llptw.io.hptw.resp.valid := hptw_resp_arb.io.out.valid && hptw_resp_arb.io.out.bits.id =/= FsmReqID.U 507c3d5cfb3Speixiaokun llptw.io.hptw.resp.bits.id := hptw_resp_arb.io.out.bits.id 508d0de7e4aSpeixiaokun llptw.io.hptw.resp.bits.h_resp := hptw_resp_arb.io.out.bits.resp 509c3d5cfb3Speixiaokun hptw_resp_arb.io.out.ready := true.B 510d0de7e4aSpeixiaokun 51163632028SHaoyuan Feng // Timing: Maybe need to do some optimization or even add one more cycle 51292e3bfefSLemover for (i <- 0 until PtwWidth) { 513325f0a4eSpeixiaokun mergeArb(i).in(outArbCachePort).valid := cache.io.resp.valid && cache.io.resp.bits.hit && cache.io.resp.bits.req_info.source===i.U && !cache.io.resp.bits.isHptwReq 514d0de7e4aSpeixiaokun mergeArb(i).in(outArbCachePort).bits.s2xlate := cache.io.resp.bits.req_info.s2xlate 5156979864eSXiaokun-Pei mergeArb(i).in(outArbCachePort).bits.s1 := cache.io.resp.bits.stage1 516eb4bf3f2Speixiaokun mergeArb(i).in(outArbCachePort).bits.s2 := cache.io.resp.bits.toHptw.resp 51763632028SHaoyuan Feng mergeArb(i).in(outArbFsmPort).valid := ptw.io.resp.valid && ptw.io.resp.bits.source===i.U 518d0de7e4aSpeixiaokun mergeArb(i).in(outArbFsmPort).bits.s2xlate := ptw.io.resp.bits.s2xlate 519eb4bf3f2Speixiaokun mergeArb(i).in(outArbFsmPort).bits.s1 := ptw.io.resp.bits.resp 520eb4bf3f2Speixiaokun mergeArb(i).in(outArbFsmPort).bits.s2 := ptw.io.resp.bits.h_resp 52163632028SHaoyuan Feng mergeArb(i).in(outArbMqPort).valid := llptw_out.valid && llptw_out.bits.req_info.source===i.U 522d0de7e4aSpeixiaokun mergeArb(i).in(outArbMqPort).bits.s2xlate := llptw_out.bits.req_info.s2xlate 523dd286b6aSYanqin Li mergeArb(i).in(outArbMqPort).bits.s1 := Mux( 524dd286b6aSYanqin Li llptw_out.bits.first_s2xlate_fault, llptw_stage1(llptw_out.bits.id), 525dd286b6aSYanqin Li contiguous_pte_to_merge_ptwResp( 526dd286b6aSYanqin Li resp_pte_sector(llptw_out.bits.id).asUInt, llptw_out.bits.req_info.vpn, llptw_out.bits.af, 5276962b4ffSHaoyuan Feng true, s2xlate = llptw_out.bits.req_info.s2xlate, mPBMTE = mPBMTE, hPBMTE = hPBMTE, gpf = llptw_out.bits.h_resp.gpf 528dd286b6aSYanqin Li ) 529dd286b6aSYanqin Li ) 530eb4bf3f2Speixiaokun mergeArb(i).in(outArbMqPort).bits.s2 := llptw_out.bits.h_resp 53163632028SHaoyuan Feng mergeArb(i).out.ready := outArb(i).in(0).ready 53263632028SHaoyuan Feng } 53363632028SHaoyuan Feng 53463632028SHaoyuan Feng for (i <- 0 until PtwWidth) { 53563632028SHaoyuan Feng outArb(i).in(0).valid := mergeArb(i).out.valid 536eb4bf3f2Speixiaokun outArb(i).in(0).bits.s2xlate := mergeArb(i).out.bits.s2xlate 537eb4bf3f2Speixiaokun outArb(i).in(0).bits.s1 := merge_ptwResp_to_sector_ptwResp(mergeArb(i).out.bits.s1) 538eb4bf3f2Speixiaokun outArb(i).in(0).bits.s2 := mergeArb(i).out.bits.s2 53992e3bfefSLemover } 54092e3bfefSLemover 54192e3bfefSLemover // io.tlb.map(_.resp) <> outArb.map(_.out) 54292e3bfefSLemover io.tlb.map(_.resp).zip(outArb.map(_.out)).map{ 54392e3bfefSLemover case (resp, out) => resp <> out 54492e3bfefSLemover } 54592e3bfefSLemover 54692e3bfefSLemover // sfence 54792e3bfefSLemover when (flush) { 54892e3bfefSLemover for (i <- 0 until MemReqWidth) { 54992e3bfefSLemover when (waiting_resp(i)) { 55092e3bfefSLemover flush_latch(i) := true.B 55192e3bfefSLemover } 55292e3bfefSLemover } 55392e3bfefSLemover } 55492e3bfefSLemover // mem -> control signal 55592e3bfefSLemover // waiting_resp and sfence_latch will be reset when mem_resp_done 55692e3bfefSLemover when (mem_resp_done) { 55792e3bfefSLemover waiting_resp(mem.d.bits.source) := false.B 55892e3bfefSLemover flush_latch(mem.d.bits.source) := false.B 55992e3bfefSLemover } 56092e3bfefSLemover 56192e3bfefSLemover def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 56292e3bfefSLemover sink.valid := source.valid && !block_signal 56392e3bfefSLemover source.ready := sink.ready && !block_signal 56492e3bfefSLemover sink.bits := source.bits 56592e3bfefSLemover } 56692e3bfefSLemover 56792e3bfefSLemover def get_part(data: Vec[UInt], index: UInt): UInt = { 56892e3bfefSLemover val inner_data = data.asTypeOf(Vec(data.getWidth / XLEN, UInt(XLEN.W))) 56992e3bfefSLemover inner_data(index) 57092e3bfefSLemover } 57192e3bfefSLemover 57263632028SHaoyuan Feng // not_super means that this is a normal page 57363632028SHaoyuan Feng // valididx(i) will be all true when super page to be convenient for l1 tlb matching 5746962b4ffSHaoyuan Feng def contiguous_pte_to_merge_ptwResp(pte: UInt, vpn: UInt, af: Bool, af_first: Boolean, s2xlate: UInt, mPBMTE: Bool, hPBMTE: Bool, not_super: Boolean = true, gpf: Bool) : PtwMergeResp = { 57563632028SHaoyuan Feng assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 57663632028SHaoyuan Feng val ptw_merge_resp = Wire(new PtwMergeResp()) 577eb4bf3f2Speixiaokun val hasS2xlate = s2xlate =/= noS2xlate 578dd286b6aSYanqin Li val pbmte = Mux(s2xlate === onlyStage1 || s2xlate === allStage, hPBMTE, mPBMTE) 57963632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 58063632028SHaoyuan Feng val pte_in = pte(64 * i + 63, 64 * i).asTypeOf(new PteBundle()) 581718a93f5SHaoyuan Feng val ptw_resp = Wire(new PtwMergeEntry(tagLen = sectorvpnLen, hasPerm = true, hasLevel = true, hasNapot = true)) 58297929664SXiaokun-Pei ptw_resp.ppn := pte_in.getPPN()(ptePPNLen - 1, sectortlbwidth) 58397929664SXiaokun-Pei ptw_resp.ppn_low := pte_in.getPPN()(sectortlbwidth - 1, 0) 5843ea4388cSHaoyuan Feng ptw_resp.level.map(_ := 0.U) 585002c10a4SYanqin Li ptw_resp.pbmt := pte_in.pbmt 586718a93f5SHaoyuan Feng ptw_resp.n.map(_ := pte_in.n) 58763632028SHaoyuan Feng ptw_resp.perm.map(_ := pte_in.getPerm()) 58863632028SHaoyuan Feng ptw_resp.tag := vpn(vpnLen - 1, sectortlbwidth) 589dd286b6aSYanqin Li ptw_resp.pf := (if (af_first) !af else true.B) && (pte_in.isPf(0.U, pbmte) || !pte_in.isLeaf()) 5906962b4ffSHaoyuan Feng ptw_resp.af := (if (!af_first) pte_in.isPf(0.U, pbmte) else true.B) && (af || (Mux(s2xlate === allStage, false.B, pte_in.isAf()) && !(hasS2xlate && gpf))) 59163632028SHaoyuan Feng ptw_resp.v := !ptw_resp.pf 59263632028SHaoyuan Feng ptw_resp.prefetch := DontCare 593eb4bf3f2Speixiaokun ptw_resp.asid := Mux(hasS2xlate, vsatp.asid, satp.asid) 59497929664SXiaokun-Pei ptw_resp.vmid.map(_ := hgatp.vmid) 59563632028SHaoyuan Feng ptw_merge_resp.entry(i) := ptw_resp 59663632028SHaoyuan Feng } 59763632028SHaoyuan Feng ptw_merge_resp.pteidx := UIntToOH(vpn(sectortlbwidth - 1, 0)).asBools 59863632028SHaoyuan Feng ptw_merge_resp.not_super := not_super.B 5996962b4ffSHaoyuan Feng ptw_merge_resp.not_merge := hasS2xlate 60063632028SHaoyuan Feng ptw_merge_resp 60163632028SHaoyuan Feng } 60263632028SHaoyuan Feng 60363632028SHaoyuan Feng def merge_ptwResp_to_sector_ptwResp(pte: PtwMergeResp) : PtwSectorResp = { 60463632028SHaoyuan Feng assert(tlbcontiguous == 8, "Only support tlbcontiguous = 8!") 60563632028SHaoyuan Feng val ptw_sector_resp = Wire(new PtwSectorResp) 60663632028SHaoyuan Feng ptw_sector_resp.entry.tag := pte.entry(OHToUInt(pte.pteidx)).tag 60763632028SHaoyuan Feng ptw_sector_resp.entry.asid := pte.entry(OHToUInt(pte.pteidx)).asid 608c3d5cfb3Speixiaokun ptw_sector_resp.entry.vmid.map(_ := pte.entry(OHToUInt(pte.pteidx)).vmid.getOrElse(0.U)) 60963632028SHaoyuan Feng ptw_sector_resp.entry.ppn := pte.entry(OHToUInt(pte.pteidx)).ppn 610002c10a4SYanqin Li ptw_sector_resp.entry.pbmt := pte.entry(OHToUInt(pte.pteidx)).pbmt 611718a93f5SHaoyuan Feng ptw_sector_resp.entry.n.map(_ := pte.entry(OHToUInt(pte.pteidx)).n.getOrElse(0.U)) 61263632028SHaoyuan Feng ptw_sector_resp.entry.perm.map(_ := pte.entry(OHToUInt(pte.pteidx)).perm.getOrElse(0.U.asTypeOf(new PtePermBundle))) 6133ea4388cSHaoyuan Feng ptw_sector_resp.entry.level.map(_ := pte.entry(OHToUInt(pte.pteidx)).level.getOrElse(0.U(log2Up(Level + 1).W))) 61463632028SHaoyuan Feng ptw_sector_resp.entry.prefetch := pte.entry(OHToUInt(pte.pteidx)).prefetch 61563632028SHaoyuan Feng ptw_sector_resp.entry.v := pte.entry(OHToUInt(pte.pteidx)).v 61663632028SHaoyuan Feng ptw_sector_resp.af := pte.entry(OHToUInt(pte.pteidx)).af 61763632028SHaoyuan Feng ptw_sector_resp.pf := pte.entry(OHToUInt(pte.pteidx)).pf 61863632028SHaoyuan Feng ptw_sector_resp.addr_low := OHToUInt(pte.pteidx) 619b0fa7106SHaoyuan Feng ptw_sector_resp.pteidx := pte.pteidx 62063632028SHaoyuan Feng for (i <- 0 until tlbcontiguous) { 62163632028SHaoyuan Feng val ppn_equal = pte.entry(i).ppn === pte.entry(OHToUInt(pte.pteidx)).ppn 622002c10a4SYanqin Li val pbmt_equal = pte.entry(i).pbmt === pte.entry(OHToUInt(pte.pteidx)).pbmt 623718a93f5SHaoyuan Feng val n_equal = pte.entry(i).n.getOrElse(0.U) === pte.entry(OHToUInt(pte.pteidx)).n.getOrElse(0.U) 62463632028SHaoyuan Feng val perm_equal = pte.entry(i).perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt === pte.entry(OHToUInt(pte.pteidx)).perm.getOrElse(0.U.asTypeOf(new PtePermBundle)).asUInt 62563632028SHaoyuan Feng val v_equal = pte.entry(i).v === pte.entry(OHToUInt(pte.pteidx)).v 62663632028SHaoyuan Feng val af_equal = pte.entry(i).af === pte.entry(OHToUInt(pte.pteidx)).af 62763632028SHaoyuan Feng val pf_equal = pte.entry(i).pf === pte.entry(OHToUInt(pte.pteidx)).pf 628718a93f5SHaoyuan Feng ptw_sector_resp.valididx(i) := ((ppn_equal && pbmt_equal && n_equal && perm_equal && v_equal && af_equal && pf_equal) || !pte.not_super) && !pte.not_merge 62963632028SHaoyuan Feng ptw_sector_resp.ppn_low(i) := pte.entry(i).ppn_low 63063632028SHaoyuan Feng } 63163632028SHaoyuan Feng ptw_sector_resp.valididx(OHToUInt(pte.pteidx)) := true.B 63263632028SHaoyuan Feng ptw_sector_resp 63363632028SHaoyuan Feng } 63463632028SHaoyuan Feng 63592e3bfefSLemover def outReady(source: UInt, port: Int): Bool = { 63645f43e6eSTang Haojin MuxLookup(source, true.B)((0 until PtwWidth).map(i => i.U -> mergeArb(i).in(port).ready)) 63792e3bfefSLemover } 63892e3bfefSLemover 63992e3bfefSLemover // debug info 64092e3bfefSLemover for (i <- 0 until PtwWidth) { 64192e3bfefSLemover XSDebug(p"[io.tlb(${i.U})] ${io.tlb(i)}\n") 64292e3bfefSLemover } 6437797f035SbugGenerator XSDebug(p"[sfence] ${io.sfence}\n") 64492e3bfefSLemover XSDebug(p"[io.csr.tlb] ${io.csr.tlb}\n") 64592e3bfefSLemover 64692e3bfefSLemover for (i <- 0 until PtwWidth) { 647935edac4STang Haojin XSPerfAccumulate(s"req_count${i}", io.tlb(i).req(0).fire) 64892e3bfefSLemover XSPerfAccumulate(s"req_blocked_count_${i}", io.tlb(i).req(0).valid && !io.tlb(i).req(0).ready) 64992e3bfefSLemover } 65092e3bfefSLemover XSPerfAccumulate(s"req_blocked_by_mq", arb1.io.out.valid && missQueue.io.out.valid) 65192e3bfefSLemover for (i <- 0 until (MemReqWidth + 1)) { 65292e3bfefSLemover XSPerfAccumulate(s"mem_req_util${i}", PopCount(waiting_resp) === i.U) 65392e3bfefSLemover } 65492e3bfefSLemover XSPerfAccumulate("mem_cycle", PopCount(waiting_resp) =/= 0.U) 655935edac4STang Haojin XSPerfAccumulate("mem_count", mem.a.fire) 656dd7fe201SHaoyuan Feng for (i <- 0 until PtwWidth) { 657eb4bf3f2Speixiaokun XSPerfAccumulate(s"llptw_ppn_af${i}", mergeArb(i).in(outArbMqPort).valid && mergeArb(i).in(outArbMqPort).bits.s1.entry(OHToUInt(mergeArb(i).in(outArbMqPort).bits.s1.pteidx)).af && !llptw_out.bits.af) 658d61cd5eeSpeixiaokun XSPerfAccumulate(s"access_fault${i}", io.tlb(i).resp.fire && io.tlb(i).resp.bits.s1.af) 659dd7fe201SHaoyuan Feng } 66092e3bfefSLemover 66192e3bfefSLemover // print configs 6623ea4388cSHaoyuan Feng println(s"${l2tlbParams.name}: a ptw, a llptw with size ${l2tlbParams.llptwsize}, miss queue size ${MissQueueSize} l2:${l2tlbParams.l2Size} fa l1: nSets ${l2tlbParams.l1nSets} nWays ${l2tlbParams.l1nWays} l0: ${l2tlbParams.l0nSets} nWays ${l2tlbParams.l0nWays} blockBytes:${l2tlbParams.blockBytes}") 66392e3bfefSLemover 66492e3bfefSLemover val perfEvents = Seq(llptw, cache, ptw).flatMap(_.getPerfEvents) 66592e3bfefSLemover generatePerfEvent() 6665afdf73cSHaoyuan Feng 667c686adcdSYinan Xu val isWriteL1TlbTable = Constantin.createRecord(s"isWriteL1TlbTable$hartId") 668c686adcdSYinan Xu val L1TlbTable = ChiselDB.createTable(s"L1Tlb_hart$hartId", new L1TlbDB) 6695afdf73cSHaoyuan Feng val ITlbReqDB, DTlbReqDB, ITlbRespDB, DTlbRespDB = Wire(new L1TlbDB) 6705afdf73cSHaoyuan Feng ITlbReqDB.vpn := io.tlb(0).req(0).bits.vpn 6715afdf73cSHaoyuan Feng DTlbReqDB.vpn := io.tlb(1).req(0).bits.vpn 672*416c2536SHaoyuan Feng ITlbRespDB.vpn := Cat(io.tlb(0).resp.bits.s1.entry.tag, OHToUInt(io.tlb(0).resp.bits.s1.pteidx)) 673*416c2536SHaoyuan Feng DTlbRespDB.vpn := Cat(io.tlb(1).resp.bits.s1.entry.tag, OHToUInt(io.tlb(1).resp.bits.s1.pteidx)) 674da3bf434SMaxpicca-Li L1TlbTable.log(ITlbReqDB, isWriteL1TlbTable.orR && io.tlb(0).req(0).fire, "ITlbReq", clock, reset) 675da3bf434SMaxpicca-Li L1TlbTable.log(DTlbReqDB, isWriteL1TlbTable.orR && io.tlb(1).req(0).fire, "DTlbReq", clock, reset) 676da3bf434SMaxpicca-Li L1TlbTable.log(ITlbRespDB, isWriteL1TlbTable.orR && io.tlb(0).resp.fire, "ITlbResp", clock, reset) 677da3bf434SMaxpicca-Li L1TlbTable.log(DTlbRespDB, isWriteL1TlbTable.orR && io.tlb(1).resp.fire, "DTlbResp", clock, reset) 6785afdf73cSHaoyuan Feng 679c686adcdSYinan Xu val isWritePageCacheTable = Constantin.createRecord(s"isWritePageCacheTable$hartId") 680c686adcdSYinan Xu val PageCacheTable = ChiselDB.createTable(s"PageCache_hart$hartId", new PageCacheDB) 6815afdf73cSHaoyuan Feng val PageCacheDB = Wire(new PageCacheDB) 6826979864eSXiaokun-Pei PageCacheDB.vpn := Cat(cache.io.resp.bits.stage1.entry(0).tag, OHToUInt(cache.io.resp.bits.stage1.pteidx)) 6835afdf73cSHaoyuan Feng PageCacheDB.source := cache.io.resp.bits.req_info.source 6845afdf73cSHaoyuan Feng PageCacheDB.bypassed := cache.io.resp.bits.bypassed 6855afdf73cSHaoyuan Feng PageCacheDB.is_first := cache.io.resp.bits.isFirst 6866979864eSXiaokun-Pei PageCacheDB.prefetched := cache.io.resp.bits.stage1.entry(0).prefetch 6875afdf73cSHaoyuan Feng PageCacheDB.prefetch := cache.io.resp.bits.prefetch 6885afdf73cSHaoyuan Feng PageCacheDB.l2Hit := cache.io.resp.bits.toFsm.l2Hit 6895afdf73cSHaoyuan Feng PageCacheDB.l1Hit := cache.io.resp.bits.toFsm.l1Hit 6905afdf73cSHaoyuan Feng PageCacheDB.hit := cache.io.resp.bits.hit 691da3bf434SMaxpicca-Li PageCacheTable.log(PageCacheDB, isWritePageCacheTable.orR && cache.io.resp.fire, "PageCache", clock, reset) 6925afdf73cSHaoyuan Feng 693c686adcdSYinan Xu val isWritePTWTable = Constantin.createRecord(s"isWritePTWTable$hartId") 694c686adcdSYinan Xu val PTWTable = ChiselDB.createTable(s"PTW_hart$hartId", new PTWDB) 6955afdf73cSHaoyuan Feng val PTWReqDB, PTWRespDB, LLPTWReqDB, LLPTWRespDB = Wire(new PTWDB) 6965afdf73cSHaoyuan Feng PTWReqDB.vpn := ptw.io.req.bits.req_info.vpn 6975afdf73cSHaoyuan Feng PTWReqDB.source := ptw.io.req.bits.req_info.source 6985afdf73cSHaoyuan Feng PTWRespDB.vpn := ptw.io.refill.req_info.vpn 6995afdf73cSHaoyuan Feng PTWRespDB.source := ptw.io.refill.req_info.source 7005afdf73cSHaoyuan Feng LLPTWReqDB.vpn := llptw.io.in.bits.req_info.vpn 7015afdf73cSHaoyuan Feng LLPTWReqDB.source := llptw.io.in.bits.req_info.source 7025afdf73cSHaoyuan Feng LLPTWRespDB.vpn := llptw.io.mem.refill.vpn 7035afdf73cSHaoyuan Feng LLPTWRespDB.source := llptw.io.mem.refill.source 704da3bf434SMaxpicca-Li PTWTable.log(PTWReqDB, isWritePTWTable.orR && ptw.io.req.fire, "PTWReq", clock, reset) 705da3bf434SMaxpicca-Li PTWTable.log(PTWRespDB, isWritePTWTable.orR && ptw.io.mem.resp.fire, "PTWResp", clock, reset) 706da3bf434SMaxpicca-Li PTWTable.log(LLPTWReqDB, isWritePTWTable.orR && llptw.io.in.fire, "LLPTWReq", clock, reset) 707da3bf434SMaxpicca-Li PTWTable.log(LLPTWRespDB, isWritePTWTable.orR && llptw.io.mem.resp.fire, "LLPTWResp", clock, reset) 7085afdf73cSHaoyuan Feng 709c686adcdSYinan Xu val isWriteL2TlbMissQueueTable = Constantin.createRecord(s"isWriteL2TlbMissQueueTable$hartId") 710c686adcdSYinan Xu val L2TlbMissQueueTable = ChiselDB.createTable(s"L2TlbMissQueue_hart$hartId", new L2TlbMissQueueDB) 7115afdf73cSHaoyuan Feng val L2TlbMissQueueInDB, L2TlbMissQueueOutDB = Wire(new L2TlbMissQueueDB) 7126967f5d5Speixiaokun L2TlbMissQueueInDB.vpn := missQueue.io.in.bits.req_info.vpn 7136967f5d5Speixiaokun L2TlbMissQueueOutDB.vpn := missQueue.io.out.bits.req_info.vpn 714da3bf434SMaxpicca-Li L2TlbMissQueueTable.log(L2TlbMissQueueInDB, isWriteL2TlbMissQueueTable.orR && missQueue.io.in.fire, "L2TlbMissQueueIn", clock, reset) 715da3bf434SMaxpicca-Li L2TlbMissQueueTable.log(L2TlbMissQueueOutDB, isWriteL2TlbMissQueueTable.orR && missQueue.io.out.fire, "L2TlbMissQueueOut", clock, reset) 71692e3bfefSLemover} 71792e3bfefSLemover 7187797f035SbugGenerator/** BlockHelper, block missqueue, not to send too many req to cache 7197797f035SbugGenerator * Parameter: 7207797f035SbugGenerator * enable: enable BlockHelper, mq should not send too many reqs 7217797f035SbugGenerator * start: when miss queue out fire and need, block miss queue's out 7227797f035SbugGenerator * block: block miss queue's out 7237797f035SbugGenerator * latency: last missqueue out's cache access latency 7247797f035SbugGenerator */ 7257797f035SbugGeneratorclass BlockHelper(latency: Int)(implicit p: Parameters) extends XSModule { 7267797f035SbugGenerator val io = IO(new Bundle { 7277797f035SbugGenerator val enable = Input(Bool()) 7287797f035SbugGenerator val start = Input(Bool()) 7297797f035SbugGenerator val block = Output(Bool()) 7307797f035SbugGenerator }) 7317797f035SbugGenerator 7327797f035SbugGenerator val count = RegInit(0.U(log2Ceil(latency).W)) 7337797f035SbugGenerator val valid = RegInit(false.B) 7347797f035SbugGenerator val work = RegInit(true.B) 7357797f035SbugGenerator 7367797f035SbugGenerator io.block := valid 7377797f035SbugGenerator 7387797f035SbugGenerator when (io.start && work) { valid := true.B } 7397797f035SbugGenerator when (valid) { count := count + 1.U } 7407797f035SbugGenerator when (count === (latency.U) || io.enable) { 7417797f035SbugGenerator valid := false.B 7427797f035SbugGenerator work := io.enable 7437797f035SbugGenerator count := 0.U 7447797f035SbugGenerator } 7457797f035SbugGenerator} 7467797f035SbugGenerator 74792e3bfefSLemoverclass PTEHelper() extends ExtModule { 74892e3bfefSLemover val clock = IO(Input(Clock())) 74992e3bfefSLemover val enable = IO(Input(Bool())) 75092e3bfefSLemover val satp = IO(Input(UInt(64.W))) 75192e3bfefSLemover val vpn = IO(Input(UInt(64.W))) 75292e3bfefSLemover val pte = IO(Output(UInt(64.W))) 75392e3bfefSLemover val level = IO(Output(UInt(8.W))) 75492e3bfefSLemover val pf = IO(Output(UInt(8.W))) 75592e3bfefSLemover} 75692e3bfefSLemover 7575afdf73cSHaoyuan Fengclass PTWDelayN[T <: Data](gen: T, n: Int, flush: Bool) extends Module { 7585afdf73cSHaoyuan Feng val io = IO(new Bundle() { 7595afdf73cSHaoyuan Feng val in = Input(gen) 7605afdf73cSHaoyuan Feng val out = Output(gen) 7615afdf73cSHaoyuan Feng val ptwflush = Input(flush.cloneType) 7625afdf73cSHaoyuan Feng }) 7635afdf73cSHaoyuan Feng val out = RegInit(VecInit(Seq.fill(n)(0.U.asTypeOf(gen)))) 7645afdf73cSHaoyuan Feng val t = RegInit(VecInit(Seq.fill(n)(0.U.asTypeOf(gen)))) 7655afdf73cSHaoyuan Feng out(0) := io.in 7665afdf73cSHaoyuan Feng if (n == 1) { 7675afdf73cSHaoyuan Feng io.out := out(0) 7685afdf73cSHaoyuan Feng } else { 7695afdf73cSHaoyuan Feng when (io.ptwflush) { 7705afdf73cSHaoyuan Feng for (i <- 0 until n) { 7715afdf73cSHaoyuan Feng t(i) := 0.U.asTypeOf(gen) 7725afdf73cSHaoyuan Feng out(i) := 0.U.asTypeOf(gen) 7735afdf73cSHaoyuan Feng } 7745afdf73cSHaoyuan Feng io.out := 0.U.asTypeOf(gen) 7755afdf73cSHaoyuan Feng } .otherwise { 7765afdf73cSHaoyuan Feng for (i <- 1 until n) { 7775afdf73cSHaoyuan Feng t(i-1) := out(i-1) 7785afdf73cSHaoyuan Feng out(i) := t(i-1) 7795afdf73cSHaoyuan Feng } 7805afdf73cSHaoyuan Feng io.out := out(n-1) 7815afdf73cSHaoyuan Feng } 7825afdf73cSHaoyuan Feng } 7835afdf73cSHaoyuan Feng} 7845afdf73cSHaoyuan Feng 7855afdf73cSHaoyuan Fengobject PTWDelayN { 7865afdf73cSHaoyuan Feng def apply[T <: Data](in: T, n: Int, flush: Bool): T = { 7875afdf73cSHaoyuan Feng val delay = Module(new PTWDelayN(in.cloneType, n, flush)) 7885afdf73cSHaoyuan Feng delay.io.in := in 7895afdf73cSHaoyuan Feng delay.io.ptwflush := flush 7905afdf73cSHaoyuan Feng delay.io.out 7915afdf73cSHaoyuan Feng } 7925afdf73cSHaoyuan Feng} 7935afdf73cSHaoyuan Feng 79492e3bfefSLemoverclass FakePTW()(implicit p: Parameters) extends XSModule with HasPtwConst { 79592e3bfefSLemover val io = IO(new L2TLBIO) 7965afdf73cSHaoyuan Feng val flush = VecInit(Seq.fill(PtwWidth)(false.B)) 7975afdf73cSHaoyuan Feng flush(0) := DelayN(io.sfence.valid || io.csr.tlb.satp.changed, itlbParams.fenceDelay) 7985afdf73cSHaoyuan Feng flush(1) := DelayN(io.sfence.valid || io.csr.tlb.satp.changed, ldtlbParams.fenceDelay) 79992e3bfefSLemover for (i <- 0 until PtwWidth) { 80092e3bfefSLemover val helper = Module(new PTEHelper()) 80192e3bfefSLemover helper.clock := clock 80292e3bfefSLemover helper.satp := io.csr.tlb.satp.ppn 8035afdf73cSHaoyuan Feng 8045afdf73cSHaoyuan Feng if (coreParams.softPTWDelay == 1) { 8055afdf73cSHaoyuan Feng helper.enable := io.tlb(i).req(0).fire 80692e3bfefSLemover helper.vpn := io.tlb(i).req(0).bits.vpn 8075afdf73cSHaoyuan Feng } else { 8085afdf73cSHaoyuan Feng helper.enable := PTWDelayN(io.tlb(i).req(0).fire, coreParams.softPTWDelay - 1, flush(i)) 8095afdf73cSHaoyuan Feng helper.vpn := PTWDelayN(io.tlb(i).req(0).bits.vpn, coreParams.softPTWDelay - 1, flush(i)) 8105afdf73cSHaoyuan Feng } 8115afdf73cSHaoyuan Feng 81292e3bfefSLemover val pte = helper.pte.asTypeOf(new PteBundle) 81392e3bfefSLemover val level = helper.level 81492e3bfefSLemover val pf = helper.pf 8155afdf73cSHaoyuan Feng val empty = RegInit(true.B) 8165afdf73cSHaoyuan Feng when (io.tlb(i).req(0).fire) { 8175afdf73cSHaoyuan Feng empty := false.B 8185afdf73cSHaoyuan Feng } .elsewhen (io.tlb(i).resp.fire || flush(i)) { 8195afdf73cSHaoyuan Feng empty := true.B 8205afdf73cSHaoyuan Feng } 82192e3bfefSLemover 8225afdf73cSHaoyuan Feng io.tlb(i).req(0).ready := empty || io.tlb(i).resp.fire 8235afdf73cSHaoyuan Feng io.tlb(i).resp.valid := PTWDelayN(io.tlb(i).req(0).fire, coreParams.softPTWDelay, flush(i)) 82492e3bfefSLemover assert(!io.tlb(i).resp.valid || io.tlb(i).resp.ready) 825d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.entry.tag := PTWDelayN(io.tlb(i).req(0).bits.vpn, coreParams.softPTWDelay, flush(i)) 826002c10a4SYanqin Li io.tlb(i).resp.bits.s1.entry.pbmt := pte.pbmt 827d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.entry.ppn := pte.ppn 828d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.entry.perm.map(_ := pte.getPerm()) 829d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.entry.level.map(_ := level) 830d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.pf := pf 831d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.af := DontCare // TODO: implement it 832d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.entry.v := !pf 833d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.entry.prefetch := DontCare 834d61cd5eeSpeixiaokun io.tlb(i).resp.bits.s1.entry.asid := io.csr.tlb.satp.asid 83592e3bfefSLemover } 83692e3bfefSLemover} 83792e3bfefSLemover 83892e3bfefSLemoverclass L2TLBWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 83995e60e55STang Haojin override def shouldBeInlined: Boolean = false 84092e3bfefSLemover val useSoftPTW = coreParams.softPTW 84192e3bfefSLemover val node = if (!useSoftPTW) TLIdentityNode() else null 84292e3bfefSLemover val ptw = if (!useSoftPTW) LazyModule(new L2TLB()) else null 84392e3bfefSLemover if (!useSoftPTW) { 84492e3bfefSLemover node := ptw.node 84592e3bfefSLemover } 84692e3bfefSLemover 847935edac4STang Haojin class L2TLBWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents { 84892e3bfefSLemover val io = IO(new L2TLBIO) 84992e3bfefSLemover val perfEvents = if (useSoftPTW) { 85092e3bfefSLemover val fake_ptw = Module(new FakePTW()) 85192e3bfefSLemover io <> fake_ptw.io 85292e3bfefSLemover Seq() 85392e3bfefSLemover } 85492e3bfefSLemover else { 85592e3bfefSLemover io <> ptw.module.io 85692e3bfefSLemover ptw.module.getPerfEvents 85792e3bfefSLemover } 85892e3bfefSLemover generatePerfEvent() 85992e3bfefSLemover } 860935edac4STang Haojin 861935edac4STang Haojin lazy val module = new L2TLBWrapperImp(this) 86292e3bfefSLemover} 863