1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.tilelink.ClientStates._ 23import freechips.rocketchip.tilelink.MemoryOpCategories._ 24import freechips.rocketchip.tilelink.TLPermissions._ 25import freechips.rocketchip.tilelink.{ClientMetadata, ClientStates, TLPermissions} 26import utils._ 27import utility._ 28import xiangshan.{L1CacheErrorInfo, XSCoreParamsKey} 29import xiangshan.mem.prefetch._ 30import xiangshan.mem.HasL1PrefetchSourceParameter 31 32class MainPipeReq(implicit p: Parameters) extends DCacheBundle { 33 val miss = Bool() // only amo miss will refill in main pipe 34 val miss_id = UInt(log2Up(cfg.nMissEntries).W) 35 val miss_param = UInt(TLPermissions.bdWidth.W) 36 val miss_dirty = Bool() 37 38 val probe = Bool() 39 val probe_param = UInt(TLPermissions.bdWidth.W) 40 val probe_need_data = Bool() 41 42 // request info 43 // reqs from Store, AMO use this 44 // probe does not use this 45 val source = UInt(sourceTypeWidth.W) 46 val cmd = UInt(M_SZ.W) 47 // if dcache size > 32KB, vaddr is also needed for store 48 // vaddr is used to get extra index bits 49 val vaddr = UInt(VAddrBits.W) 50 // must be aligned to block 51 val addr = UInt(PAddrBits.W) 52 53 // store 54 val store_data = UInt((cfg.blockBytes * 8).W) 55 val store_mask = UInt(cfg.blockBytes.W) 56 57 // which word does amo work on? 58 val word_idx = UInt(log2Up(cfg.blockBytes * 8 / DataBits).W) 59 val amo_data = UInt(DataBits.W) 60 val amo_mask = UInt((DataBits / 8).W) 61 62 // error 63 val error = Bool() 64 65 // replace 66 val replace = Bool() 67 val replace_way_en = UInt(DCacheWays.W) 68 69 // prefetch 70 val pf_source = UInt(L1PfSourceBits.W) 71 val access = Bool() 72 73 val id = UInt(reqIdWidth.W) 74 75 def isLoad: Bool = source === LOAD_SOURCE.U 76 def isStore: Bool = source === STORE_SOURCE.U 77 def isAMO: Bool = source === AMO_SOURCE.U 78 79 def convertStoreReq(store: DCacheLineReq): MainPipeReq = { 80 val req = Wire(new MainPipeReq) 81 req := DontCare 82 req.miss := false.B 83 req.miss_dirty := false.B 84 req.probe := false.B 85 req.probe_need_data := false.B 86 req.source := STORE_SOURCE.U 87 req.cmd := store.cmd 88 req.addr := store.addr 89 req.vaddr := store.vaddr 90 req.store_data := store.data 91 req.store_mask := store.mask 92 req.replace := false.B 93 req.error := false.B 94 req.id := store.id 95 req 96 } 97} 98 99class MainPipeStatus(implicit p: Parameters) extends DCacheBundle { 100 val set = UInt(idxBits.W) 101 val way_en = UInt(nWays.W) 102} 103 104class MainPipeInfoToMQ(implicit p:Parameters) extends DCacheBundle { 105 val s2_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For refill data selection 106 val s2_replay_to_mq = Bool() 107 val s3_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For mshr release 108 val s3_refill_resp = Bool() 109} 110 111class MainPipe(implicit p: Parameters) extends DCacheModule with HasPerfEvents with HasL1PrefetchSourceParameter { 112 val io = IO(new Bundle() { 113 // probe queue 114 val probe_req = Flipped(DecoupledIO(new MainPipeReq)) 115 // store miss go to miss queue 116 val miss_req = DecoupledIO(new MissReq) 117 val miss_resp = Input(new MissResp) // miss resp is used to support plru update 118 val refill_req = Flipped(DecoupledIO(new MainPipeReq)) 119 // store buffer 120 val store_req = Flipped(DecoupledIO(new DCacheLineReq)) 121 val store_replay_resp = ValidIO(new DCacheLineResp) 122 val store_hit_resp = ValidIO(new DCacheLineResp) 123 val release_update = ValidIO(new ReleaseUpdate) 124 // atmoics 125 val atomic_req = Flipped(DecoupledIO(new MainPipeReq)) 126 val atomic_resp = ValidIO(new MainPipeResp) 127 // find matched refill data in missentry 128 val mainpipe_info = Output(new MainPipeInfoToMQ) 129 // missqueue refill data 130 val refill_info = Flipped(ValidIO(new MissQueueRefillInfo)) 131 // write-back queue 132 val wb = DecoupledIO(new WritebackReq) 133 val wb_ready_dup = Vec(nDupWbReady, Input(Bool())) 134 135 // data sram 136 val data_read = Vec(LoadPipelineWidth, Input(Bool())) 137 val data_read_intend = Output(Bool()) 138 val data_readline = DecoupledIO(new L1BankedDataReadLineReq) 139 val data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult())) 140 val readline_error_delayed = Input(Bool()) 141 val data_write = DecoupledIO(new L1BankedDataWriteReq) 142 val data_write_dup = Vec(DCacheBanks, Valid(new L1BankedDataWriteReqCtrl)) 143 val data_write_ready_dup = Vec(nDupDataWriteReady, Input(Bool())) 144 145 // meta array 146 val meta_read = DecoupledIO(new MetaReadReq) 147 val meta_resp = Input(Vec(nWays, new Meta)) 148 val meta_write = DecoupledIO(new CohMetaWriteReq) 149 val extra_meta_resp = Input(Vec(nWays, new DCacheExtraMeta)) 150 val error_flag_write = DecoupledIO(new FlagMetaWriteReq) 151 val prefetch_flag_write = DecoupledIO(new SourceMetaWriteReq) 152 val access_flag_write = DecoupledIO(new FlagMetaWriteReq) 153 154 // tag sram 155 val tag_read = DecoupledIO(new TagReadReq) 156 val tag_resp = Input(Vec(nWays, UInt(encTagBits.W))) 157 val tag_write = DecoupledIO(new TagWriteReq) 158 val tag_write_ready_dup = Vec(nDupTagWriteReady, Input(Bool())) 159 val tag_write_intend = Output(new Bool()) 160 161 // update state vec in replacement algo 162 val replace_access = ValidIO(new ReplacementAccessBundle) 163 // find the way to be replaced 164 val replace_way = new ReplacementWayReqIO 165 166 // sms prefetch 167 val sms_agt_evict_req = DecoupledIO(new AGTEvictReq) 168 169 val status = new Bundle() { 170 val s0_set = ValidIO(UInt(idxBits.W)) 171 val s1, s2, s3 = ValidIO(new MainPipeStatus) 172 } 173 val status_dup = Vec(nDupStatus, new Bundle() { 174 val s1, s2, s3 = ValidIO(new MainPipeStatus) 175 }) 176 177 // lrsc locked block should block probe 178 val lrsc_locked_block = Output(Valid(UInt(PAddrBits.W))) 179 val invalid_resv_set = Input(Bool()) 180 val update_resv_set = Output(Bool()) 181 val block_lr = Output(Bool()) 182 183 // ecc error 184 val error = Output(new L1CacheErrorInfo()) 185 // force write 186 val force_write = Input(Bool()) 187 188 val bloom_filter_query = new Bundle { 189 val set = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 190 val clr = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 191 } 192 }) 193 194 // meta array is made of regs, so meta write or read should always be ready 195 assert(RegNext(io.meta_read.ready)) 196 assert(RegNext(io.meta_write.ready)) 197 198 val s1_s0_set_conflict, s2_s0_set_conlict, s3_s0_set_conflict = Wire(Bool()) 199 val set_conflict = s1_s0_set_conflict || s2_s0_set_conlict || s3_s0_set_conflict 200 // check sbuffer store req set_conflict in parallel with req arbiter 201 // it will speed up the generation of store_req.ready, which is in crit. path 202 val s1_s0_set_conflict_store, s2_s0_set_conlict_store, s3_s0_set_conflict_store = Wire(Bool()) 203 val store_set_conflict = s1_s0_set_conflict_store || s2_s0_set_conlict_store || s3_s0_set_conflict_store 204 val s1_ready, s2_ready, s3_ready = Wire(Bool()) 205 206 // convert store req to main pipe req, and select a req from store and probe 207 val storeWaitCycles = RegInit(0.U(4.W)) 208 val StoreWaitThreshold = Wire(UInt(4.W)) 209 StoreWaitThreshold := Constantin.createRecord("StoreWaitThreshold_"+p(XSCoreParamsKey).HartId.toString(), initValue = 0.U) 210 val storeWaitTooLong = storeWaitCycles >= StoreWaitThreshold 211 val loadsAreComing = io.data_read.asUInt.orR 212 val storeCanAccept = storeWaitTooLong || !loadsAreComing || io.force_write 213 214 val store_req = Wire(DecoupledIO(new MainPipeReq)) 215 store_req.bits := (new MainPipeReq).convertStoreReq(io.store_req.bits) 216 store_req.valid := io.store_req.valid && storeCanAccept 217 io.store_req.ready := store_req.ready && storeCanAccept 218 219 220 when (store_req.fire) { // if wait too long and write success, reset counter. 221 storeWaitCycles := 0.U 222 } .elsewhen (storeWaitCycles < StoreWaitThreshold && io.store_req.valid && !store_req.ready) { // if block store, increase counter. 223 storeWaitCycles := storeWaitCycles + 1.U 224 } 225 226 // s0: read meta and tag 227 val req = Wire(DecoupledIO(new MainPipeReq)) 228 arbiter( 229 in = Seq( 230 io.probe_req, 231 io.refill_req, 232 io.atomic_req, 233 store_req // Note: store_req.ready is now manually assigned for better timing 234 ), 235 out = req, 236 name = Some("main_pipe_req") 237 ) 238 239 val store_idx = get_idx(io.store_req.bits.vaddr) 240 // manually assign store_req.ready for better timing 241 // now store_req set conflict check is done in parallel with req arbiter 242 store_req.ready := io.meta_read.ready && io.tag_read.ready && s1_ready && !store_set_conflict && 243 !io.probe_req.valid && !io.refill_req.valid && !io.atomic_req.valid 244 val s0_req = req.bits 245 val s0_idx = get_idx(s0_req.vaddr) 246 val s0_need_tag = io.tag_read.valid 247 val s0_can_go = io.meta_read.ready && io.tag_read.ready && s1_ready && !set_conflict 248 val s0_fire = req.valid && s0_can_go 249 250 val bank_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).orR)).asUInt 251 val bank_full_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).andR)).asUInt 252 val banks_full_overwrite = bank_full_write.andR 253 254 val banked_store_rmask = bank_write & ~bank_full_write 255 val banked_full_rmask = ~0.U(DCacheBanks.W) 256 val banked_none_rmask = 0.U(DCacheBanks.W) 257 258 val store_need_data = !s0_req.probe && s0_req.isStore && banked_store_rmask.orR 259 val probe_need_data = s0_req.probe 260 val amo_need_data = !s0_req.probe && s0_req.isAMO 261 val miss_need_data = s0_req.miss 262 val replace_need_data = s0_req.replace 263 264 val banked_need_data = store_need_data || probe_need_data || amo_need_data || miss_need_data || replace_need_data 265 266 val s0_banked_rmask = Mux(store_need_data, banked_store_rmask, 267 Mux(probe_need_data || amo_need_data || miss_need_data || replace_need_data, 268 banked_full_rmask, 269 banked_none_rmask 270 )) 271 272 // generate wmask here and use it in stage 2 273 val banked_store_wmask = bank_write 274 val banked_full_wmask = ~0.U(DCacheBanks.W) 275 val banked_none_wmask = 0.U(DCacheBanks.W) 276 277 // s1: read data 278 val s1_valid = RegInit(false.B) 279 val s1_need_data = RegEnable(banked_need_data, s0_fire) 280 val s1_req = RegEnable(s0_req, s0_fire) 281 val s1_banked_rmask = RegEnable(s0_banked_rmask, s0_fire) 282 val s1_banked_store_wmask = RegEnable(banked_store_wmask, s0_fire) 283 val s1_need_tag = RegEnable(s0_need_tag, s0_fire) 284 val s1_can_go = s2_ready && (io.data_readline.ready || !s1_need_data) 285 val s1_fire = s1_valid && s1_can_go 286 val s1_idx = get_idx(s1_req.vaddr) 287 288 // duplicate regs to reduce fanout 289 val s1_valid_dup = RegInit(VecInit(Seq.fill(6)(false.B))) 290 val s1_req_vaddr_dup_for_data_read = RegEnable(s0_req.vaddr, s0_fire) 291 val s1_idx_dup_for_replace_way = RegEnable(get_idx(s0_req.vaddr), s0_fire) 292 val s1_dmWay_dup_for_replace_way = RegEnable(get_direct_map_way(s0_req.vaddr), s0_fire) 293 294 val s1_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 295 296 when (s0_fire) { 297 s1_valid := true.B 298 s1_valid_dup.foreach(_ := true.B) 299 s1_valid_dup_for_status.foreach(_ := true.B) 300 }.elsewhen (s1_fire) { 301 s1_valid := false.B 302 s1_valid_dup.foreach(_ := false.B) 303 s1_valid_dup_for_status.foreach(_ := false.B) 304 } 305 s1_ready := !s1_valid_dup(0) || s1_can_go 306 s1_s0_set_conflict := s1_valid_dup(1) && s0_idx === s1_idx 307 s1_s0_set_conflict_store := s1_valid_dup(2) && store_idx === s1_idx 308 309 val meta_resp = Wire(Vec(nWays, (new Meta).asUInt)) 310 val tag_resp = Wire(Vec(nWays, UInt(tagBits.W))) 311 val ecc_resp = Wire(Vec(nWays, UInt(eccTagBits.W))) 312 meta_resp := Mux(RegNext(s0_fire), VecInit(io.meta_resp.map(_.asUInt)), RegNext(meta_resp)) 313 tag_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(tagBits - 1, 0))), RegNext(tag_resp)) 314 ecc_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(encTagBits - 1, tagBits))), RegNext(ecc_resp)) 315 val enc_tag_resp = Wire(io.tag_resp.cloneType) 316 enc_tag_resp := Mux(RegNext(s0_fire), io.tag_resp, RegNext(enc_tag_resp)) 317 318 def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f)) 319 val s1_tag_eq_way = wayMap((w: Int) => tag_resp(w) === get_tag(s1_req.addr)).asUInt 320 val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && Meta(meta_resp(w)).coh.isValid()).asUInt 321 val s1_tag_match = ParallelORR(s1_tag_match_way) 322 323 val s1_hit_tag = Mux(s1_tag_match, ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => tag_resp(w))), get_tag(s1_req.addr)) 324 val s1_hit_coh = ClientMetadata(ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => meta_resp(w)))) 325 val s1_encTag = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => enc_tag_resp(w))) 326 val s1_flag_error = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).error)) 327 val s1_extra_meta = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w))) 328 val s1_l2_error = s1_req.error 329 330 XSPerfAccumulate("probe_unused_prefetch", s1_req.probe && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 331 XSPerfAccumulate("replace_unused_prefetch", s1_req.replace && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 332 333 // replacement policy 334 val s1_invalid_vec = wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()) 335 val s1_have_invalid_way = s1_invalid_vec.asUInt.orR 336 val s1_invalid_way_en = ParallelPriorityMux(s1_invalid_vec.zipWithIndex.map(x => x._1 -> UIntToOH(x._2.U(nWays.W)))) 337 val s1_repl_way_en = WireInit(0.U(nWays.W)) 338 s1_repl_way_en := Mux( 339 RegNext(s0_fire), 340 UIntToOH(io.replace_way.way), 341 RegNext(s1_repl_way_en) 342 ) 343 val s1_repl_tag = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => tag_resp(w))) 344 val s1_repl_coh = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => meta_resp(w))).asTypeOf(new ClientMetadata) 345 val s1_repl_pf = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).prefetch)) 346 347 val s1_repl_way_raw = WireInit(0.U(log2Up(nWays).W)) 348 s1_repl_way_raw := Mux(RegNext(s0_fire), io.replace_way.way, RegNext(s1_repl_way_raw)) 349 350 val s1_need_replacement = (s1_req.miss || s1_req.isStore && !s1_req.probe) && !s1_tag_match 351 352 val s1_way_en = Mux(s1_need_replacement, s1_repl_way_en, s1_tag_match_way) 353 assert(!RegNext(s1_fire && PopCount(s1_way_en) > 1.U)) 354 355 val s1_tag = Mux(s1_need_replacement, s1_repl_tag, s1_hit_tag) 356 357 val s1_coh = Mux(s1_need_replacement, s1_repl_coh, s1_hit_coh) 358 359 XSPerfAccumulate("store_has_invalid_way_but_select_valid_way", io.replace_way.set.valid && wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()).asUInt.orR && s1_need_replacement && s1_repl_coh.isValid()) 360 XSPerfAccumulate("store_using_replacement", io.replace_way.set.valid && s1_need_replacement) 361 362 val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1 363 val s1_hit = s1_tag_match && s1_has_permission 364 val s1_pregen_can_go_to_mq = !s1_req.replace && !s1_req.probe && !s1_req.miss && (s1_req.isStore || s1_req.isAMO) && !s1_hit 365 366 // s2: select data, return resp if this is a store miss 367 val s2_valid = RegInit(false.B) 368 val s2_req = RegEnable(s1_req, s1_fire) 369 val s2_tag_match = RegEnable(s1_tag_match, s1_fire) 370 val s2_tag_match_way = RegEnable(s1_tag_match_way, s1_fire) 371 val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire) 372 val (s2_has_permission, _, s2_new_hit_coh) = s2_hit_coh.onAccess(s2_req.cmd) 373 374 val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire) 375 val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire) 376 val s2_repl_pf = RegEnable(s1_repl_pf, s1_fire) 377 val s2_need_replacement = RegEnable(s1_need_replacement, s1_fire) 378 val s2_need_data = RegEnable(s1_need_data, s1_fire) 379 val s2_need_tag = RegEnable(s1_need_tag, s1_fire) 380 val s2_encTag = RegEnable(s1_encTag, s1_fire) 381 val s2_idx = get_idx(s2_req.vaddr) 382 383 // duplicate regs to reduce fanout 384 val s2_valid_dup = RegInit(VecInit(Seq.fill(8)(false.B))) 385 val s2_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 386 val s2_req_vaddr_dup_for_miss_req = RegEnable(s1_req.vaddr, s1_fire) 387 val s2_idx_dup_for_status = RegEnable(get_idx(s1_req.vaddr), s1_fire) 388 val s2_idx_dup_for_replace_access = RegEnable(get_idx(s1_req.vaddr), s1_fire) 389 390 val s2_req_replace_dup_1, 391 s2_req_replace_dup_2 = RegEnable(s1_req.replace, s1_fire) 392 393 val s2_can_go_to_mq_dup = (0 until 3).map(_ => RegEnable(s1_pregen_can_go_to_mq, s1_fire)) 394 395 val s2_way_en = RegEnable(s1_way_en, s1_fire) 396 val s2_tag = RegEnable(s1_tag, s1_fire) 397 val s2_coh = RegEnable(s1_coh, s1_fire) 398 val s2_banked_store_wmask = RegEnable(s1_banked_store_wmask, s1_fire) 399 val s2_flag_error = RegEnable(s1_flag_error, s1_fire) 400 val s2_tag_error = dcacheParameters.tagCode.decode(s2_encTag).error && s2_need_tag 401 val s2_l2_error = s2_req.error 402 val s2_error = s2_flag_error || s2_tag_error || s2_l2_error // data_error not included 403 404 val s2_may_report_data_error = s2_need_data && s2_coh.state =/= ClientStates.Nothing 405 406 val s2_hit = s2_tag_match && s2_has_permission 407 val s2_amo_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isAMO 408 val s2_store_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isStore 409 410 s2_s0_set_conlict := s2_valid_dup(0) && s0_idx === s2_idx 411 s2_s0_set_conlict_store := s2_valid_dup(1) && store_idx === s2_idx 412 413 // For a store req, it either hits and goes to s3, or miss and enter miss queue immediately 414 val s2_req_miss_without_data = s2_req.miss && !io.refill_info.valid 415 val s2_can_go_to_mq_replay = s2_req_miss_without_data && RegEnable(s2_req_miss_without_data && !io.mainpipe_info.s2_replay_to_mq, s2_valid) // miss_req in s2 but refill data is invalid, can block 1 cycle 416 val s2_can_go_to_s3 = (s2_req_replace_dup_1 || s2_req.probe || (s2_req.miss && io.refill_info.valid) || (s2_req.isStore || s2_req.isAMO) && s2_hit) && s3_ready 417 val s2_can_go_to_mq = RegEnable(s1_pregen_can_go_to_mq, s1_fire) 418 assert(RegNext(!(s2_valid && s2_can_go_to_s3 && s2_can_go_to_mq && s2_can_go_to_mq_replay))) 419 val s2_can_go = s2_can_go_to_s3 || s2_can_go_to_mq || s2_can_go_to_mq_replay 420 val s2_fire = s2_valid && s2_can_go 421 val s2_fire_to_s3 = s2_valid_dup(2) && s2_can_go_to_s3 422 when (s1_fire) { 423 s2_valid := true.B 424 s2_valid_dup.foreach(_ := true.B) 425 s2_valid_dup_for_status.foreach(_ := true.B) 426 }.elsewhen (s2_fire) { 427 s2_valid := false.B 428 s2_valid_dup.foreach(_ := false.B) 429 s2_valid_dup_for_status.foreach(_ := false.B) 430 } 431 s2_ready := !s2_valid_dup(3) || s2_can_go 432 val replay = !io.miss_req.ready 433 434 val data_resp = Wire(io.data_resp.cloneType) 435 data_resp := Mux(RegNext(s1_fire), io.data_resp, RegNext(data_resp)) 436 val s2_store_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 437 438 def mergePutData(old_data: UInt, new_data: UInt, wmask: UInt): UInt = { 439 val full_wmask = FillInterleaved(8, wmask) 440 ((~full_wmask & old_data) | (full_wmask & new_data)) 441 } 442 443 val s2_data = WireInit(VecInit((0 until DCacheBanks).map(i => { 444 data_resp(i).raw_data 445 }))) 446 447 for (i <- 0 until DCacheBanks) { 448 val old_data = s2_data(i) 449 val new_data = get_data_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_data, s2_req.store_data)) 450 // for amo hit, we should use read out SRAM data 451 // do not merge with store data 452 val wmask = Mux(s2_amo_hit, 0.U(wordBytes.W), get_mask_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_mask, s2_req.store_mask))) 453 s2_store_data_merged(i) := mergePutData(old_data, new_data, wmask) 454 } 455 456 val s2_data_word = s2_store_data_merged(s2_req.word_idx) 457 458 XSError(s2_valid && s2_can_go_to_s3 && s2_req.miss && !io.refill_info.valid, "MainPipe req can go to s3 but no refill data") 459 460 // s3: write data, meta and tag 461 val s3_valid = RegInit(false.B) 462 val s3_req = RegEnable(s2_req, s2_fire_to_s3) 463 val s3_miss_param = RegEnable(io.refill_info.bits.miss_param, s2_fire_to_s3) 464 val s3_miss_dirty = RegEnable(io.refill_info.bits.miss_dirty, s2_fire_to_s3) 465 val s3_tag = RegEnable(s2_tag, s2_fire_to_s3) 466 val s3_tag_match = RegEnable(s2_tag_match, s2_fire_to_s3) 467 val s3_coh = RegEnable(s2_coh, s2_fire_to_s3) 468 val s3_hit = RegEnable(s2_hit, s2_fire_to_s3) 469 val s3_amo_hit = RegEnable(s2_amo_hit, s2_fire_to_s3) 470 val s3_store_hit = RegEnable(s2_store_hit, s2_fire_to_s3) 471 val s3_hit_coh = RegEnable(s2_hit_coh, s2_fire_to_s3) 472 val s3_new_hit_coh = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 473 val s3_way_en = RegEnable(s2_way_en, s2_fire_to_s3) 474 val s3_banked_store_wmask = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 475 val s3_store_data_merged = RegEnable(s2_store_data_merged, s2_fire_to_s3) 476 val s3_data_word = RegEnable(s2_data_word, s2_fire_to_s3) 477 val s3_data = RegEnable(s2_data, s2_fire_to_s3) 478 val s3_l2_error = s3_req.error 479 // data_error will be reported by data array 1 cycle after data read resp 480 val s3_data_error = Wire(Bool()) 481 s3_data_error := Mux(RegNext(RegNext(s1_fire)), // ecc check result is generated 2 cycle after read req 482 io.readline_error_delayed && RegNext(s2_may_report_data_error), 483 RegNext(s3_data_error) // do not update s3_data_error if !s1_fire 484 ) 485 // error signal for amo inst 486 // s3_error = s3_flag_error || s3_tag_error || s3_l2_error || s3_data_error 487 val s3_error = RegEnable(s2_error, s2_fire_to_s3) || s3_data_error 488 val (_, _, probe_new_coh) = s3_coh.onProbe(s3_req.probe_param) 489 val s3_need_replacement = RegEnable(s2_need_replacement, s2_fire_to_s3) 490 491 // duplicate regs to reduce fanout 492 val s3_valid_dup = RegInit(VecInit(Seq.fill(14)(false.B))) 493 val s3_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 494 val s3_way_en_dup = (0 until 4).map(_ => RegEnable(s2_way_en, s2_fire_to_s3)) 495 val s3_coh_dup = (0 until 6).map(_ => RegEnable(s2_coh, s2_fire_to_s3)) 496 val s3_tag_match_dup = RegEnable(s2_tag_match, s2_fire_to_s3) 497 498 val s3_req_vaddr_dup_for_wb, 499 s3_req_vaddr_dup_for_data_write = RegEnable(s2_req.vaddr, s2_fire_to_s3) 500 501 val s3_idx_dup = (0 until 6).map(_ => RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3)) 502 val s3_idx_dup_for_replace_access = RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 503 504 val s3_req_replace_dup = (0 until 8).map(_ => RegEnable(s2_req.replace, s2_fire_to_s3)) 505 val s3_req_cmd_dup = (0 until 6).map(_ => RegEnable(s2_req.cmd, s2_fire_to_s3)) 506 val s3_req_source_dup_1, s3_req_source_dup_2 = RegEnable(s2_req.source, s2_fire_to_s3) 507 val s3_req_addr_dup = (0 until 5).map(_ => RegEnable(s2_req.addr, s2_fire_to_s3)) 508 val s3_req_probe_dup = (0 until 10).map(_ => RegEnable(s2_req.probe, s2_fire_to_s3)) 509 val s3_req_miss_dup = (0 until 10).map(_ => RegEnable(s2_req.miss, s2_fire_to_s3)) 510 val s3_req_word_idx_dup = (0 until DCacheBanks).map(_ => RegEnable(s2_req.word_idx, s2_fire_to_s3)) 511 512 val s3_need_replacement_dup = RegEnable(s2_need_replacement, s2_fire_to_s3) 513 514 val s3_s_amoalu_dup = RegInit(VecInit(Seq.fill(3)(false.B))) 515 516 val s3_hit_coh_dup = RegEnable(s2_hit_coh, s2_fire_to_s3) 517 val s3_new_hit_coh_dup = (0 until 2).map(_ => RegEnable(s2_new_hit_coh, s2_fire_to_s3)) 518 val s3_amo_hit_dup = RegEnable(s2_amo_hit, s2_fire_to_s3) 519 val s3_store_hit_dup = (0 until 2).map(_ => RegEnable(s2_store_hit, s2_fire_to_s3)) 520 521 val lrsc_count_dup = RegInit(VecInit(Seq.fill(3)(0.U(log2Ceil(LRSCCycles).W)))) 522 val lrsc_valid_dup = lrsc_count_dup.map { case cnt => cnt > LRSCBackOff.U } 523 val lrsc_addr_dup = Reg(UInt()) 524 525 val s3_req_probe_param_dup = RegEnable(s2_req.probe_param, s2_fire_to_s3) 526 val (_, probe_shrink_param, _) = s3_coh.onProbe(s3_req_probe_param_dup) 527 528 529 val miss_update_meta = s3_req.miss 530 val probe_update_meta = s3_req_probe_dup(0) && s3_tag_match_dup && s3_coh_dup(0) =/= probe_new_coh 531 val store_update_meta = s3_req.isStore && !s3_req_probe_dup(1) && s3_hit_coh =/= s3_new_hit_coh_dup(0) 532 val amo_update_meta = s3_req.isAMO && !s3_req_probe_dup(2) && s3_hit_coh_dup =/= s3_new_hit_coh_dup(1) 533 val amo_wait_amoalu = s3_req.isAMO && s3_req_cmd_dup(0) =/= M_XLR && s3_req_cmd_dup(1) =/= M_XSC 534 val update_meta = (miss_update_meta || probe_update_meta || store_update_meta || amo_update_meta) && !s3_req_replace_dup(0) 535 536 def missCohGen(cmd: UInt, param: UInt, dirty: Bool) = { 537 val c = categorize(cmd) 538 MuxLookup(Cat(c, param, dirty), Nothing)(Seq( 539 //(effect param) -> (next) 540 Cat(rd, toB, false.B) -> Branch, 541 Cat(rd, toB, true.B) -> Branch, 542 Cat(rd, toT, false.B) -> Trunk, 543 Cat(rd, toT, true.B) -> Dirty, 544 Cat(wi, toT, false.B) -> Trunk, 545 Cat(wi, toT, true.B) -> Dirty, 546 Cat(wr, toT, false.B) -> Dirty, 547 Cat(wr, toT, true.B) -> Dirty)) 548 } 549 550 val miss_new_coh = ClientMetadata(missCohGen(s3_req_cmd_dup(2), s3_miss_param, s3_miss_dirty)) 551 552 // LR, SC and AMO 553 val debug_sc_fail_addr = RegInit(0.U) 554 val debug_sc_fail_cnt = RegInit(0.U(8.W)) 555 val debug_sc_addr_match_fail_cnt = RegInit(0.U(8.W)) 556 557 val lrsc_count = RegInit(0.U(log2Ceil(LRSCCycles).W)) 558 // val lrsc_valid = lrsc_count > LRSCBackOff.U 559 val lrsc_addr = Reg(UInt()) 560 val s3_lr = !s3_req_probe_dup(3) && s3_req.isAMO && s3_req_cmd_dup(3) === M_XLR 561 val s3_sc = !s3_req_probe_dup(4) && s3_req.isAMO && s3_req_cmd_dup(4) === M_XSC 562 val s3_lrsc_addr_match = lrsc_valid_dup(0) && lrsc_addr === get_block_addr(s3_req.addr) 563 val s3_sc_fail = s3_sc && !s3_lrsc_addr_match 564 val debug_s3_sc_fail_addr_match = s3_sc && lrsc_addr === get_block_addr(s3_req.addr) && !lrsc_valid_dup(0) 565 val s3_sc_resp = Mux(s3_sc_fail, 1.U, 0.U) 566 567 val s3_can_do_amo = (s3_req_miss_dup(0) && !s3_req_probe_dup(5) && s3_req.isAMO) || s3_amo_hit 568 val s3_can_do_amo_write = s3_can_do_amo && isWrite(s3_req_cmd_dup(5)) && !s3_sc_fail 569 570 when (s3_valid_dup(0) && (s3_lr || s3_sc)) { 571 when (s3_can_do_amo && s3_lr) { 572 lrsc_count := (LRSCCycles - 1).U 573 lrsc_count_dup.foreach(_ := (LRSCCycles - 1).U) 574 lrsc_addr := get_block_addr(s3_req_addr_dup(0)) 575 lrsc_addr_dup := get_block_addr(s3_req_addr_dup(0)) 576 } .otherwise { 577 lrsc_count := 0.U 578 lrsc_count_dup.foreach(_ := 0.U) 579 } 580 }.elsewhen (io.invalid_resv_set) { 581 // when we release this block, 582 // we invalidate this reservation set 583 lrsc_count := 0.U 584 lrsc_count_dup.foreach(_ := 0.U) 585 }.elsewhen (lrsc_count > 0.U) { 586 lrsc_count := lrsc_count - 1.U 587 lrsc_count_dup.foreach({case cnt => 588 cnt := cnt - 1.U 589 }) 590 } 591 592 io.lrsc_locked_block.valid := lrsc_valid_dup(1) 593 io.lrsc_locked_block.bits := lrsc_addr_dup 594 io.block_lr := RegNext(lrsc_count > 0.U) 595 596 // When we update update_resv_set, block all probe req in the next cycle 597 // It should give Probe reservation set addr compare an independent cycle, 598 // which will lead to better timing 599 io.update_resv_set := s3_valid_dup(1) && s3_lr && s3_can_do_amo 600 601 when (s3_valid_dup(2)) { 602 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 603 when (s3_sc_fail) { 604 debug_sc_fail_cnt := debug_sc_fail_cnt + 1.U 605 } .elsewhen (s3_sc) { 606 debug_sc_fail_cnt := 0.U 607 } 608 } .otherwise { 609 when (s3_sc_fail) { 610 debug_sc_fail_addr := s3_req_addr_dup(2) 611 debug_sc_fail_cnt := 1.U 612 XSWarn(s3_sc_fail === 100.U, p"L1DCache failed too many SCs in a row 0x${Hexadecimal(debug_sc_fail_addr)}, check if sth went wrong\n") 613 } 614 } 615 } 616 XSWarn(debug_sc_fail_cnt > 100.U, "L1DCache failed too many SCs in a row") 617 618 when (s3_valid_dup(2)) { 619 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 620 when (debug_s3_sc_fail_addr_match) { 621 debug_sc_addr_match_fail_cnt := debug_sc_addr_match_fail_cnt + 1.U 622 } .elsewhen (s3_sc) { 623 debug_sc_addr_match_fail_cnt := 0.U 624 } 625 } .otherwise { 626 when (s3_sc_fail) { 627 debug_sc_addr_match_fail_cnt := 1.U 628 } 629 } 630 } 631 XSError(debug_sc_addr_match_fail_cnt > 100.U, "L1DCache failed too many SCs in a row, resv set addr always match") 632 633 634 val banked_amo_wmask = UIntToOH(s3_req.word_idx) 635 val update_data = s3_req_miss_dup(2) || s3_store_hit_dup(0) || s3_can_do_amo_write 636 637 // generate write data 638 // AMO hits 639 val s3_s_amoalu = RegInit(false.B) 640 val do_amoalu = amo_wait_amoalu && s3_valid_dup(3) && !s3_s_amoalu 641 val amoalu = Module(new AMOALU(wordBits)) 642 amoalu.io.mask := s3_req.amo_mask 643 amoalu.io.cmd := s3_req.cmd 644 amoalu.io.lhs := s3_data_word 645 amoalu.io.rhs := s3_req.amo_data 646 647 // merge amo write data 648// val amo_bitmask = FillInterleaved(8, s3_req.amo_mask) 649 val s3_amo_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 650 val s3_sc_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 651 for (i <- 0 until DCacheBanks) { 652 val old_data = s3_store_data_merged(i) 653 val new_data = amoalu.io.out 654 val wmask = Mux( 655 s3_req_word_idx_dup(i) === i.U, 656 ~0.U(wordBytes.W), 657 0.U(wordBytes.W) 658 ) 659 s3_amo_data_merged(i) := mergePutData(old_data, new_data, wmask) 660 s3_sc_data_merged(i) := mergePutData(old_data, s3_req.amo_data, 661 Mux(s3_req_word_idx_dup(i) === i.U && !s3_sc_fail, s3_req.amo_mask, 0.U(wordBytes.W)) 662 ) 663 } 664 val s3_amo_data_merged_reg = RegEnable(s3_amo_data_merged, do_amoalu) 665 when(do_amoalu){ 666 s3_s_amoalu := true.B 667 s3_s_amoalu_dup.foreach(_ := true.B) 668 } 669 670 val miss_wb = s3_req_miss_dup(3) && s3_need_replacement && s3_coh_dup(1).state =/= ClientStates.Nothing 671 val miss_wb_dup = s3_req_miss_dup(3) && s3_need_replacement_dup && s3_coh_dup(1).state =/= ClientStates.Nothing 672 val probe_wb = s3_req.probe 673 val replace_wb = s3_req.replace 674 val need_wb = miss_wb_dup || probe_wb || replace_wb 675 676 val (_, miss_shrink_param, _) = s3_coh_dup(2).onCacheControl(M_FLUSH) 677 val writeback_param = Mux(probe_wb, probe_shrink_param, miss_shrink_param) 678 val writeback_data = if (dcacheParameters.alwaysReleaseData) { 679 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || 680 s3_coh_dup(3) === ClientStates.Dirty || (miss_wb || replace_wb) && s3_coh_dup(3).state =/= ClientStates.Nothing 681 } else { 682 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || s3_coh_dup(3) === ClientStates.Dirty 683 } 684 685 val s3_probe_can_go = s3_req_probe_dup(7) && io.wb.ready && (io.meta_write.ready || !probe_update_meta) 686 val s3_store_can_go = s3_req_source_dup_1 === STORE_SOURCE.U && !s3_req_probe_dup(8) && (io.meta_write.ready || !store_update_meta) && (io.data_write.ready || !update_data) && !s3_req.miss 687 val s3_amo_can_go = s3_amo_hit_dup && (io.meta_write.ready || !amo_update_meta) && (io.data_write.ready || !update_data) && (s3_s_amoalu_dup(0) || !amo_wait_amoalu) 688 val s3_miss_can_go = s3_req_miss_dup(4) && 689 (io.meta_write.ready || !amo_update_meta) && 690 (io.data_write.ready || !update_data) && 691 (s3_s_amoalu_dup(1) || !amo_wait_amoalu) && 692 io.tag_write.ready && 693 io.wb.ready 694 val s3_replace_nothing = s3_req_replace_dup(1) && s3_coh_dup(4).state === ClientStates.Nothing 695 val s3_replace_can_go = s3_req_replace_dup(2) && (s3_replace_nothing || io.wb.ready) 696 val s3_can_go = s3_probe_can_go || s3_store_can_go || s3_amo_can_go || s3_miss_can_go || s3_replace_can_go 697 val s3_update_data_cango = s3_store_can_go || s3_amo_can_go || s3_miss_can_go // used to speed up data_write gen 698 699 // ---------------- duplicate regs for meta_write.valid to solve fanout ---------------- 700 val s3_req_miss_dup_for_meta_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 701 val s3_req_probe_dup_for_meta_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 702 val s3_tag_match_dup_for_meta_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 703 val s3_coh_dup_for_meta_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 704 val s3_req_probe_param_dup_for_meta_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 705 val (_, _, probe_new_coh_dup_for_meta_w_valid) = s3_coh_dup_for_meta_w_valid.onProbe(s3_req_probe_param_dup_for_meta_w_valid) 706 val s3_req_source_dup_for_meta_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 707 val s3_req_cmd_dup_for_meta_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 708 val s3_req_replace_dup_for_meta_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 709 val s3_hit_coh_dup_for_meta_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 710 val s3_new_hit_coh_dup_for_meta_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 711 712 val miss_update_meta_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid 713 val probe_update_meta_dup_for_meta_w_valid = WireInit(s3_req_probe_dup_for_meta_w_valid && s3_tag_match_dup_for_meta_w_valid && s3_coh_dup_for_meta_w_valid =/= probe_new_coh_dup_for_meta_w_valid) 714 val store_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && 715 !s3_req_probe_dup_for_meta_w_valid && 716 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 717 val amo_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 718 !s3_req_probe_dup_for_meta_w_valid && 719 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 720 val update_meta_dup_for_meta_w_valid = 721 miss_update_meta_dup_for_meta_w_valid || 722 probe_update_meta_dup_for_meta_w_valid || 723 store_update_meta_dup_for_meta_w_valid || 724 amo_update_meta_dup_for_meta_w_valid || 725 s3_req_replace_dup_for_meta_w_valid 726 727 val s3_valid_dup_for_meta_w_valid = RegInit(false.B) 728 val s3_amo_hit_dup_for_meta_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 729 val s3_s_amoalu_dup_for_meta_w_valid = RegInit(false.B) 730 val amo_wait_amoalu_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 731 s3_req_cmd_dup_for_meta_w_valid =/= M_XLR && 732 s3_req_cmd_dup_for_meta_w_valid =/= M_XSC 733 val do_amoalu_dup_for_meta_w_valid = amo_wait_amoalu_dup_for_meta_w_valid && s3_valid_dup_for_meta_w_valid && !s3_s_amoalu_dup_for_meta_w_valid 734 735 val s3_store_hit_dup_for_meta_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 736 val s3_req_addr_dup_for_meta_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 737 val s3_can_do_amo_dup_for_meta_w_valid = (s3_req_miss_dup_for_meta_w_valid && !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U) || 738 s3_amo_hit_dup_for_meta_w_valid 739 740 val s3_lr_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XLR 741 val s3_sc_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XSC 742 val lrsc_addr_dup_for_meta_w_valid = Reg(UInt()) 743 val lrsc_count_dup_for_meta_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 744 745 when (s3_valid_dup_for_meta_w_valid && (s3_lr_dup_for_meta_w_valid || s3_sc_dup_for_meta_w_valid)) { 746 when (s3_can_do_amo_dup_for_meta_w_valid && s3_lr_dup_for_meta_w_valid) { 747 lrsc_count_dup_for_meta_w_valid := (LRSCCycles - 1).U 748 lrsc_addr_dup_for_meta_w_valid := get_block_addr(s3_req_addr_dup_for_meta_w_valid) 749 }.otherwise { 750 lrsc_count_dup_for_meta_w_valid := 0.U 751 } 752 }.elsewhen (io.invalid_resv_set) { 753 lrsc_count_dup_for_meta_w_valid := 0.U 754 }.elsewhen (lrsc_count_dup_for_meta_w_valid > 0.U) { 755 lrsc_count_dup_for_meta_w_valid := lrsc_count_dup_for_meta_w_valid - 1.U 756 } 757 758 val lrsc_valid_dup_for_meta_w_valid = lrsc_count_dup_for_meta_w_valid > LRSCBackOff.U 759 val s3_lrsc_addr_match_dup_for_meta_w_valid = lrsc_valid_dup_for_meta_w_valid && lrsc_addr_dup_for_meta_w_valid === get_block_addr(s3_req_addr_dup_for_meta_w_valid) 760 val s3_sc_fail_dup_for_meta_w_valid = s3_sc_dup_for_meta_w_valid && !s3_lrsc_addr_match_dup_for_meta_w_valid 761 val s3_can_do_amo_write_dup_for_meta_w_valid = s3_can_do_amo_dup_for_meta_w_valid && isWrite(s3_req_cmd_dup_for_meta_w_valid) && !s3_sc_fail_dup_for_meta_w_valid 762 val update_data_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid || s3_store_hit_dup_for_meta_w_valid || s3_can_do_amo_write_dup_for_meta_w_valid 763 764 val s3_probe_can_go_dup_for_meta_w_valid = s3_req_probe_dup_for_meta_w_valid && 765 io.wb_ready_dup(metaWritePort) && 766 (io.meta_write.ready || !probe_update_meta_dup_for_meta_w_valid) 767 val s3_store_can_go_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_meta_w_valid && 768 (io.meta_write.ready || !store_update_meta_dup_for_meta_w_valid) && 769 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && !s3_req_miss_dup_for_meta_w_valid 770 val s3_amo_can_go_dup_for_meta_w_valid = s3_amo_hit_dup_for_meta_w_valid && 771 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 772 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 773 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) 774 val s3_miss_can_go_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid && 775 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 776 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 777 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) && 778 io.tag_write_ready_dup(metaWritePort) && 779 io.wb_ready_dup(metaWritePort) 780 val s3_replace_can_go_dup_for_meta_w_valid = s3_req_replace_dup_for_meta_w_valid && 781 (s3_coh_dup_for_meta_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(metaWritePort)) && 782 (io.meta_write.ready || !s3_req_replace_dup_for_meta_w_valid) 783 784 val s3_can_go_dup_for_meta_w_valid = s3_probe_can_go_dup_for_meta_w_valid || 785 s3_store_can_go_dup_for_meta_w_valid || 786 s3_amo_can_go_dup_for_meta_w_valid || 787 s3_miss_can_go_dup_for_meta_w_valid || 788 s3_replace_can_go_dup_for_meta_w_valid 789 790 val s3_fire_dup_for_meta_w_valid = s3_valid_dup_for_meta_w_valid && s3_can_go_dup_for_meta_w_valid 791 when (do_amoalu_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := true.B } 792 when (s3_fire_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := false.B } 793 794 val s3_probe_new_coh = probe_new_coh_dup_for_meta_w_valid 795 796 val new_coh = Mux( 797 miss_update_meta_dup_for_meta_w_valid, 798 miss_new_coh, 799 Mux( 800 probe_update_meta, 801 s3_probe_new_coh, 802 Mux( 803 store_update_meta_dup_for_meta_w_valid || amo_update_meta_dup_for_meta_w_valid, 804 s3_new_hit_coh_dup_for_meta_w_valid, 805 ClientMetadata.onReset 806 ) 807 ) 808 ) 809 810 when (s2_fire_to_s3) { s3_valid_dup_for_meta_w_valid := true.B } 811 .elsewhen (s3_fire_dup_for_meta_w_valid) { s3_valid_dup_for_meta_w_valid := false.B } 812 // ------------------------------------------------------------------------------------- 813 814 // ---------------- duplicate regs for err_write.valid to solve fanout ----------------- 815 val s3_req_miss_dup_for_err_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 816 val s3_req_probe_dup_for_err_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 817 val s3_tag_match_dup_for_err_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 818 val s3_coh_dup_for_err_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 819 val s3_req_probe_param_dup_for_err_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 820 val (_, _, probe_new_coh_dup_for_err_w_valid) = s3_coh_dup_for_err_w_valid.onProbe(s3_req_probe_param_dup_for_err_w_valid) 821 val s3_req_source_dup_for_err_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 822 val s3_req_cmd_dup_for_err_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 823 val s3_req_replace_dup_for_err_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 824 val s3_hit_coh_dup_for_err_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 825 val s3_new_hit_coh_dup_for_err_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 826 827 val miss_update_meta_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid 828 val probe_update_meta_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && s3_tag_match_dup_for_err_w_valid && s3_coh_dup_for_err_w_valid =/= probe_new_coh_dup_for_err_w_valid 829 val store_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && 830 !s3_req_probe_dup_for_err_w_valid && 831 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 832 val amo_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 833 !s3_req_probe_dup_for_err_w_valid && 834 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 835 val update_meta_dup_for_err_w_valid = ( 836 miss_update_meta_dup_for_err_w_valid || 837 probe_update_meta_dup_for_err_w_valid || 838 store_update_meta_dup_for_err_w_valid || 839 amo_update_meta_dup_for_err_w_valid 840 ) && !s3_req_replace_dup_for_err_w_valid 841 842 val s3_valid_dup_for_err_w_valid = RegInit(false.B) 843 val s3_amo_hit_dup_for_err_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 844 val s3_s_amoalu_dup_for_err_w_valid = RegInit(false.B) 845 val amo_wait_amoalu_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 846 s3_req_cmd_dup_for_err_w_valid =/= M_XLR && 847 s3_req_cmd_dup_for_err_w_valid =/= M_XSC 848 val do_amoalu_dup_for_err_w_valid = amo_wait_amoalu_dup_for_err_w_valid && s3_valid_dup_for_err_w_valid && !s3_s_amoalu_dup_for_err_w_valid 849 850 val s3_store_hit_dup_for_err_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 851 val s3_req_addr_dup_for_err_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 852 val s3_can_do_amo_dup_for_err_w_valid = (s3_req_miss_dup_for_err_w_valid && !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U) || 853 s3_amo_hit_dup_for_err_w_valid 854 855 val s3_lr_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XLR 856 val s3_sc_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XSC 857 val lrsc_addr_dup_for_err_w_valid = Reg(UInt()) 858 val lrsc_count_dup_for_err_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 859 860 when (s3_valid_dup_for_err_w_valid && (s3_lr_dup_for_err_w_valid || s3_sc_dup_for_err_w_valid)) { 861 when (s3_can_do_amo_dup_for_err_w_valid && s3_lr_dup_for_err_w_valid) { 862 lrsc_count_dup_for_err_w_valid := (LRSCCycles - 1).U 863 lrsc_addr_dup_for_err_w_valid := get_block_addr(s3_req_addr_dup_for_err_w_valid) 864 }.otherwise { 865 lrsc_count_dup_for_err_w_valid := 0.U 866 } 867 }.elsewhen (io.invalid_resv_set) { 868 lrsc_count_dup_for_err_w_valid := 0.U 869 }.elsewhen (lrsc_count_dup_for_err_w_valid > 0.U) { 870 lrsc_count_dup_for_err_w_valid := lrsc_count_dup_for_err_w_valid - 1.U 871 } 872 873 val lrsc_valid_dup_for_err_w_valid = lrsc_count_dup_for_err_w_valid > LRSCBackOff.U 874 val s3_lrsc_addr_match_dup_for_err_w_valid = lrsc_valid_dup_for_err_w_valid && lrsc_addr_dup_for_err_w_valid === get_block_addr(s3_req_addr_dup_for_err_w_valid) 875 val s3_sc_fail_dup_for_err_w_valid = s3_sc_dup_for_err_w_valid && !s3_lrsc_addr_match_dup_for_err_w_valid 876 val s3_can_do_amo_write_dup_for_err_w_valid = s3_can_do_amo_dup_for_err_w_valid && isWrite(s3_req_cmd_dup_for_err_w_valid) && !s3_sc_fail_dup_for_err_w_valid 877 val update_data_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid || s3_store_hit_dup_for_err_w_valid || s3_can_do_amo_write_dup_for_err_w_valid 878 879 val s3_probe_can_go_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && 880 io.wb_ready_dup(errWritePort) && 881 (io.meta_write.ready || !probe_update_meta_dup_for_err_w_valid) 882 val s3_store_can_go_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_err_w_valid && 883 (io.meta_write.ready || !store_update_meta_dup_for_err_w_valid) && 884 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && !s3_req_miss_dup_for_err_w_valid 885 val s3_amo_can_go_dup_for_err_w_valid = s3_amo_hit_dup_for_err_w_valid && 886 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 887 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 888 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) 889 val s3_miss_can_go_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid && 890 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 891 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 892 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) && 893 io.tag_write_ready_dup(errWritePort) && 894 io.wb_ready_dup(errWritePort) 895 val s3_replace_can_go_dup_for_err_w_valid = s3_req_replace_dup_for_err_w_valid && 896 (s3_coh_dup_for_err_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(errWritePort)) 897 val s3_can_go_dup_for_err_w_valid = s3_probe_can_go_dup_for_err_w_valid || 898 s3_store_can_go_dup_for_err_w_valid || 899 s3_amo_can_go_dup_for_err_w_valid || 900 s3_miss_can_go_dup_for_err_w_valid || 901 s3_replace_can_go_dup_for_err_w_valid 902 903 val s3_fire_dup_for_err_w_valid = s3_valid_dup_for_err_w_valid && s3_can_go_dup_for_err_w_valid 904 when (do_amoalu_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := true.B } 905 when (s3_fire_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := false.B } 906 907 when (s2_fire_to_s3) { s3_valid_dup_for_err_w_valid := true.B } 908 .elsewhen (s3_fire_dup_for_err_w_valid) { s3_valid_dup_for_err_w_valid := false.B } 909 // ------------------------------------------------------------------------------------- 910 // ---------------- duplicate regs for tag_write.valid to solve fanout ----------------- 911 val s3_req_miss_dup_for_tag_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 912 val s3_req_probe_dup_for_tag_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 913 val s3_tag_match_dup_for_tag_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 914 val s3_coh_dup_for_tag_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 915 val s3_req_probe_param_dup_for_tag_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 916 val (_, _, probe_new_coh_dup_for_tag_w_valid) = s3_coh_dup_for_tag_w_valid.onProbe(s3_req_probe_param_dup_for_tag_w_valid) 917 val s3_req_source_dup_for_tag_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 918 val s3_req_cmd_dup_for_tag_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 919 val s3_req_replace_dup_for_tag_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 920 val s3_hit_coh_dup_for_tag_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 921 val s3_new_hit_coh_dup_for_tag_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 922 923 val miss_update_meta_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid 924 val probe_update_meta_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && s3_tag_match_dup_for_tag_w_valid && s3_coh_dup_for_tag_w_valid =/= probe_new_coh_dup_for_tag_w_valid 925 val store_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && 926 !s3_req_probe_dup_for_tag_w_valid && 927 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 928 val amo_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 929 !s3_req_probe_dup_for_tag_w_valid && 930 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 931 val update_meta_dup_for_tag_w_valid = ( 932 miss_update_meta_dup_for_tag_w_valid || 933 probe_update_meta_dup_for_tag_w_valid || 934 store_update_meta_dup_for_tag_w_valid || 935 amo_update_meta_dup_for_tag_w_valid 936 ) && !s3_req_replace_dup_for_tag_w_valid 937 938 val s3_valid_dup_for_tag_w_valid = RegInit(false.B) 939 val s3_amo_hit_dup_for_tag_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 940 val s3_s_amoalu_dup_for_tag_w_valid = RegInit(false.B) 941 val amo_wait_amoalu_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 942 s3_req_cmd_dup_for_tag_w_valid =/= M_XLR && 943 s3_req_cmd_dup_for_tag_w_valid =/= M_XSC 944 val do_amoalu_dup_for_tag_w_valid = amo_wait_amoalu_dup_for_tag_w_valid && s3_valid_dup_for_tag_w_valid && !s3_s_amoalu_dup_for_tag_w_valid 945 946 val s3_store_hit_dup_for_tag_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 947 val s3_req_addr_dup_for_tag_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 948 val s3_can_do_amo_dup_for_tag_w_valid = (s3_req_miss_dup_for_tag_w_valid && !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U) || 949 s3_amo_hit_dup_for_tag_w_valid 950 951 val s3_lr_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XLR 952 val s3_sc_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XSC 953 val lrsc_addr_dup_for_tag_w_valid = Reg(UInt()) 954 val lrsc_count_dup_for_tag_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 955 956 when (s3_valid_dup_for_tag_w_valid && (s3_lr_dup_for_tag_w_valid || s3_sc_dup_for_tag_w_valid)) { 957 when (s3_can_do_amo_dup_for_tag_w_valid && s3_lr_dup_for_tag_w_valid) { 958 lrsc_count_dup_for_tag_w_valid := (LRSCCycles - 1).U 959 lrsc_addr_dup_for_tag_w_valid := get_block_addr(s3_req_addr_dup_for_tag_w_valid) 960 }.otherwise { 961 lrsc_count_dup_for_tag_w_valid := 0.U 962 } 963 }.elsewhen (io.invalid_resv_set) { 964 lrsc_count_dup_for_tag_w_valid := 0.U 965 }.elsewhen (lrsc_count_dup_for_tag_w_valid > 0.U) { 966 lrsc_count_dup_for_tag_w_valid := lrsc_count_dup_for_tag_w_valid - 1.U 967 } 968 969 val lrsc_valid_dup_for_tag_w_valid = lrsc_count_dup_for_tag_w_valid > LRSCBackOff.U 970 val s3_lrsc_addr_match_dup_for_tag_w_valid = lrsc_valid_dup_for_tag_w_valid && lrsc_addr_dup_for_tag_w_valid === get_block_addr(s3_req_addr_dup_for_tag_w_valid) 971 val s3_sc_fail_dup_for_tag_w_valid = s3_sc_dup_for_tag_w_valid && !s3_lrsc_addr_match_dup_for_tag_w_valid 972 val s3_can_do_amo_write_dup_for_tag_w_valid = s3_can_do_amo_dup_for_tag_w_valid && isWrite(s3_req_cmd_dup_for_tag_w_valid) && !s3_sc_fail_dup_for_tag_w_valid 973 val update_data_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid || s3_store_hit_dup_for_tag_w_valid || s3_can_do_amo_write_dup_for_tag_w_valid 974 975 val s3_probe_can_go_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && 976 io.wb_ready_dup(tagWritePort) && 977 (io.meta_write.ready || !probe_update_meta_dup_for_tag_w_valid) 978 val s3_store_can_go_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_tag_w_valid && 979 (io.meta_write.ready || !store_update_meta_dup_for_tag_w_valid) && 980 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && !s3_req_miss_dup_for_tag_w_valid 981 val s3_amo_can_go_dup_for_tag_w_valid = s3_amo_hit_dup_for_tag_w_valid && 982 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 983 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 984 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) 985 val s3_miss_can_go_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid && 986 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 987 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 988 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) && 989 io.tag_write_ready_dup(tagWritePort) && 990 io.wb_ready_dup(tagWritePort) 991 val s3_replace_can_go_dup_for_tag_w_valid = s3_req_replace_dup_for_tag_w_valid && 992 (s3_coh_dup_for_tag_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(tagWritePort)) 993 val s3_can_go_dup_for_tag_w_valid = s3_probe_can_go_dup_for_tag_w_valid || 994 s3_store_can_go_dup_for_tag_w_valid || 995 s3_amo_can_go_dup_for_tag_w_valid || 996 s3_miss_can_go_dup_for_tag_w_valid || 997 s3_replace_can_go_dup_for_tag_w_valid 998 999 val s3_fire_dup_for_tag_w_valid = s3_valid_dup_for_tag_w_valid && s3_can_go_dup_for_tag_w_valid 1000 when (do_amoalu_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := true.B } 1001 when (s3_fire_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := false.B } 1002 1003 when (s2_fire_to_s3) { s3_valid_dup_for_tag_w_valid := true.B } 1004 .elsewhen (s3_fire_dup_for_tag_w_valid) { s3_valid_dup_for_tag_w_valid := false.B } 1005 // ------------------------------------------------------------------------------------- 1006 // ---------------- duplicate regs for data_write.valid to solve fanout ---------------- 1007 val s3_req_miss_dup_for_data_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1008 val s3_req_probe_dup_for_data_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1009 val s3_tag_match_dup_for_data_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1010 val s3_coh_dup_for_data_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 1011 val s3_req_probe_param_dup_for_data_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1012 val (_, _, probe_new_coh_dup_for_data_w_valid) = s3_coh_dup_for_data_w_valid.onProbe(s3_req_probe_param_dup_for_data_w_valid) 1013 val s3_req_source_dup_for_data_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1014 val s3_req_cmd_dup_for_data_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1015 val s3_req_replace_dup_for_data_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1016 val s3_hit_coh_dup_for_data_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1017 val s3_new_hit_coh_dup_for_data_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1018 1019 val miss_update_meta_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid 1020 val probe_update_meta_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && s3_tag_match_dup_for_data_w_valid && s3_coh_dup_for_data_w_valid =/= probe_new_coh_dup_for_data_w_valid 1021 val store_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && 1022 !s3_req_probe_dup_for_data_w_valid && 1023 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1024 val amo_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1025 !s3_req_probe_dup_for_data_w_valid && 1026 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1027 val update_meta_dup_for_data_w_valid = ( 1028 miss_update_meta_dup_for_data_w_valid || 1029 probe_update_meta_dup_for_data_w_valid || 1030 store_update_meta_dup_for_data_w_valid || 1031 amo_update_meta_dup_for_data_w_valid 1032 ) && !s3_req_replace_dup_for_data_w_valid 1033 1034 val s3_valid_dup_for_data_w_valid = RegInit(false.B) 1035 val s3_amo_hit_dup_for_data_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1036 val s3_s_amoalu_dup_for_data_w_valid = RegInit(false.B) 1037 val amo_wait_amoalu_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1038 s3_req_cmd_dup_for_data_w_valid =/= M_XLR && 1039 s3_req_cmd_dup_for_data_w_valid =/= M_XSC 1040 val do_amoalu_dup_for_data_w_valid = amo_wait_amoalu_dup_for_data_w_valid && s3_valid_dup_for_data_w_valid && !s3_s_amoalu_dup_for_data_w_valid 1041 1042 val s3_store_hit_dup_for_data_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1043 val s3_req_addr_dup_for_data_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1044 val s3_can_do_amo_dup_for_data_w_valid = (s3_req_miss_dup_for_data_w_valid && !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U) || 1045 s3_amo_hit_dup_for_data_w_valid 1046 1047 val s3_lr_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XLR 1048 val s3_sc_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XSC 1049 val lrsc_addr_dup_for_data_w_valid = Reg(UInt()) 1050 val lrsc_count_dup_for_data_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1051 1052 when (s3_valid_dup_for_data_w_valid && (s3_lr_dup_for_data_w_valid || s3_sc_dup_for_data_w_valid)) { 1053 when (s3_can_do_amo_dup_for_data_w_valid && s3_lr_dup_for_data_w_valid) { 1054 lrsc_count_dup_for_data_w_valid := (LRSCCycles - 1).U 1055 lrsc_addr_dup_for_data_w_valid := get_block_addr(s3_req_addr_dup_for_data_w_valid) 1056 }.otherwise { 1057 lrsc_count_dup_for_data_w_valid := 0.U 1058 } 1059 }.elsewhen (io.invalid_resv_set) { 1060 lrsc_count_dup_for_data_w_valid := 0.U 1061 }.elsewhen (lrsc_count_dup_for_data_w_valid > 0.U) { 1062 lrsc_count_dup_for_data_w_valid := lrsc_count_dup_for_data_w_valid - 1.U 1063 } 1064 1065 val lrsc_valid_dup_for_data_w_valid = lrsc_count_dup_for_data_w_valid > LRSCBackOff.U 1066 val s3_lrsc_addr_match_dup_for_data_w_valid = lrsc_valid_dup_for_data_w_valid && lrsc_addr_dup_for_data_w_valid === get_block_addr(s3_req_addr_dup_for_data_w_valid) 1067 val s3_sc_fail_dup_for_data_w_valid = s3_sc_dup_for_data_w_valid && !s3_lrsc_addr_match_dup_for_data_w_valid 1068 val s3_can_do_amo_write_dup_for_data_w_valid = s3_can_do_amo_dup_for_data_w_valid && isWrite(s3_req_cmd_dup_for_data_w_valid) && !s3_sc_fail_dup_for_data_w_valid 1069 val update_data_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid || s3_store_hit_dup_for_data_w_valid || s3_can_do_amo_write_dup_for_data_w_valid 1070 1071 val s3_probe_can_go_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && 1072 io.wb_ready_dup(dataWritePort) && 1073 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_valid) 1074 val s3_store_can_go_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_valid && 1075 (io.meta_write.ready || !store_update_meta_dup_for_data_w_valid) && 1076 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && !s3_req_miss_dup_for_data_w_valid 1077 val s3_amo_can_go_dup_for_data_w_valid = s3_amo_hit_dup_for_data_w_valid && 1078 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1079 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1080 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) 1081 val s3_miss_can_go_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid && 1082 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1083 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1084 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) && 1085 io.tag_write_ready_dup(dataWritePort) && 1086 io.wb_ready_dup(dataWritePort) 1087 val s3_replace_can_go_dup_for_data_w_valid = s3_req_replace_dup_for_data_w_valid && 1088 (s3_coh_dup_for_data_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(dataWritePort)) 1089 val s3_can_go_dup_for_data_w_valid = s3_probe_can_go_dup_for_data_w_valid || 1090 s3_store_can_go_dup_for_data_w_valid || 1091 s3_amo_can_go_dup_for_data_w_valid || 1092 s3_miss_can_go_dup_for_data_w_valid || 1093 s3_replace_can_go_dup_for_data_w_valid 1094 val s3_update_data_cango_dup_for_data_w_valid = s3_store_can_go_dup_for_data_w_valid || s3_amo_can_go_dup_for_data_w_valid || s3_miss_can_go_dup_for_data_w_valid 1095 1096 val s3_fire_dup_for_data_w_valid = s3_valid_dup_for_data_w_valid && s3_can_go_dup_for_data_w_valid 1097 when (do_amoalu_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := true.B } 1098 when (s3_fire_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := false.B } 1099 1100 val s3_banked_store_wmask_dup_for_data_w_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1101 val s3_req_word_idx_dup_for_data_w_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1102 val banked_wmask = Mux( 1103 s3_req_miss_dup_for_data_w_valid, 1104 banked_full_wmask, 1105 Mux( 1106 s3_store_hit_dup_for_data_w_valid, 1107 s3_banked_store_wmask_dup_for_data_w_valid, 1108 Mux( 1109 s3_can_do_amo_write_dup_for_data_w_valid, 1110 UIntToOH(s3_req_word_idx_dup_for_data_w_valid), 1111 banked_none_wmask 1112 ) 1113 ) 1114 ) 1115 assert(!(s3_valid && banked_wmask.orR && !update_data)) 1116 1117 val s3_sc_data_merged_dup_for_data_w_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1118 val s3_req_amo_data_dup_for_data_w_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1119 val s3_req_amo_mask_dup_for_data_w_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1120 for (i <- 0 until DCacheBanks) { 1121 val old_data = s3_store_data_merged(i) 1122 s3_sc_data_merged_dup_for_data_w_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_data_w_valid, 1123 Mux( 1124 s3_req_word_idx_dup_for_data_w_valid === i.U && !s3_sc_fail_dup_for_data_w_valid, 1125 s3_req_amo_mask_dup_for_data_w_valid, 1126 0.U(wordBytes.W) 1127 ) 1128 ) 1129 } 1130 1131 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_valid := true.B } 1132 .elsewhen (s3_fire_dup_for_data_w_valid) { s3_valid_dup_for_data_w_valid := false.B } 1133 1134 val s3_valid_dup_for_data_w_bank = RegInit(VecInit(Seq.fill(DCacheBanks)(false.B))) // TODO 1135 val data_write_ready_dup_for_data_w_bank = io.data_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1136 val tag_write_ready_dup_for_data_w_bank = io.tag_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1137 val wb_ready_dup_for_data_w_bank = io.wb_ready_dup.drop(dataWritePort).take(DCacheBanks) 1138 for (i <- 0 until DCacheBanks) { 1139 val s3_req_miss_dup_for_data_w_bank = RegEnable(s2_req.miss, s2_fire_to_s3) 1140 val s3_req_probe_dup_for_data_w_bank = RegEnable(s2_req.probe, s2_fire_to_s3) 1141 val s3_tag_match_dup_for_data_w_bank = RegEnable(s2_tag_match, s2_fire_to_s3) 1142 val s3_coh_dup_for_data_w_bank = RegEnable(s2_coh, s2_fire_to_s3) 1143 val s3_req_probe_param_dup_for_data_w_bank = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1144 val (_, _, probe_new_coh_dup_for_data_w_bank) = s3_coh_dup_for_data_w_bank.onProbe(s3_req_probe_param_dup_for_data_w_bank) 1145 val s3_req_source_dup_for_data_w_bank = RegEnable(s2_req.source, s2_fire_to_s3) 1146 val s3_req_cmd_dup_for_data_w_bank = RegEnable(s2_req.cmd, s2_fire_to_s3) 1147 val s3_req_replace_dup_for_data_w_bank = RegEnable(s2_req.replace, s2_fire_to_s3) 1148 val s3_hit_coh_dup_for_data_w_bank = RegEnable(s2_hit_coh, s2_fire_to_s3) 1149 val s3_new_hit_coh_dup_for_data_w_bank = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1150 1151 val miss_update_meta_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank 1152 val probe_update_meta_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && s3_tag_match_dup_for_data_w_bank && s3_coh_dup_for_data_w_bank =/= probe_new_coh_dup_for_data_w_bank 1153 val store_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && 1154 !s3_req_probe_dup_for_data_w_bank && 1155 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1156 val amo_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1157 !s3_req_probe_dup_for_data_w_bank && 1158 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1159 val update_meta_dup_for_data_w_bank = ( 1160 miss_update_meta_dup_for_data_w_bank || 1161 probe_update_meta_dup_for_data_w_bank || 1162 store_update_meta_dup_for_data_w_bank || 1163 amo_update_meta_dup_for_data_w_bank 1164 ) && !s3_req_replace_dup_for_data_w_bank 1165 1166 val s3_amo_hit_dup_for_data_w_bank = RegEnable(s2_amo_hit, s2_fire_to_s3) 1167 val s3_s_amoalu_dup_for_data_w_bank = RegInit(false.B) 1168 val amo_wait_amoalu_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1169 s3_req_cmd_dup_for_data_w_bank =/= M_XLR && 1170 s3_req_cmd_dup_for_data_w_bank =/= M_XSC 1171 val do_amoalu_dup_for_data_w_bank = amo_wait_amoalu_dup_for_data_w_bank && s3_valid_dup_for_data_w_bank(i) && !s3_s_amoalu_dup_for_data_w_bank 1172 1173 val s3_store_hit_dup_for_data_w_bank = RegEnable(s2_store_hit, s2_fire_to_s3) 1174 val s3_req_addr_dup_for_data_w_bank = RegEnable(s2_req.addr, s2_fire_to_s3) 1175 val s3_can_do_amo_dup_for_data_w_bank = (s3_req_miss_dup_for_data_w_bank && !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U) || 1176 s3_amo_hit_dup_for_data_w_bank 1177 1178 val s3_lr_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XLR 1179 val s3_sc_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XSC 1180 val lrsc_addr_dup_for_data_w_bank = Reg(UInt()) 1181 val lrsc_count_dup_for_data_w_bank = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1182 1183 when (s3_valid_dup_for_data_w_bank(i) && (s3_lr_dup_for_data_w_bank || s3_sc_dup_for_data_w_bank)) { 1184 when (s3_can_do_amo_dup_for_data_w_bank && s3_lr_dup_for_data_w_bank) { 1185 lrsc_count_dup_for_data_w_bank := (LRSCCycles - 1).U 1186 lrsc_addr_dup_for_data_w_bank := get_block_addr(s3_req_addr_dup_for_data_w_bank) 1187 }.otherwise { 1188 lrsc_count_dup_for_data_w_bank := 0.U 1189 } 1190 }.elsewhen (io.invalid_resv_set) { 1191 lrsc_count_dup_for_data_w_bank := 0.U 1192 }.elsewhen (lrsc_count_dup_for_data_w_bank > 0.U) { 1193 lrsc_count_dup_for_data_w_bank := lrsc_count_dup_for_data_w_bank - 1.U 1194 } 1195 1196 val lrsc_valid_dup_for_data_w_bank = lrsc_count_dup_for_data_w_bank > LRSCBackOff.U 1197 val s3_lrsc_addr_match_dup_for_data_w_bank = lrsc_valid_dup_for_data_w_bank && lrsc_addr_dup_for_data_w_bank === get_block_addr(s3_req_addr_dup_for_data_w_bank) 1198 val s3_sc_fail_dup_for_data_w_bank = s3_sc_dup_for_data_w_bank && !s3_lrsc_addr_match_dup_for_data_w_bank 1199 val s3_can_do_amo_write_dup_for_data_w_bank = s3_can_do_amo_dup_for_data_w_bank && isWrite(s3_req_cmd_dup_for_data_w_bank) && !s3_sc_fail_dup_for_data_w_bank 1200 val update_data_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank || s3_store_hit_dup_for_data_w_bank || s3_can_do_amo_write_dup_for_data_w_bank 1201 1202 val s3_probe_can_go_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && 1203 wb_ready_dup_for_data_w_bank(i) && 1204 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_bank) 1205 val s3_store_can_go_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_bank && 1206 (io.meta_write.ready || !store_update_meta_dup_for_data_w_bank) && 1207 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && !s3_req_miss_dup_for_data_w_bank 1208 val s3_amo_can_go_dup_for_data_w_bank = s3_amo_hit_dup_for_data_w_bank && 1209 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1210 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1211 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) 1212 val s3_miss_can_go_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank && 1213 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1214 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1215 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) && 1216 tag_write_ready_dup_for_data_w_bank(i) && 1217 wb_ready_dup_for_data_w_bank(i) 1218 wb_ready_dup_for_data_w_bank(i) 1219 val s3_replace_can_go_dup_for_data_w_bank = s3_req_replace_dup_for_data_w_bank && 1220 (s3_coh_dup_for_data_w_bank.state === ClientStates.Nothing || wb_ready_dup_for_data_w_bank(i)) 1221 val s3_can_go_dup_for_data_w_bank = s3_probe_can_go_dup_for_data_w_bank || 1222 s3_store_can_go_dup_for_data_w_bank || 1223 s3_amo_can_go_dup_for_data_w_bank || 1224 s3_miss_can_go_dup_for_data_w_bank || 1225 s3_replace_can_go_dup_for_data_w_bank 1226 val s3_update_data_cango_dup_for_data_w_bank = s3_store_can_go_dup_for_data_w_bank || s3_amo_can_go_dup_for_data_w_bank || s3_miss_can_go_dup_for_data_w_bank 1227 1228 val s3_fire_dup_for_data_w_bank = s3_valid_dup_for_data_w_bank(i) && s3_can_go_dup_for_data_w_bank 1229 1230 when (do_amoalu_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := true.B } 1231 when (s3_fire_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := false.B } 1232 1233 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_bank(i) := true.B } 1234 .elsewhen (s3_fire_dup_for_data_w_bank) { s3_valid_dup_for_data_w_bank(i) := false.B } 1235 1236 io.data_write_dup(i).valid := s3_valid_dup_for_data_w_bank(i) && s3_update_data_cango_dup_for_data_w_bank && update_data_dup_for_data_w_bank 1237 io.data_write_dup(i).bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1238 io.data_write_dup(i).bits.addr := RegEnable(s2_req.vaddr, s2_fire_to_s3) 1239 } 1240 // ------------------------------------------------------------------------------------- 1241 1242 // ---------------- duplicate regs for wb.valid to solve fanout ---------------- 1243 val s3_req_miss_dup_for_wb_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1244 val s3_req_probe_dup_for_wb_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1245 val s3_tag_match_dup_for_wb_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1246 val s3_coh_dup_for_wb_valid = RegEnable(s2_coh, s2_fire_to_s3) 1247 val s3_req_probe_param_dup_for_wb_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1248 val (_, _, probe_new_coh_dup_for_wb_valid) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1249 val s3_req_source_dup_for_wb_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1250 val s3_req_cmd_dup_for_wb_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1251 val s3_req_replace_dup_for_wb_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1252 val s3_hit_coh_dup_for_wb_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1253 val s3_new_hit_coh_dup_for_wb_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1254 1255 val miss_update_meta_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid 1256 val probe_update_meta_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && s3_tag_match_dup_for_wb_valid && s3_coh_dup_for_wb_valid =/= probe_new_coh_dup_for_wb_valid 1257 val store_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && 1258 !s3_req_probe_dup_for_wb_valid && 1259 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1260 val amo_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1261 !s3_req_probe_dup_for_wb_valid && 1262 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1263 val update_meta_dup_for_wb_valid = ( 1264 miss_update_meta_dup_for_wb_valid || 1265 probe_update_meta_dup_for_wb_valid || 1266 store_update_meta_dup_for_wb_valid || 1267 amo_update_meta_dup_for_wb_valid 1268 ) && !s3_req_replace_dup_for_wb_valid 1269 1270 val s3_valid_dup_for_wb_valid = RegInit(false.B) 1271 val s3_amo_hit_dup_for_wb_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1272 val s3_s_amoalu_dup_for_wb_valid = RegInit(false.B) 1273 val amo_wait_amoalu_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1274 s3_req_cmd_dup_for_wb_valid =/= M_XLR && 1275 s3_req_cmd_dup_for_wb_valid =/= M_XSC 1276 val do_amoalu_dup_for_wb_valid = amo_wait_amoalu_dup_for_wb_valid && s3_valid_dup_for_wb_valid && !s3_s_amoalu_dup_for_wb_valid 1277 1278 val s3_store_hit_dup_for_wb_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1279 val s3_req_addr_dup_for_wb_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1280 val s3_can_do_amo_dup_for_wb_valid = (s3_req_miss_dup_for_wb_valid && !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U) || 1281 s3_amo_hit_dup_for_wb_valid 1282 1283 val s3_lr_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XLR 1284 val s3_sc_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XSC 1285 val lrsc_addr_dup_for_wb_valid = Reg(UInt()) 1286 val lrsc_count_dup_for_wb_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1287 1288 when (s3_valid_dup_for_wb_valid && (s3_lr_dup_for_wb_valid || s3_sc_dup_for_wb_valid)) { 1289 when (s3_can_do_amo_dup_for_wb_valid && s3_lr_dup_for_wb_valid) { 1290 lrsc_count_dup_for_wb_valid := (LRSCCycles - 1).U 1291 lrsc_addr_dup_for_wb_valid := get_block_addr(s3_req_addr_dup_for_wb_valid) 1292 }.otherwise { 1293 lrsc_count_dup_for_wb_valid := 0.U 1294 } 1295 }.elsewhen (io.invalid_resv_set) { 1296 lrsc_count_dup_for_wb_valid := 0.U 1297 }.elsewhen (lrsc_count_dup_for_wb_valid > 0.U) { 1298 lrsc_count_dup_for_wb_valid := lrsc_count_dup_for_wb_valid - 1.U 1299 } 1300 1301 val lrsc_valid_dup_for_wb_valid = lrsc_count_dup_for_wb_valid > LRSCBackOff.U 1302 val s3_lrsc_addr_match_dup_for_wb_valid = lrsc_valid_dup_for_wb_valid && lrsc_addr_dup_for_wb_valid === get_block_addr(s3_req_addr_dup_for_wb_valid) 1303 val s3_sc_fail_dup_for_wb_valid = s3_sc_dup_for_wb_valid && !s3_lrsc_addr_match_dup_for_wb_valid 1304 val s3_can_do_amo_write_dup_for_wb_valid = s3_can_do_amo_dup_for_wb_valid && isWrite(s3_req_cmd_dup_for_wb_valid) && !s3_sc_fail_dup_for_wb_valid 1305 val update_data_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid || s3_store_hit_dup_for_wb_valid || s3_can_do_amo_write_dup_for_wb_valid 1306 1307 val s3_probe_can_go_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && 1308 io.wb_ready_dup(wbPort) && 1309 (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) 1310 val s3_store_can_go_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_wb_valid && 1311 (io.meta_write.ready || !store_update_meta_dup_for_wb_valid) && 1312 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && !s3_req_miss_dup_for_wb_valid 1313 val s3_amo_can_go_dup_for_wb_valid = s3_amo_hit_dup_for_wb_valid && 1314 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1315 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1316 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) 1317 val s3_miss_can_go_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && 1318 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1319 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1320 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1321 io.tag_write_ready_dup(wbPort) && 1322 io.wb_ready_dup(wbPort) 1323 val s3_replace_can_go_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && 1324 (s3_coh_dup_for_wb_valid.state === ClientStates.Nothing || io.wb_ready_dup(wbPort)) 1325 val s3_can_go_dup_for_wb_valid = s3_probe_can_go_dup_for_wb_valid || 1326 s3_store_can_go_dup_for_wb_valid || 1327 s3_amo_can_go_dup_for_wb_valid || 1328 s3_miss_can_go_dup_for_wb_valid || 1329 s3_replace_can_go_dup_for_wb_valid 1330 val s3_update_data_cango_dup_for_wb_valid = s3_store_can_go_dup_for_wb_valid || s3_amo_can_go_dup_for_wb_valid || s3_miss_can_go_dup_for_wb_valid 1331 1332 val s3_fire_dup_for_wb_valid = s3_valid_dup_for_wb_valid && s3_can_go_dup_for_wb_valid 1333 when (do_amoalu_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := true.B } 1334 when (s3_fire_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := false.B } 1335 1336 val s3_banked_store_wmask_dup_for_wb_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1337 val s3_req_word_idx_dup_for_wb_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1338 val s3_replace_nothing_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && s3_coh_dup_for_wb_valid.state === ClientStates.Nothing 1339 1340 val s3_sc_data_merged_dup_for_wb_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1341 val s3_req_amo_data_dup_for_wb_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1342 val s3_req_amo_mask_dup_for_wb_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1343 for (i <- 0 until DCacheBanks) { 1344 val old_data = s3_store_data_merged(i) 1345 s3_sc_data_merged_dup_for_wb_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_wb_valid, 1346 Mux( 1347 s3_req_word_idx_dup_for_wb_valid === i.U && !s3_sc_fail_dup_for_wb_valid, 1348 s3_req_amo_mask_dup_for_wb_valid, 1349 0.U(wordBytes.W) 1350 ) 1351 ) 1352 } 1353 1354 val s3_need_replacement_dup_for_wb_valid = RegEnable(s2_need_replacement, s2_fire_to_s3) 1355 val miss_wb_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && s3_need_replacement_dup_for_wb_valid && 1356 s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1357 val need_wb_dup_for_wb_valid = miss_wb_dup_for_wb_valid || s3_req_probe_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1358 1359 val s3_tag_dup_for_wb_valid = RegEnable(s2_tag, s2_fire_to_s3) 1360 1361 val (_, probe_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1362 val (_, miss_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onCacheControl(M_FLUSH) 1363 val writeback_param_dup_for_wb_valid = Mux( 1364 s3_req_probe_dup_for_wb_valid, 1365 probe_shrink_param_dup_for_wb_valid, 1366 miss_shrink_param_dup_for_wb_valid 1367 ) 1368 val writeback_data_dup_for_wb_valid = if (dcacheParameters.alwaysReleaseData) { 1369 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || 1370 s3_coh_dup_for_wb_valid === ClientStates.Dirty || (miss_wb_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid) && s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1371 } else { 1372 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || s3_coh_dup_for_wb_valid === ClientStates.Dirty 1373 } 1374 1375 when (s2_fire_to_s3) { s3_valid_dup_for_wb_valid := true.B } 1376 .elsewhen (s3_fire_dup_for_wb_valid) { s3_valid_dup_for_wb_valid := false.B } 1377 1378 // ------------------------------------------------------------------------------------- 1379 1380 val s3_fire = s3_valid_dup(4) && s3_can_go 1381 when (s2_fire_to_s3) { 1382 s3_valid := true.B 1383 s3_valid_dup.foreach(_ := true.B) 1384 s3_valid_dup_for_status.foreach(_ := true.B) 1385 }.elsewhen (s3_fire) { 1386 s3_valid := false.B 1387 s3_valid_dup.foreach(_ := false.B) 1388 s3_valid_dup_for_status.foreach(_ := false.B) 1389 } 1390 s3_ready := !s3_valid_dup(5) || s3_can_go 1391 s3_s0_set_conflict := s3_valid_dup(6) && s3_idx_dup(0) === s0_idx 1392 s3_s0_set_conflict_store := s3_valid_dup(7) && s3_idx_dup(1) === store_idx 1393 //assert(RegNext(!s3_valid || !(s3_req_source_dup_2 === STORE_SOURCE.U && !s3_req.probe) || s3_hit)) // miss store should never come to s3 ,fixed(reserve) 1394 1395 when(s3_fire) { 1396 s3_s_amoalu := false.B 1397 s3_s_amoalu_dup.foreach(_ := false.B) 1398 } 1399 1400 req.ready := s0_can_go 1401 1402 io.meta_read.valid := req.valid && s1_ready && !set_conflict 1403 io.meta_read.bits.idx := get_idx(s0_req.vaddr) 1404 io.meta_read.bits.way_en := Mux(s0_req.replace, s0_req.replace_way_en, ~0.U(nWays.W)) 1405 1406 io.tag_read.valid := req.valid && s1_ready && !set_conflict && !s0_req.replace 1407 io.tag_read.bits.idx := get_idx(s0_req.vaddr) 1408 io.tag_read.bits.way_en := ~0.U(nWays.W) 1409 1410 io.data_read_intend := s1_valid_dup(3) && s1_need_data 1411 io.data_readline.valid := s1_valid_dup(4) && s1_need_data 1412 io.data_readline.bits.rmask := s1_banked_rmask 1413 io.data_readline.bits.way_en := s1_way_en 1414 io.data_readline.bits.addr := s1_req_vaddr_dup_for_data_read 1415 1416 io.miss_req.valid := s2_valid_dup(4) && s2_can_go_to_mq_dup(0) 1417 val miss_req = io.miss_req.bits 1418 miss_req := DontCare 1419 miss_req.source := s2_req.source 1420 miss_req.pf_source := L1_HW_PREFETCH_NULL 1421 miss_req.cmd := s2_req.cmd 1422 miss_req.addr := s2_req.addr 1423 miss_req.vaddr := s2_req_vaddr_dup_for_miss_req 1424 miss_req.store_data := s2_req.store_data 1425 miss_req.store_mask := s2_req.store_mask 1426 miss_req.word_idx := s2_req.word_idx 1427 miss_req.amo_data := s2_req.amo_data 1428 miss_req.amo_mask := s2_req.amo_mask 1429 miss_req.req_coh := s2_hit_coh 1430 miss_req.id := s2_req.id 1431 miss_req.cancel := false.B 1432 miss_req.pc := DontCare 1433 1434 io.store_replay_resp.valid := s2_valid_dup(5) && s2_can_go_to_mq_dup(1) && replay && s2_req.isStore 1435 io.store_replay_resp.bits.data := DontCare 1436 io.store_replay_resp.bits.miss := true.B 1437 io.store_replay_resp.bits.replay := true.B 1438 io.store_replay_resp.bits.id := s2_req.id 1439 1440 io.store_hit_resp.valid := s3_valid_dup(8) && (s3_store_can_go || (s3_miss_can_go && s3_req.isStore)) 1441 io.store_hit_resp.bits.data := DontCare 1442 io.store_hit_resp.bits.miss := false.B 1443 io.store_hit_resp.bits.replay := false.B 1444 io.store_hit_resp.bits.id := s3_req.id 1445 1446 io.release_update.valid := s3_valid_dup(9) && (s3_store_can_go || s3_amo_can_go) && s3_hit && update_data 1447 io.release_update.bits.addr := s3_req_addr_dup(3) 1448 io.release_update.bits.mask := Mux(s3_store_hit_dup(1), s3_banked_store_wmask, banked_amo_wmask) 1449 io.release_update.bits.data := Mux( 1450 amo_wait_amoalu, 1451 s3_amo_data_merged_reg, 1452 Mux( 1453 s3_sc, 1454 s3_sc_data_merged, 1455 s3_store_data_merged 1456 ) 1457 ).asUInt 1458 1459 val atomic_hit_resp = Wire(new MainPipeResp) 1460 atomic_hit_resp.source := s3_req.source 1461 atomic_hit_resp.data := Mux(s3_sc, s3_sc_resp, s3_data_word) 1462 atomic_hit_resp.miss := false.B 1463 atomic_hit_resp.miss_id := s3_req.miss_id 1464 atomic_hit_resp.error := s3_error 1465 atomic_hit_resp.replay := false.B 1466 atomic_hit_resp.ack_miss_queue := s3_req_miss_dup(5) 1467 atomic_hit_resp.id := lrsc_valid_dup(2) 1468 val atomic_replay_resp = Wire(new MainPipeResp) 1469 atomic_replay_resp.source := s2_req.source 1470 atomic_replay_resp.data := DontCare 1471 atomic_replay_resp.miss := true.B 1472 atomic_replay_resp.miss_id := DontCare 1473 atomic_replay_resp.error := false.B 1474 atomic_replay_resp.replay := true.B 1475 atomic_replay_resp.ack_miss_queue := false.B 1476 atomic_replay_resp.id := DontCare 1477 1478 val atomic_replay_resp_valid = s2_valid_dup(6) && s2_can_go_to_mq_dup(2) && replay && (s2_req.isAMO || s2_req.miss) 1479 val atomic_hit_resp_valid = s3_valid_dup(10) && (s3_amo_can_go || s3_miss_can_go && (s3_req.isAMO || s3_req.miss)) 1480 1481 io.atomic_resp.valid := atomic_replay_resp_valid || atomic_hit_resp_valid 1482 io.atomic_resp.bits := Mux(atomic_replay_resp_valid, atomic_replay_resp, atomic_hit_resp) 1483 1484 // io.replace_resp.valid := s3_fire && s3_req_replace_dup(3) 1485 // io.replace_resp.bits := s3_req.miss_id 1486 1487 io.meta_write.valid := s3_fire_dup_for_meta_w_valid && update_meta_dup_for_meta_w_valid 1488 io.meta_write.bits.idx := s3_idx_dup(2) 1489 io.meta_write.bits.way_en := s3_way_en_dup(0) 1490 io.meta_write.bits.meta.coh := new_coh 1491 1492 io.error_flag_write.valid := s3_fire_dup_for_err_w_valid && update_meta_dup_for_err_w_valid && s3_l2_error 1493 io.error_flag_write.bits.idx := s3_idx_dup(3) 1494 io.error_flag_write.bits.way_en := s3_way_en_dup(1) 1495 io.error_flag_write.bits.flag := s3_l2_error 1496 1497 // if we use (prefetch_flag && meta =/= ClientStates.Nothing) for prefetch check 1498 // prefetch_flag_write can be omited 1499 io.prefetch_flag_write.valid := s3_fire_dup_for_meta_w_valid && s3_req.miss 1500 io.prefetch_flag_write.bits.idx := s3_idx_dup(3) 1501 io.prefetch_flag_write.bits.way_en := s3_way_en_dup(1) 1502 io.prefetch_flag_write.bits.source := s3_req.pf_source 1503 1504 // regenerate repl_way & repl_coh 1505 io.bloom_filter_query.set.valid := s2_fire_to_s3 && s2_req.miss && !isFromL1Prefetch(s2_repl_pf) && s2_repl_coh.isValid() && isFromL1Prefetch(s2_req.pf_source) 1506 io.bloom_filter_query.set.bits.addr := io.bloom_filter_query.set.bits.get_addr(Cat(s2_repl_tag, get_untag(s2_req.vaddr))) // the evict block address 1507 1508 io.bloom_filter_query.clr.valid := s3_fire && isFromL1Prefetch(s3_req.pf_source) 1509 io.bloom_filter_query.clr.bits.addr := io.bloom_filter_query.clr.bits.get_addr(s3_req.addr) 1510 1511 XSPerfAccumulate("mainpipe_update_prefetchArray", io.prefetch_flag_write.valid) 1512 XSPerfAccumulate("mainpipe_s2_miss_req", s2_valid && s2_req.miss) 1513 XSPerfAccumulate("mainpipe_s2_block_penalty", s2_valid && s2_req.miss && !io.refill_info.valid) 1514 XSPerfAccumulate("mainpipe_s2_missqueue_replay", s2_valid && s2_can_go_to_mq_replay) 1515 XSPerfAccumulate("mainpipe_slot_conflict_1_2", (s1_idx === s2_idx && s1_way_en === s2_way_en && s1_req.miss && s2_req.miss && s1_valid && s2_valid )) 1516 XSPerfAccumulate("mainpipe_slot_conflict_1_3", (s1_idx === s3_idx_dup_for_replace_access && s1_way_en === s3_way_en && s1_req.miss && s3_req.miss && s1_valid && s3_valid)) 1517 XSPerfAccumulate("mainpipe_slot_conflict_2_3", (s2_idx === s3_idx_dup_for_replace_access && s2_way_en === s3_way_en && s2_req.miss && s3_req.miss && s2_valid && s3_valid)) 1518 // probe / replace will not update access bit 1519 io.access_flag_write.valid := s3_fire_dup_for_meta_w_valid && !s3_req.probe && !s3_req.replace 1520 io.access_flag_write.bits.idx := s3_idx_dup(3) 1521 io.access_flag_write.bits.way_en := s3_way_en_dup(1) 1522 // io.access_flag_write.bits.flag := true.B 1523 io.access_flag_write.bits.flag :=Mux(s3_req.miss, s3_req.access, true.B) 1524 1525 io.tag_write.valid := s3_fire_dup_for_tag_w_valid && s3_req_miss_dup_for_tag_w_valid 1526 io.tag_write.bits.idx := s3_idx_dup(4) 1527 io.tag_write.bits.way_en := s3_way_en_dup(2) 1528 io.tag_write.bits.tag := get_tag(s3_req_addr_dup(4)) 1529 io.tag_write.bits.vaddr := s3_req_vaddr_dup_for_data_write 1530 1531 io.tag_write_intend := s3_req_miss_dup(7) && s3_valid_dup(11) 1532 XSPerfAccumulate("fake_tag_write_intend", io.tag_write_intend && !io.tag_write.valid) 1533 XSPerfAccumulate("mainpipe_tag_write", io.tag_write.valid) 1534 1535 assert(!RegNext(io.tag_write.valid && !io.tag_write_intend)) 1536 1537 io.data_write.valid := s3_valid_dup_for_data_w_valid && s3_update_data_cango_dup_for_data_w_valid && update_data_dup_for_data_w_valid 1538 io.data_write.bits.way_en := s3_way_en_dup(3) 1539 io.data_write.bits.addr := s3_req_vaddr_dup_for_data_write 1540 io.data_write.bits.wmask := banked_wmask 1541 io.data_write.bits.data := Mux( 1542 amo_wait_amoalu_dup_for_data_w_valid, 1543 s3_amo_data_merged_reg, 1544 Mux( 1545 s3_sc_dup_for_data_w_valid, 1546 s3_sc_data_merged_dup_for_data_w_valid, 1547 s3_store_data_merged 1548 ) 1549 ) 1550 //assert(RegNext(!io.meta_write.valid || !s3_req.replace)) 1551 assert(RegNext(!io.tag_write.valid || !s3_req.replace)) 1552 assert(RegNext(!io.data_write.valid || !s3_req.replace)) 1553 1554 io.wb.valid := s3_valid_dup_for_wb_valid && ( 1555 // replace 1556 s3_req_replace_dup_for_wb_valid && !s3_replace_nothing_dup_for_wb_valid || 1557 // probe can go to wbq 1558 s3_req_probe_dup_for_wb_valid && (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) || 1559 // amo miss can go to wbq 1560 s3_req_miss_dup_for_wb_valid && 1561 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1562 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1563 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1564 io.tag_write_ready_dup(wbPort) 1565 ) && need_wb_dup_for_wb_valid 1566 1567 io.wb.bits.addr := get_block_addr(Cat(s3_tag_dup_for_wb_valid, get_untag(s3_req.vaddr))) 1568 io.wb.bits.param := writeback_param_dup_for_wb_valid 1569 io.wb.bits.voluntary := s3_req_miss_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1570 io.wb.bits.hasData := writeback_data_dup_for_wb_valid 1571 io.wb.bits.dirty := s3_coh_dup_for_wb_valid === ClientStates.Dirty 1572 io.wb.bits.data := s3_data.asUInt 1573 io.wb.bits.delay_release := s3_req_replace_dup_for_wb_valid 1574 io.wb.bits.miss_id := s3_req.miss_id 1575 1576 // update plru in main pipe s3 1577 io.replace_access.valid := RegNext(s2_fire_to_s3) && !s3_req.probe && (s3_req.miss || ((s3_req.isAMO || s3_req.isStore) && s3_hit)) 1578 io.replace_access.bits.set := s3_idx_dup_for_replace_access 1579 io.replace_access.bits.way := OHToUInt(s3_way_en) 1580 1581 io.replace_way.set.valid := RegNext(s0_fire) 1582 io.replace_way.set.bits := s1_idx_dup_for_replace_way 1583 io.replace_way.dmWay := s1_dmWay_dup_for_replace_way 1584 1585 // send evict hint to sms 1586 io.sms_agt_evict_req.valid := s2_valid && s2_req.miss && s2_fire_to_s3 1587 io.sms_agt_evict_req.bits.vaddr := Cat(s2_repl_tag(tagBits - 1, 2), s2_req.vaddr(13,12), 0.U((VAddrBits - tagBits).W)) 1588 1589 // TODO: consider block policy of a finer granularity 1590 io.status.s0_set.valid := req.valid 1591 io.status.s0_set.bits := get_idx(s0_req.vaddr) 1592 io.status.s1.valid := s1_valid_dup(5) 1593 io.status.s1.bits.set := s1_idx 1594 io.status.s1.bits.way_en := s1_way_en 1595 io.status.s2.valid := s2_valid_dup(7) && !s2_req_replace_dup_2 1596 io.status.s2.bits.set := s2_idx_dup_for_status 1597 io.status.s2.bits.way_en := s2_way_en 1598 io.status.s3.valid := s3_valid && !s3_req_replace_dup(7) 1599 io.status.s3.bits.set := s3_idx_dup(5) 1600 io.status.s3.bits.way_en := s3_way_en 1601 1602 for ((s, i) <- io.status_dup.zipWithIndex) { 1603 s.s1.valid := s1_valid_dup_for_status(i) 1604 s.s1.bits.set := RegEnable(get_idx(s0_req.vaddr), s0_fire) 1605 s.s1.bits.way_en := s1_way_en 1606 s.s2.valid := s2_valid_dup_for_status(i) && !RegEnable(s1_req.replace, s1_fire) 1607 s.s2.bits.set := RegEnable(get_idx(s1_req.vaddr), s1_fire) 1608 s.s2.bits.way_en := RegEnable(s1_way_en, s1_fire) 1609 s.s3.valid := s3_valid_dup_for_status(i) && !RegEnable(s2_req.replace, s2_fire_to_s3) 1610 s.s3.bits.set := RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 1611 s.s3.bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1612 } 1613 dontTouch(io.status_dup) 1614 1615 io.mainpipe_info.s2_miss_id := s2_req.miss_id 1616 io.mainpipe_info.s3_miss_id := s3_req.miss_id 1617 io.mainpipe_info.s2_replay_to_mq := s2_valid && s2_can_go_to_mq_replay 1618 io.mainpipe_info.s3_refill_resp := RegNext(s2_valid && s2_req.miss && s2_fire_to_s3) 1619 1620 // report error to beu and csr, 1 cycle after read data resp 1621 io.error := 0.U.asTypeOf(new L1CacheErrorInfo()) 1622 // report error, update error csr 1623 io.error.valid := s3_error && RegNext(s2_fire) 1624 // only tag_error and data_error will be reported to beu 1625 // l2_error should not be reported (l2 will report that) 1626 io.error.report_to_beu := (RegEnable(s2_tag_error, s2_fire) || s3_data_error) && RegNext(s2_fire) 1627 io.error.paddr := RegEnable(s2_req.addr, s2_fire) 1628 io.error.source.tag := RegEnable(s2_tag_error, s2_fire) 1629 io.error.source.data := s3_data_error 1630 io.error.source.l2 := RegEnable(s2_flag_error || s2_l2_error, s2_fire) 1631 io.error.opType.store := RegEnable(s2_req.isStore && !s2_req.probe, s2_fire) 1632 io.error.opType.probe := RegEnable(s2_req.probe, s2_fire) 1633 io.error.opType.release := RegEnable(s2_req.replace, s2_fire) 1634 io.error.opType.atom := RegEnable(s2_req.isAMO && !s2_req.probe, s2_fire) 1635 1636 val perfEvents = Seq( 1637 ("dcache_mp_req ", s0_fire ), 1638 ("dcache_mp_total_penalty", PopCount(VecInit(Seq(s0_fire, s1_valid, s2_valid, s3_valid)))) 1639 ) 1640 generatePerfEvent() 1641}