xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/mainpipe/MainPipe.scala (revision 8b1251e1740d3b3b7d390a9d52d957debd943146)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.tilelink.ClientStates._
23import freechips.rocketchip.tilelink.MemoryOpCategories._
24import freechips.rocketchip.tilelink.TLPermissions._
25import freechips.rocketchip.tilelink.{ClientMetadata, ClientStates, TLPermissions}
26import utils._
27import xiangshan.L1CacheErrorInfo
28
29class MainPipeReq(implicit p: Parameters) extends DCacheBundle {
30  val miss = Bool() // only amo miss will refill in main pipe
31  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
32  val miss_param = UInt(TLPermissions.bdWidth.W)
33  val miss_dirty = Bool()
34  val miss_way_en = UInt(DCacheWays.W)
35
36  val probe = Bool()
37  val probe_param = UInt(TLPermissions.bdWidth.W)
38  val probe_need_data = Bool()
39
40  // request info
41  // reqs from Store, AMO use this
42  // probe does not use this
43  val source = UInt(sourceTypeWidth.W)
44  val cmd = UInt(M_SZ.W)
45  // if dcache size > 32KB, vaddr is also needed for store
46  // vaddr is used to get extra index bits
47  val vaddr  = UInt(VAddrBits.W)
48  // must be aligned to block
49  val addr   = UInt(PAddrBits.W)
50
51  // store
52  val store_data = UInt((cfg.blockBytes * 8).W)
53  val store_mask = UInt(cfg.blockBytes.W)
54
55  // which word does amo work on?
56  val word_idx = UInt(log2Up(cfg.blockBytes * 8 / DataBits).W)
57  val amo_data   = UInt(DataBits.W)
58  val amo_mask   = UInt((DataBits / 8).W)
59
60  // error
61  val error = Bool()
62
63  // replace
64  val replace = Bool()
65  val replace_way_en = UInt(DCacheWays.W)
66
67  val id = UInt(reqIdWidth.W)
68
69  def isLoad: Bool = source === LOAD_SOURCE.U
70  def isStore: Bool = source === STORE_SOURCE.U
71  def isAMO: Bool = source === AMO_SOURCE.U
72
73  def convertStoreReq(store: DCacheLineReq): MainPipeReq = {
74    val req = Wire(new MainPipeReq)
75    req := DontCare
76    req.miss := false.B
77    req.miss_dirty := false.B
78    req.probe := false.B
79    req.probe_need_data := false.B
80    req.source := STORE_SOURCE.U
81    req.cmd := store.cmd
82    req.addr := store.addr
83    req.vaddr := store.vaddr
84    req.store_data := store.data
85    req.store_mask := store.mask
86    req.replace := false.B
87    req.error := false.B
88    req.id := store.id
89    req
90  }
91}
92
93class MainPipeStatus(implicit p: Parameters) extends DCacheBundle {
94  val set = UInt(idxBits.W)
95  val way_en = UInt(nWays.W)
96}
97
98class MainPipe(implicit p: Parameters) extends DCacheModule with HasPerfEvents {
99  val nDupDataWriteReady = 4
100  val nDupTagWriteReady = 4
101  val nDupStatus = nDupDataWriteReady + nDupTagWriteReady
102  val nDupWbReady = 4
103
104  val dataWritePort = 0
105  val metaWritePort = 1
106  val tagWritePort = 2
107  val errWritePort = 3
108
109  val io = IO(new Bundle() {
110    // probe queue
111    val probe_req = Flipped(DecoupledIO(new MainPipeReq))
112    // store miss go to miss queue
113    val miss_req = DecoupledIO(new MissReq)
114    // store buffer
115    val store_req = Flipped(DecoupledIO(new DCacheLineReq))
116    val store_replay_resp = ValidIO(new DCacheLineResp)
117    val store_hit_resp = ValidIO(new DCacheLineResp)
118    val release_update = ValidIO(new ReleaseUpdate)
119    // atmoics
120    val atomic_req = Flipped(DecoupledIO(new MainPipeReq))
121    val atomic_resp = ValidIO(new AtomicsResp)
122    // replace
123    val replace_req = Flipped(DecoupledIO(new MainPipeReq))
124    val replace_resp = ValidIO(UInt(log2Up(cfg.nMissEntries).W))
125    // write-back queue
126    val wb = DecoupledIO(new WritebackReq)
127    val wb_ready_dup = Vec(nDupWbReady, Input(Bool()))
128
129    val data_read_intend = Output(Bool())
130    val data_read = DecoupledIO(new L1BankedDataReadLineReq)
131    val data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult()))
132    val readline_error_delayed = Input(Bool())
133    val data_write = DecoupledIO(new L1BankedDataWriteReq)
134    val data_write_ready_dup = Vec(nDupDataWriteReady, Input(Bool()))
135
136    val meta_read = DecoupledIO(new MetaReadReq)
137    val meta_resp = Input(Vec(nWays, new Meta))
138    val meta_write = DecoupledIO(new MetaWriteReq)
139    val error_flag_resp = Input(Vec(nWays, Bool()))
140    val error_flag_write = DecoupledIO(new ErrorWriteReq)
141
142    val tag_read = DecoupledIO(new TagReadReq)
143    val tag_resp = Input(Vec(nWays, UInt(encTagBits.W)))
144    val tag_write = DecoupledIO(new TagWriteReq)
145    val tag_write_ready_dup = Vec(nDupTagWriteReady, Input(Bool()))
146    val tag_write_intend = Output(new Bool())
147
148    // update state vec in replacement algo
149    val replace_access = ValidIO(new ReplacementAccessBundle)
150    // find the way to be replaced
151    val replace_way = new ReplacementWayReqIO
152
153    val status = new Bundle() {
154      val s0_set = ValidIO(UInt(idxBits.W))
155      val s1, s2, s3 = ValidIO(new MainPipeStatus)
156    }
157    val status_dup = Vec(nDupStatus, new Bundle() {
158      val s1, s2, s3 = ValidIO(new MainPipeStatus)
159    })
160
161    // lrsc locked block should block probe
162    val lrsc_locked_block = Output(Valid(UInt(PAddrBits.W)))
163    val invalid_resv_set = Input(Bool())
164    val update_resv_set = Output(Bool())
165    val block_lr = Output(Bool())
166
167    // ecc error
168    val error = Output(new L1CacheErrorInfo())
169  })
170
171  // meta array is made of regs, so meta write or read should always be ready
172  assert(RegNext(io.meta_read.ready))
173  assert(RegNext(io.meta_write.ready))
174
175  val s1_s0_set_conflict, s2_s0_set_conlict, s3_s0_set_conflict = Wire(Bool())
176  val set_conflict = s1_s0_set_conflict || s2_s0_set_conlict || s3_s0_set_conflict
177  // check sbuffer store req set_conflict in parallel with req arbiter
178  // it will speed up the generation of store_req.ready, which is in crit. path
179  val s1_s0_set_conflict_store, s2_s0_set_conlict_store, s3_s0_set_conflict_store = Wire(Bool())
180  val store_set_conflict = s1_s0_set_conflict_store || s2_s0_set_conlict_store || s3_s0_set_conflict_store
181  val s1_ready, s2_ready, s3_ready = Wire(Bool())
182
183  // convert store req to main pipe req, and select a req from store and probe
184  val store_req = Wire(DecoupledIO(new MainPipeReq))
185  store_req.bits := (new MainPipeReq).convertStoreReq(io.store_req.bits)
186  store_req.valid := io.store_req.valid
187  io.store_req.ready := store_req.ready
188
189  // s0: read meta and tag
190  val req = Wire(DecoupledIO(new MainPipeReq))
191  arbiter(
192    in = Seq(
193      io.probe_req,
194      io.replace_req,
195      store_req, // Note: store_req.ready is now manually assigned for better timing
196      io.atomic_req
197    ),
198    out = req,
199    name = Some("main_pipe_req")
200  )
201
202  val store_idx = get_idx(io.store_req.bits.vaddr)
203  // manually assign store_req.ready for better timing
204  // now store_req set conflict check is done in parallel with req arbiter
205  store_req.ready := io.meta_read.ready && io.tag_read.ready && s1_ready && !store_set_conflict &&
206    !io.probe_req.valid && !io.replace_req.valid
207  val s0_req = req.bits
208  val s0_idx = get_idx(s0_req.vaddr)
209  val s0_need_tag = io.tag_read.valid
210  val s0_can_go = io.meta_read.ready && io.tag_read.ready && s1_ready && !set_conflict
211  val s0_fire = req.valid && s0_can_go
212
213  val bank_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).orR)).asUInt
214  val bank_full_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).andR)).asUInt
215  val banks_full_overwrite = bank_full_write.andR
216
217  val banked_store_rmask = bank_write & ~bank_full_write
218  val banked_full_rmask = ~0.U(DCacheBanks.W)
219  val banked_none_rmask = 0.U(DCacheBanks.W)
220
221  val store_need_data = !s0_req.probe && s0_req.isStore && banked_store_rmask.orR
222  val probe_need_data = s0_req.probe
223  val amo_need_data = !s0_req.probe && s0_req.isAMO
224  val miss_need_data = s0_req.miss
225  val replace_need_data = s0_req.replace
226
227  val banked_need_data = store_need_data || probe_need_data || amo_need_data || miss_need_data || replace_need_data
228
229  val s0_banked_rmask = Mux(store_need_data, banked_store_rmask,
230    Mux(probe_need_data || amo_need_data || miss_need_data || replace_need_data,
231      banked_full_rmask,
232      banked_none_rmask
233    ))
234
235  // generate wmask here and use it in stage 2
236  val banked_store_wmask = bank_write
237  val banked_full_wmask = ~0.U(DCacheBanks.W)
238  val banked_none_wmask = 0.U(DCacheBanks.W)
239
240  // s1: read data
241  val s1_valid = RegInit(false.B)
242  val s1_need_data = RegEnable(banked_need_data, s0_fire)
243  val s1_req = RegEnable(s0_req, s0_fire)
244  val s1_banked_rmask = RegEnable(s0_banked_rmask, s0_fire)
245  val s1_banked_store_wmask = RegEnable(banked_store_wmask, s0_fire)
246  val s1_need_tag = RegEnable(s0_need_tag, s0_fire)
247  val s1_can_go = s2_ready && (io.data_read.ready || !s1_need_data)
248  val s1_fire = s1_valid && s1_can_go
249  val s1_idx = get_idx(s1_req.vaddr)
250
251  // duplicate regs to reduce fanout
252  val s1_valid_dup = RegInit(VecInit(Seq.fill(6)(false.B)))
253  val s1_req_vaddr_dup_for_data_read = RegEnable(s0_req.vaddr, s0_fire)
254  val s1_idx_dup_for_replace_way = RegEnable(get_idx(s0_req.vaddr), s0_fire)
255
256  val s1_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B)))
257
258  when (s0_fire) {
259    s1_valid := true.B
260    s1_valid_dup.foreach(_ := true.B)
261    s1_valid_dup_for_status.foreach(_ := true.B)
262  }.elsewhen (s1_fire) {
263    s1_valid := false.B
264    s1_valid_dup.foreach(_ := false.B)
265    s1_valid_dup_for_status.foreach(_ := false.B)
266  }
267  s1_ready := !s1_valid_dup(0) || s1_can_go
268  s1_s0_set_conflict := s1_valid_dup(1) && s0_idx === s1_idx
269  s1_s0_set_conflict_store := s1_valid_dup(2) && store_idx === s1_idx
270
271  val meta_resp = Wire(Vec(nWays, (new Meta).asUInt()))
272  val tag_resp = Wire(Vec(nWays, UInt(tagBits.W)))
273  val ecc_resp = Wire(Vec(nWays, UInt(eccTagBits.W)))
274  meta_resp := Mux(RegNext(s0_fire), VecInit(io.meta_resp.map(_.asUInt)), RegNext(meta_resp))
275  tag_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(tagBits - 1, 0))), RegNext(tag_resp))
276  ecc_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(encTagBits - 1, tagBits))), RegNext(ecc_resp))
277  val enc_tag_resp = Wire(io.tag_resp.cloneType)
278  enc_tag_resp := Mux(RegNext(s0_fire), io.tag_resp, RegNext(enc_tag_resp))
279
280  def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f))
281  val s1_tag_eq_way = wayMap((w: Int) => tag_resp(w) === get_tag(s1_req.addr)).asUInt
282  val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && Meta(meta_resp(w)).coh.isValid()).asUInt
283  val s1_tag_match = s1_tag_match_way.orR
284
285  val s1_hit_tag = Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => tag_resp(w))), get_tag(s1_req.addr))
286  val s1_hit_coh = ClientMetadata(Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => meta_resp(w))), 0.U))
287  val s1_encTag = Mux1H(s1_tag_match_way, wayMap((w: Int) => enc_tag_resp(w)))
288  val s1_flag_error = Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => io.error_flag_resp(w))), false.B)
289  val s1_l2_error = s1_req.error
290
291  // replacement policy
292  val s1_repl_way_en = WireInit(0.U(nWays.W))
293  s1_repl_way_en := Mux(RegNext(s0_fire), UIntToOH(io.replace_way.way), RegNext(s1_repl_way_en))
294  val s1_repl_tag = Mux1H(s1_repl_way_en, wayMap(w => tag_resp(w)))
295  val s1_repl_coh = Mux1H(s1_repl_way_en, wayMap(w => meta_resp(w))).asTypeOf(new ClientMetadata)
296  val s1_miss_tag = Mux1H(s1_req.miss_way_en, wayMap(w => tag_resp(w)))
297  val s1_miss_coh = Mux1H(s1_req.miss_way_en, wayMap(w => meta_resp(w))).asTypeOf(new ClientMetadata)
298
299  val s1_repl_way_raw = WireInit(0.U(log2Up(nWays).W))
300  s1_repl_way_raw := Mux(RegNext(s0_fire), io.replace_way.way, RegNext(s1_repl_way_raw))
301
302  val s1_need_replacement = (s1_req.miss || s1_req.isStore && !s1_req.probe) && !s1_tag_match
303  val s1_way_en = Mux(
304    s1_req.replace,
305    s1_req.replace_way_en,
306    Mux(
307      s1_req.miss,
308      s1_req.miss_way_en,
309      Mux(
310        s1_need_replacement,
311        s1_repl_way_en,
312        s1_tag_match_way
313      )
314    )
315  )
316  assert(!RegNext(s1_fire && PopCount(s1_way_en) > 1.U))
317  val s1_tag = Mux(
318    s1_req.replace,
319    get_tag(s1_req.addr),
320    Mux(
321      s1_req.miss,
322      s1_miss_tag,
323      Mux(s1_need_replacement, s1_repl_tag, s1_hit_tag)
324    )
325  )
326  val s1_coh = Mux(
327    s1_req.replace,
328    Mux1H(s1_req.replace_way_en, meta_resp.map(ClientMetadata(_))),
329    Mux(
330      s1_req.miss,
331      s1_miss_coh,
332      Mux(s1_need_replacement, s1_repl_coh, s1_hit_coh)
333    )
334  )
335
336  val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1
337  val s1_hit = s1_tag_match && s1_has_permission
338  val s1_pregen_can_go_to_mq = !s1_req.replace && !s1_req.probe && !s1_req.miss && (s1_req.isStore || s1_req.isAMO) && !s1_hit
339
340  // s2: select data, return resp if this is a store miss
341  val s2_valid = RegInit(false.B)
342  val s2_req = RegEnable(s1_req, s1_fire)
343  val s2_tag_match = RegEnable(s1_tag_match, s1_fire)
344  val s2_tag_match_way = RegEnable(s1_tag_match_way, s1_fire)
345  val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire)
346  val (s2_has_permission, _, s2_new_hit_coh) = s2_hit_coh.onAccess(s2_req.cmd)
347
348  val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire)
349  val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire)
350  val s2_repl_way_en = RegEnable(s1_repl_way_en, s1_fire)
351  val s2_need_replacement = RegEnable(s1_need_replacement, s1_fire)
352  val s2_need_data = RegEnable(s1_need_data, s1_fire)
353  val s2_need_tag = RegEnable(s1_need_tag, s1_fire)
354  val s2_encTag = RegEnable(s1_encTag, s1_fire)
355  val s2_idx = get_idx(s2_req.vaddr)
356
357  // duplicate regs to reduce fanout
358  val s2_valid_dup = RegInit(VecInit(Seq.fill(8)(false.B)))
359  val s2_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B)))
360  val s2_req_vaddr_dup_for_miss_req = RegEnable(s1_req.vaddr, s1_fire)
361  val s2_idx_dup_for_status = RegEnable(get_idx(s1_req.vaddr), s1_fire)
362  val s2_idx_dup_for_replace_access = RegEnable(get_idx(s1_req.vaddr), s1_fire)
363
364  val s2_req_replace_dup_1,
365      s2_req_replace_dup_2 = RegEnable(s1_req.replace, s1_fire)
366
367  val s2_can_go_to_mq_dup = (0 until 3).map(_ => RegEnable(s1_pregen_can_go_to_mq, s1_fire))
368
369  val s2_way_en = RegEnable(s1_way_en, s1_fire)
370  val s2_tag = RegEnable(s1_tag, s1_fire)
371  val s2_coh = RegEnable(s1_coh, s1_fire)
372  val s2_banked_store_wmask = RegEnable(s1_banked_store_wmask, s1_fire)
373  val s2_flag_error = RegEnable(s1_flag_error, s1_fire)
374  val s2_tag_error = dcacheParameters.tagCode.decode(s2_encTag).error && s2_need_tag
375  val s2_l2_error = s2_req.error
376  val s2_error = s2_flag_error || s2_tag_error || s2_l2_error // data_error not included
377
378  val s2_may_report_data_error = s2_need_data && s2_coh.state =/= ClientStates.Nothing
379
380  val s2_hit = s2_tag_match && s2_has_permission
381  val s2_amo_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isAMO
382  val s2_store_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isStore
383
384  s2_s0_set_conlict := s2_valid_dup(0) && s0_idx === s2_idx
385  s2_s0_set_conlict_store := s2_valid_dup(1) && store_idx === s2_idx
386
387  // For a store req, it either hits and goes to s3, or miss and enter miss queue immediately
388  val s2_can_go_to_s3 = (s2_req_replace_dup_1 || s2_req.probe || s2_req.miss || (s2_req.isStore || s2_req.isAMO) && s2_hit) && s3_ready
389  val s2_can_go_to_mq = RegEnable(s1_pregen_can_go_to_mq, s1_fire)
390  assert(RegNext(!(s2_valid && s2_can_go_to_s3 && s2_can_go_to_mq)))
391  val s2_can_go = s2_can_go_to_s3 || s2_can_go_to_mq
392  val s2_fire = s2_valid && s2_can_go
393  val s2_fire_to_s3 = s2_valid_dup(2) && s2_can_go_to_s3
394  when (s1_fire) {
395    s2_valid := true.B
396    s2_valid_dup.foreach(_ := true.B)
397    s2_valid_dup_for_status.foreach(_ := true.B)
398  }.elsewhen (s2_fire) {
399    s2_valid := false.B
400    s2_valid_dup.foreach(_ := false.B)
401    s2_valid_dup_for_status.foreach(_ := false.B)
402  }
403  s2_ready := !s2_valid_dup(3) || s2_can_go
404  val replay = !io.miss_req.ready
405
406  val data_resp = Wire(io.data_resp.cloneType)
407  data_resp := Mux(RegNext(s1_fire), io.data_resp, RegNext(data_resp))
408  val s2_store_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W)))
409
410  def mergePutData(old_data: UInt, new_data: UInt, wmask: UInt): UInt = {
411    val full_wmask = FillInterleaved(8, wmask)
412    ((~full_wmask & old_data) | (full_wmask & new_data))
413  }
414
415  val s2_data = WireInit(VecInit((0 until DCacheBanks).map(i => {
416    data_resp(i).raw_data
417  })))
418
419  for (i <- 0 until DCacheBanks) {
420    val old_data = s2_data(i)
421    val new_data = get_data_of_bank(i, s2_req.store_data)
422    // for amo hit, we should use read out SRAM data
423    // do not merge with store data
424    val wmask = Mux(s2_amo_hit, 0.U(wordBytes.W), get_mask_of_bank(i, s2_req.store_mask))
425    s2_store_data_merged(i) := mergePutData(old_data, new_data, wmask)
426  }
427
428  val s2_data_word = s2_store_data_merged(s2_req.word_idx)
429
430  // s3: write data, meta and tag
431  val s3_valid = RegInit(false.B)
432  val s3_req = RegEnable(s2_req, s2_fire_to_s3)
433  // val s3_idx = get_idx(s3_req.vaddr)
434  val s3_tag = RegEnable(s2_tag, s2_fire_to_s3)
435  val s3_tag_match = RegEnable(s2_tag_match, s2_fire_to_s3)
436  val s3_coh = RegEnable(s2_coh, s2_fire_to_s3)
437  val s3_hit = RegEnable(s2_hit, s2_fire_to_s3)
438  val s3_amo_hit = RegEnable(s2_amo_hit, s2_fire_to_s3)
439  val s3_store_hit = RegEnable(s2_store_hit, s2_fire_to_s3)
440  val s3_hit_coh = RegEnable(s2_hit_coh, s2_fire_to_s3)
441  val s3_new_hit_coh = RegEnable(s2_new_hit_coh, s2_fire_to_s3)
442  val s3_way_en = RegEnable(s2_way_en, s2_fire_to_s3)
443  val s3_banked_store_wmask = RegEnable(s2_banked_store_wmask, s2_fire_to_s3)
444  val s3_store_data_merged = RegEnable(s2_store_data_merged, s2_fire_to_s3)
445  val s3_data_word = RegEnable(s2_data_word, s2_fire_to_s3)
446  val s3_data = RegEnable(s2_data, s2_fire_to_s3)
447  val s3_l2_error = s3_req.error
448  // data_error will be reported by data array 1 cycle after data read resp
449  val s3_data_error = Wire(Bool())
450  s3_data_error := Mux(RegNext(RegNext(s1_fire)), // ecc check result is generated 2 cycle after read req
451    io.readline_error_delayed && RegNext(s2_may_report_data_error),
452    RegNext(s3_data_error) // do not update s3_data_error if !s1_fire
453  )
454  // error signal for amo inst
455  // s3_error = s3_flag_error || s3_tag_error || s3_l2_error || s3_data_error
456  val s3_error = RegEnable(s2_error, s2_fire_to_s3) || s3_data_error
457  val (_, _, probe_new_coh) = s3_coh.onProbe(s3_req.probe_param)
458  val s3_need_replacement = RegEnable(s2_need_replacement, s2_fire_to_s3)
459
460
461  // duplicate regs to reduce fanout
462  val s3_valid_dup = RegInit(VecInit(Seq.fill(14)(false.B)))
463  val s3_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B)))
464  val s3_way_en_dup = (0 until 4).map(_ => RegEnable(s2_way_en, s2_fire_to_s3))
465  val s3_coh_dup = (0 until 6).map(_ => RegEnable(s2_coh, s2_fire_to_s3))
466  val s3_tag_match_dup = RegEnable(s2_tag_match, s2_fire_to_s3)
467
468  val s3_req_vaddr_dup_for_wb,
469      s3_req_vaddr_dup_for_data_write = RegEnable(s2_req.vaddr, s2_fire_to_s3)
470
471  val s3_idx_dup = (0 until 6).map(_ => RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3))
472
473  val s3_req_replace_dup = (0 until 8).map(_ => RegEnable(s2_req.replace, s2_fire_to_s3))
474  val s3_req_cmd_dup = (0 until 6).map(_ => RegEnable(s2_req.cmd, s2_fire_to_s3))
475  val s3_req_source_dup_1, s3_req_source_dup_2 = RegEnable(s2_req.source, s2_fire_to_s3)
476  val s3_req_addr_dup = (0 until 5).map(_ => RegEnable(s2_req.addr, s2_fire_to_s3))
477  val s3_req_probe_dup = (0 until 10).map(_ => RegEnable(s2_req.probe, s2_fire_to_s3))
478  val s3_req_miss_dup = (0 until 10).map(_ => RegEnable(s2_req.miss, s2_fire_to_s3))
479  val s3_req_word_idx_dup = (0 until DCacheBanks).map(_ => RegEnable(s2_req.word_idx, s2_fire_to_s3))
480
481  val s3_need_replacement_dup = RegEnable(s2_need_replacement, s2_fire_to_s3)
482
483  val s3_s_amoalu_dup = RegInit(VecInit(Seq.fill(3)(false.B)))
484
485  val s3_hit_coh_dup = RegEnable(s2_hit_coh, s2_fire_to_s3)
486  val s3_new_hit_coh_dup = (0 until 2).map(_ => RegEnable(s2_new_hit_coh, s2_fire_to_s3))
487  val s3_amo_hit_dup = RegEnable(s2_amo_hit, s2_fire_to_s3)
488  val s3_store_hit_dup = (0 until 2).map(_ => RegEnable(s2_store_hit, s2_fire_to_s3))
489
490  val lrsc_count_dup = RegInit(VecInit(Seq.fill(3)(0.U(log2Ceil(LRSCCycles).W))))
491  val lrsc_valid_dup = lrsc_count_dup.map { case cnt => cnt > LRSCBackOff.U }
492  val lrsc_addr_dup = Reg(UInt())
493
494  val s3_req_probe_param_dup = RegEnable(s2_req.probe_param, s2_fire_to_s3)
495  val (_, probe_shrink_param, _) = s3_coh.onProbe(s3_req_probe_param_dup)
496
497
498  val miss_update_meta = s3_req.miss
499  val probe_update_meta = s3_req_probe_dup(0) && s3_tag_match_dup && s3_coh_dup(0) =/= probe_new_coh
500  val store_update_meta = s3_req.isStore && !s3_req_probe_dup(1) && s3_hit_coh =/= s3_new_hit_coh_dup(0)
501  val amo_update_meta = s3_req.isAMO && !s3_req_probe_dup(2) && s3_hit_coh_dup =/= s3_new_hit_coh_dup(1)
502  val amo_wait_amoalu = s3_req.isAMO && s3_req_cmd_dup(0) =/= M_XLR && s3_req_cmd_dup(1) =/= M_XSC
503  val update_meta = (miss_update_meta || probe_update_meta || store_update_meta || amo_update_meta) && !s3_req_replace_dup(0)
504
505  def missCohGen(cmd: UInt, param: UInt, dirty: Bool) = {
506    val c = categorize(cmd)
507    MuxLookup(Cat(c, param, dirty), Nothing, Seq(
508      //(effect param) -> (next)
509      Cat(rd, toB, false.B)  -> Branch,
510      Cat(rd, toB, true.B)   -> Branch,
511      Cat(rd, toT, false.B)  -> Trunk,
512      Cat(rd, toT, true.B)   -> Dirty,
513      Cat(wi, toT, false.B)  -> Trunk,
514      Cat(wi, toT, true.B)   -> Dirty,
515      Cat(wr, toT, false.B)  -> Dirty,
516      Cat(wr, toT, true.B)   -> Dirty))
517  }
518  val miss_new_coh = ClientMetadata(missCohGen(s3_req_cmd_dup(2), s3_req.miss_param, s3_req.miss_dirty))
519
520  // LR, SC and AMO
521  val debug_sc_fail_addr = RegInit(0.U)
522  val debug_sc_fail_cnt  = RegInit(0.U(8.W))
523
524  val lrsc_count = RegInit(0.U(log2Ceil(LRSCCycles).W))
525  // val lrsc_valid = lrsc_count > LRSCBackOff.U
526  val lrsc_addr  = Reg(UInt())
527  val s3_lr = !s3_req_probe_dup(3) && s3_req.isAMO && s3_req_cmd_dup(3) === M_XLR
528  val s3_sc = !s3_req_probe_dup(4) && s3_req.isAMO && s3_req_cmd_dup(4) === M_XSC
529  val s3_lrsc_addr_match = lrsc_valid_dup(0) && lrsc_addr === get_block_addr(s3_req.addr)
530  val s3_sc_fail = s3_sc && !s3_lrsc_addr_match
531  val s3_sc_resp = Mux(s3_sc_fail, 1.U, 0.U)
532
533  val s3_can_do_amo = (s3_req_miss_dup(0) && !s3_req_probe_dup(5) && s3_req.isAMO) || s3_amo_hit
534  val s3_can_do_amo_write = s3_can_do_amo && isWrite(s3_req_cmd_dup(5)) && !s3_sc_fail
535
536  when (s3_valid_dup(0) && (s3_lr || s3_sc)) {
537    when (s3_can_do_amo && s3_lr) {
538      lrsc_count := (LRSCCycles - 1).U
539      lrsc_count_dup.foreach(_ := (LRSCCycles - 1).U)
540      lrsc_addr := get_block_addr(s3_req_addr_dup(0))
541      lrsc_addr_dup := get_block_addr(s3_req_addr_dup(0))
542    } .otherwise {
543      lrsc_count := 0.U
544      lrsc_count_dup.foreach(_ := 0.U)
545    }
546  } .elsewhen (io.invalid_resv_set) {
547    // when we release this block,
548    // we invalidate this reservation set
549    lrsc_count := 0.U
550  } .elsewhen (lrsc_count > 0.U) {
551    lrsc_count := lrsc_count - 1.U
552    lrsc_count_dup.foreach({case cnt =>
553      cnt := cnt - 1.U
554    })
555  }
556
557  io.lrsc_locked_block.valid := lrsc_valid_dup(1)
558  io.lrsc_locked_block.bits  := lrsc_addr_dup
559  io.block_lr := RegNext(lrsc_count > 0.U)
560
561  // When we update update_resv_set, block all probe req in the next cycle
562  // It should give Probe reservation set addr compare an independent cycle,
563  // which will lead to better timing
564  io.update_resv_set := s3_valid_dup(1) && s3_lr && s3_can_do_amo
565
566  // when we release this block,
567  // we invalidate this reservation set
568  when (io.invalid_resv_set) {
569    lrsc_count := 0.U
570    lrsc_count_dup.foreach(_ := 0.U)
571  }
572
573  when (s3_valid_dup(2)) {
574    when (s3_req_addr_dup(1) === debug_sc_fail_addr) {
575      when (s3_sc_fail) {
576        debug_sc_fail_cnt := debug_sc_fail_cnt + 1.U
577      } .elsewhen (s3_sc) {
578        debug_sc_fail_cnt := 0.U
579      }
580    } .otherwise {
581      when (s3_sc_fail) {
582        debug_sc_fail_addr := s3_req_addr_dup(2)
583        debug_sc_fail_cnt  := 1.U
584        XSWarn(s3_sc_fail === 100.U, p"L1DCache failed too many SCs in a row 0x${Hexadecimal(debug_sc_fail_addr)}, check if sth went wrong\n")
585      }
586    }
587  }
588  // assert(debug_sc_fail_cnt < 100.U, "L1DCache failed too many SCs in a row")
589
590  val banked_amo_wmask = UIntToOH(s3_req.word_idx)
591  val update_data = s3_req_miss_dup(2) || s3_store_hit_dup(0) || s3_can_do_amo_write
592
593  // generate write data
594  // AMO hits
595  val s3_s_amoalu = RegInit(false.B)
596  val do_amoalu = amo_wait_amoalu && s3_valid_dup(3) && !s3_s_amoalu
597  val amoalu   = Module(new AMOALU(wordBits))
598  amoalu.io.mask := s3_req.amo_mask
599  amoalu.io.cmd  := s3_req.cmd
600  amoalu.io.lhs  := s3_data_word
601  amoalu.io.rhs  := s3_req.amo_data
602
603  // merge amo write data
604//  val amo_bitmask = FillInterleaved(8, s3_req.amo_mask)
605  val s3_amo_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W)))
606  val s3_sc_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W)))
607  for (i <- 0 until DCacheBanks) {
608    val old_data = s3_store_data_merged(i)
609    val new_data = amoalu.io.out
610    val wmask = Mux(
611      s3_req_word_idx_dup(i) === i.U,
612      ~0.U(wordBytes.W),
613      0.U(wordBytes.W)
614    )
615    s3_amo_data_merged(i) := mergePutData(old_data, new_data, wmask)
616    s3_sc_data_merged(i) := mergePutData(old_data, s3_req.amo_data,
617      Mux(s3_req_word_idx_dup(i) === i.U && !s3_sc_fail, s3_req.amo_mask, 0.U(wordBytes.W))
618    )
619  }
620  val s3_amo_data_merged_reg = RegEnable(s3_amo_data_merged, do_amoalu)
621  when(do_amoalu){
622    s3_s_amoalu := true.B
623    s3_s_amoalu_dup.foreach(_ := true.B)
624  }
625
626  val miss_wb = s3_req_miss_dup(3) && s3_need_replacement && s3_coh_dup(1).state =/= ClientStates.Nothing
627  val miss_wb_dup = s3_req_miss_dup(3) && s3_need_replacement_dup && s3_coh_dup(1).state =/= ClientStates.Nothing
628  val probe_wb = s3_req.probe
629  val replace_wb = s3_req.replace
630  val need_wb = miss_wb_dup || probe_wb || replace_wb
631
632  val (_, miss_shrink_param, _) = s3_coh_dup(2).onCacheControl(M_FLUSH)
633  val writeback_param = Mux(probe_wb, probe_shrink_param, miss_shrink_param)
634  val writeback_data = if (dcacheParameters.alwaysReleaseData) {
635    s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data ||
636      s3_coh_dup(3) === ClientStates.Dirty || (miss_wb || replace_wb) && s3_coh_dup(3).state =/= ClientStates.Nothing
637  } else {
638    s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || s3_coh_dup(3) === ClientStates.Dirty
639  }
640
641  val s3_probe_can_go = s3_req_probe_dup(7) && io.wb.ready && (io.meta_write.ready || !probe_update_meta)
642  val s3_store_can_go = s3_req_source_dup_1 === STORE_SOURCE.U && !s3_req_probe_dup(8) && (io.meta_write.ready || !store_update_meta) && (io.data_write.ready || !update_data)
643  val s3_amo_can_go = s3_amo_hit_dup && (io.meta_write.ready || !amo_update_meta) && (io.data_write.ready || !update_data) && (s3_s_amoalu_dup(0) || !amo_wait_amoalu)
644  val s3_miss_can_go = s3_req_miss_dup(4) &&
645    (io.meta_write.ready || !amo_update_meta) &&
646    (io.data_write.ready || !update_data) &&
647    (s3_s_amoalu_dup(1) || !amo_wait_amoalu) &&
648    io.tag_write.ready &&
649    io.wb.ready
650  val s3_replace_nothing = s3_req_replace_dup(1) && s3_coh_dup(4).state === ClientStates.Nothing
651  val s3_replace_can_go = s3_req_replace_dup(2) && (s3_replace_nothing || io.wb.ready)
652  val s3_can_go = s3_probe_can_go || s3_store_can_go || s3_amo_can_go || s3_miss_can_go || s3_replace_can_go
653  val s3_update_data_cango = s3_store_can_go || s3_amo_can_go || s3_miss_can_go // used to speed up data_write gen
654
655  // ---------------- duplicate regs for meta_write.valid to solve fanout ----------------
656  val s3_req_miss_dup_for_meta_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3)
657  val s3_req_probe_dup_for_meta_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3)
658  val s3_tag_match_dup_for_meta_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3)
659  val s3_coh_dup_for_meta_w_valid = RegEnable(s2_coh, s2_fire_to_s3)
660  val s3_req_probe_param_dup_for_meta_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3)
661  val (_, _, probe_new_coh_dup_for_meta_w_valid) = s3_coh_dup_for_meta_w_valid.onProbe(s3_req_probe_param_dup_for_meta_w_valid)
662  val s3_req_source_dup_for_meta_w_valid = RegEnable(s2_req.source, s2_fire_to_s3)
663  val s3_req_cmd_dup_for_meta_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3)
664  val s3_req_replace_dup_for_meta_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3)
665  val s3_hit_coh_dup_for_meta_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3)
666  val s3_new_hit_coh_dup_for_meta_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3)
667
668  val miss_update_meta_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid
669  val probe_update_meta_dup_for_meta_w_valid = s3_req_probe_dup_for_meta_w_valid && s3_tag_match_dup_for_meta_w_valid && s3_coh_dup_for_meta_w_valid =/= probe_new_coh_dup_for_meta_w_valid
670  val store_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U &&
671    !s3_req_probe_dup_for_meta_w_valid &&
672    s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid
673  val amo_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U &&
674    !s3_req_probe_dup_for_meta_w_valid &&
675    s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid
676  val update_meta_dup_for_meta_w_valid = (
677    miss_update_meta_dup_for_meta_w_valid ||
678    probe_update_meta_dup_for_meta_w_valid ||
679    store_update_meta_dup_for_meta_w_valid ||
680    amo_update_meta_dup_for_meta_w_valid
681  ) && !s3_req_replace_dup_for_meta_w_valid
682
683  val s3_valid_dup_for_meta_w_valid = RegInit(false.B)
684  val s3_amo_hit_dup_for_meta_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3)
685  val s3_s_amoalu_dup_for_meta_w_valid = RegInit(false.B)
686  val amo_wait_amoalu_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U &&
687    s3_req_cmd_dup_for_meta_w_valid =/= M_XLR &&
688    s3_req_cmd_dup_for_meta_w_valid =/= M_XSC
689  val do_amoalu_dup_for_meta_w_valid = amo_wait_amoalu_dup_for_meta_w_valid && s3_valid_dup_for_meta_w_valid && !s3_s_amoalu_dup_for_meta_w_valid
690
691  val s3_store_hit_dup_for_meta_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3)
692  val s3_req_addr_dup_for_meta_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3)
693  val s3_can_do_amo_dup_for_meta_w_valid = (s3_req_miss_dup_for_meta_w_valid && !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U) ||
694    s3_amo_hit_dup_for_meta_w_valid
695
696  val s3_lr_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XLR
697  val s3_sc_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XSC
698  val lrsc_addr_dup_for_meta_w_valid = Reg(UInt())
699  val lrsc_count_dup_for_meta_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W))
700
701  when (s3_valid_dup_for_meta_w_valid && (s3_lr_dup_for_meta_w_valid || s3_sc_dup_for_meta_w_valid)) {
702    when (s3_can_do_amo_dup_for_meta_w_valid && s3_lr_dup_for_meta_w_valid) {
703      lrsc_count_dup_for_meta_w_valid := (LRSCCycles - 1).U
704      lrsc_addr_dup_for_meta_w_valid := get_block_addr(s3_req_addr_dup_for_meta_w_valid)
705    }.otherwise {
706      lrsc_count_dup_for_meta_w_valid := 0.U
707    }
708  }.elsewhen (lrsc_count_dup_for_meta_w_valid > 0.U) {
709    lrsc_count_dup_for_meta_w_valid := lrsc_count_dup_for_meta_w_valid - 1.U
710  }
711
712  val lrsc_valid_dup_for_meta_w_valid = lrsc_count_dup_for_meta_w_valid > LRSCBackOff.U
713  val s3_lrsc_addr_match_dup_for_meta_w_valid = lrsc_valid_dup_for_meta_w_valid && lrsc_addr_dup_for_meta_w_valid === get_block_addr(s3_req_addr_dup_for_meta_w_valid)
714  val s3_sc_fail_dup_for_meta_w_valid = s3_sc_dup_for_meta_w_valid && !s3_lrsc_addr_match_dup_for_meta_w_valid
715  val s3_can_do_amo_write_dup_for_meta_w_valid = s3_can_do_amo_dup_for_meta_w_valid && isWrite(s3_req_cmd_dup_for_meta_w_valid) && !s3_sc_fail_dup_for_meta_w_valid
716  val update_data_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid || s3_store_hit_dup_for_meta_w_valid || s3_can_do_amo_write_dup_for_meta_w_valid
717
718  val s3_probe_can_go_dup_for_meta_w_valid = s3_req_probe_dup_for_meta_w_valid &&
719    io.wb_ready_dup(metaWritePort) &&
720    (io.meta_write.ready || !probe_update_meta_dup_for_meta_w_valid)
721  val s3_store_can_go_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_meta_w_valid &&
722    (io.meta_write.ready || !store_update_meta_dup_for_meta_w_valid) &&
723    (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid)
724  val s3_amo_can_go_dup_for_meta_w_valid = s3_amo_hit_dup_for_meta_w_valid &&
725    (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) &&
726    (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) &&
727    (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid)
728  val s3_miss_can_go_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid &&
729    (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) &&
730    (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) &&
731    (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) &&
732    io.tag_write_ready_dup(metaWritePort) &&
733    io.wb_ready_dup(metaWritePort)
734  val s3_replace_can_go_dup_for_meta_w_valid = s3_req_replace_dup_for_meta_w_valid &&
735    (s3_coh_dup_for_meta_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(metaWritePort))
736  val s3_can_go_dup_for_meta_w_valid = s3_probe_can_go_dup_for_meta_w_valid ||
737    s3_store_can_go_dup_for_meta_w_valid ||
738    s3_amo_can_go_dup_for_meta_w_valid ||
739    s3_miss_can_go_dup_for_meta_w_valid ||
740    s3_replace_can_go_dup_for_meta_w_valid
741
742  val s3_fire_dup_for_meta_w_valid = s3_valid_dup_for_meta_w_valid && s3_can_go_dup_for_meta_w_valid
743  when (do_amoalu_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := true.B }
744  when (s3_fire_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := false.B }
745
746  val new_coh = Mux(
747    miss_update_meta_dup_for_meta_w_valid,
748    miss_new_coh,
749    Mux(
750      probe_update_meta,
751      probe_new_coh_dup_for_meta_w_valid,
752      Mux(
753        store_update_meta_dup_for_meta_w_valid || amo_update_meta_dup_for_meta_w_valid,
754        s3_new_hit_coh_dup_for_meta_w_valid,
755        ClientMetadata.onReset
756      )
757    )
758  )
759  // -------------------------------------------------------------------------------------
760
761  // ---------------- duplicate regs for err_write.valid to solve fanout -----------------
762  val s3_req_miss_dup_for_err_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3)
763  val s3_req_probe_dup_for_err_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3)
764  val s3_tag_match_dup_for_err_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3)
765  val s3_coh_dup_for_err_w_valid = RegEnable(s2_coh, s2_fire_to_s3)
766  val s3_req_probe_param_dup_for_err_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3)
767  val (_, _, probe_new_coh_dup_for_err_w_valid) = s3_coh_dup_for_err_w_valid.onProbe(s3_req_probe_param_dup_for_err_w_valid)
768  val s3_req_source_dup_for_err_w_valid = RegEnable(s2_req.source, s2_fire_to_s3)
769  val s3_req_cmd_dup_for_err_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3)
770  val s3_req_replace_dup_for_err_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3)
771  val s3_hit_coh_dup_for_err_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3)
772  val s3_new_hit_coh_dup_for_err_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3)
773
774  val miss_update_meta_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid
775  val probe_update_meta_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && s3_tag_match_dup_for_err_w_valid && s3_coh_dup_for_err_w_valid =/= probe_new_coh_dup_for_err_w_valid
776  val store_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U &&
777    !s3_req_probe_dup_for_err_w_valid &&
778    s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid
779  val amo_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U &&
780    !s3_req_probe_dup_for_err_w_valid &&
781    s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid
782  val update_meta_dup_for_err_w_valid = (
783    miss_update_meta_dup_for_err_w_valid ||
784    probe_update_meta_dup_for_err_w_valid ||
785    store_update_meta_dup_for_err_w_valid ||
786    amo_update_meta_dup_for_err_w_valid
787  ) && !s3_req_replace_dup_for_err_w_valid
788
789  val s3_valid_dup_for_err_w_valid = RegInit(false.B)
790  val s3_amo_hit_dup_for_err_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3)
791  val s3_s_amoalu_dup_for_err_w_valid = RegInit(false.B)
792  val amo_wait_amoalu_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U &&
793    s3_req_cmd_dup_for_err_w_valid =/= M_XLR &&
794    s3_req_cmd_dup_for_err_w_valid =/= M_XSC
795  val do_amoalu_dup_for_err_w_valid = amo_wait_amoalu_dup_for_err_w_valid && s3_valid_dup_for_err_w_valid && !s3_s_amoalu_dup_for_err_w_valid
796
797  val s3_store_hit_dup_for_err_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3)
798  val s3_req_addr_dup_for_err_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3)
799  val s3_can_do_amo_dup_for_err_w_valid = (s3_req_miss_dup_for_err_w_valid && !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U) ||
800    s3_amo_hit_dup_for_err_w_valid
801
802  val s3_lr_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XLR
803  val s3_sc_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XSC
804  val lrsc_addr_dup_for_err_w_valid = Reg(UInt())
805  val lrsc_count_dup_for_err_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W))
806
807  when (s3_valid_dup_for_err_w_valid && (s3_lr_dup_for_err_w_valid || s3_sc_dup_for_err_w_valid)) {
808    when (s3_can_do_amo_dup_for_err_w_valid && s3_lr_dup_for_err_w_valid) {
809      lrsc_count_dup_for_err_w_valid := (LRSCCycles - 1).U
810      lrsc_addr_dup_for_err_w_valid := get_block_addr(s3_req_addr_dup_for_err_w_valid)
811    }.otherwise {
812      lrsc_count_dup_for_err_w_valid := 0.U
813    }
814  }.elsewhen (lrsc_count_dup_for_err_w_valid > 0.U) {
815    lrsc_count_dup_for_err_w_valid := lrsc_count_dup_for_err_w_valid - 1.U
816  }
817
818  val lrsc_valid_dup_for_err_w_valid = lrsc_count_dup_for_err_w_valid > LRSCBackOff.U
819  val s3_lrsc_addr_match_dup_for_err_w_valid = lrsc_valid_dup_for_err_w_valid && lrsc_addr_dup_for_err_w_valid === get_block_addr(s3_req_addr_dup_for_err_w_valid)
820  val s3_sc_fail_dup_for_err_w_valid = s3_sc_dup_for_err_w_valid && !s3_lrsc_addr_match_dup_for_err_w_valid
821  val s3_can_do_amo_write_dup_for_err_w_valid = s3_can_do_amo_dup_for_err_w_valid && isWrite(s3_req_cmd_dup_for_err_w_valid) && !s3_sc_fail_dup_for_err_w_valid
822  val update_data_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid || s3_store_hit_dup_for_err_w_valid || s3_can_do_amo_write_dup_for_err_w_valid
823
824  val s3_probe_can_go_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid &&
825    io.wb_ready_dup(errWritePort) &&
826    (io.meta_write.ready || !probe_update_meta_dup_for_err_w_valid)
827  val s3_store_can_go_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_err_w_valid &&
828    (io.meta_write.ready || !store_update_meta_dup_for_err_w_valid) &&
829    (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid)
830  val s3_amo_can_go_dup_for_err_w_valid = s3_amo_hit_dup_for_err_w_valid &&
831    (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) &&
832    (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) &&
833    (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid)
834  val s3_miss_can_go_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid &&
835    (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) &&
836    (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) &&
837    (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) &&
838    io.tag_write_ready_dup(errWritePort) &&
839    io.wb_ready_dup(errWritePort)
840  val s3_replace_can_go_dup_for_err_w_valid = s3_req_replace_dup_for_err_w_valid &&
841    (s3_coh_dup_for_err_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(errWritePort))
842  val s3_can_go_dup_for_err_w_valid = s3_probe_can_go_dup_for_err_w_valid ||
843    s3_store_can_go_dup_for_err_w_valid ||
844    s3_amo_can_go_dup_for_err_w_valid ||
845    s3_miss_can_go_dup_for_err_w_valid ||
846    s3_replace_can_go_dup_for_err_w_valid
847
848  val s3_fire_dup_for_err_w_valid = s3_valid_dup_for_err_w_valid && s3_can_go_dup_for_err_w_valid
849  when (do_amoalu_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := true.B }
850  when (s3_fire_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := false.B }
851  // -------------------------------------------------------------------------------------
852  // ---------------- duplicate regs for tag_write.valid to solve fanout -----------------
853  val s3_req_miss_dup_for_tag_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3)
854  val s3_req_probe_dup_for_tag_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3)
855  val s3_tag_match_dup_for_tag_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3)
856  val s3_coh_dup_for_tag_w_valid = RegEnable(s2_coh, s2_fire_to_s3)
857  val s3_req_probe_param_dup_for_tag_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3)
858  val (_, _, probe_new_coh_dup_for_tag_w_valid) = s3_coh_dup_for_tag_w_valid.onProbe(s3_req_probe_param_dup_for_tag_w_valid)
859  val s3_req_source_dup_for_tag_w_valid = RegEnable(s2_req.source, s2_fire_to_s3)
860  val s3_req_cmd_dup_for_tag_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3)
861  val s3_req_replace_dup_for_tag_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3)
862  val s3_hit_coh_dup_for_tag_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3)
863  val s3_new_hit_coh_dup_for_tag_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3)
864
865  val miss_update_meta_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid
866  val probe_update_meta_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && s3_tag_match_dup_for_tag_w_valid && s3_coh_dup_for_tag_w_valid =/= probe_new_coh_dup_for_tag_w_valid
867  val store_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U &&
868    !s3_req_probe_dup_for_tag_w_valid &&
869    s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid
870  val amo_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U &&
871    !s3_req_probe_dup_for_tag_w_valid &&
872    s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid
873  val update_meta_dup_for_tag_w_valid = (
874    miss_update_meta_dup_for_tag_w_valid ||
875    probe_update_meta_dup_for_tag_w_valid ||
876    store_update_meta_dup_for_tag_w_valid ||
877    amo_update_meta_dup_for_tag_w_valid
878  ) && !s3_req_replace_dup_for_tag_w_valid
879
880  val s3_valid_dup_for_tag_w_valid = RegInit(false.B)
881  val s3_amo_hit_dup_for_tag_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3)
882  val s3_s_amoalu_dup_for_tag_w_valid = RegInit(false.B)
883  val amo_wait_amoalu_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U &&
884    s3_req_cmd_dup_for_tag_w_valid =/= M_XLR &&
885    s3_req_cmd_dup_for_tag_w_valid =/= M_XSC
886  val do_amoalu_dup_for_tag_w_valid = amo_wait_amoalu_dup_for_tag_w_valid && s3_valid_dup_for_tag_w_valid && !s3_s_amoalu_dup_for_tag_w_valid
887
888  val s3_store_hit_dup_for_tag_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3)
889  val s3_req_addr_dup_for_tag_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3)
890  val s3_can_do_amo_dup_for_tag_w_valid = (s3_req_miss_dup_for_tag_w_valid && !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U) ||
891    s3_amo_hit_dup_for_tag_w_valid
892
893  val s3_lr_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XLR
894  val s3_sc_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XSC
895  val lrsc_addr_dup_for_tag_w_valid = Reg(UInt())
896  val lrsc_count_dup_for_tag_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W))
897
898  when (s3_valid_dup_for_tag_w_valid && (s3_lr_dup_for_tag_w_valid || s3_sc_dup_for_tag_w_valid)) {
899    when (s3_can_do_amo_dup_for_tag_w_valid && s3_lr_dup_for_tag_w_valid) {
900      lrsc_count_dup_for_tag_w_valid := (LRSCCycles - 1).U
901      lrsc_addr_dup_for_tag_w_valid := get_block_addr(s3_req_addr_dup_for_tag_w_valid)
902    }.otherwise {
903      lrsc_count_dup_for_tag_w_valid := 0.U
904    }
905  }.elsewhen (lrsc_count_dup_for_tag_w_valid > 0.U) {
906    lrsc_count_dup_for_tag_w_valid := lrsc_count_dup_for_tag_w_valid - 1.U
907  }
908
909  val lrsc_valid_dup_for_tag_w_valid = lrsc_count_dup_for_tag_w_valid > LRSCBackOff.U
910  val s3_lrsc_addr_match_dup_for_tag_w_valid = lrsc_valid_dup_for_tag_w_valid && lrsc_addr_dup_for_tag_w_valid === get_block_addr(s3_req_addr_dup_for_tag_w_valid)
911  val s3_sc_fail_dup_for_tag_w_valid = s3_sc_dup_for_tag_w_valid && !s3_lrsc_addr_match_dup_for_tag_w_valid
912  val s3_can_do_amo_write_dup_for_tag_w_valid = s3_can_do_amo_dup_for_tag_w_valid && isWrite(s3_req_cmd_dup_for_tag_w_valid) && !s3_sc_fail_dup_for_tag_w_valid
913  val update_data_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid || s3_store_hit_dup_for_tag_w_valid || s3_can_do_amo_write_dup_for_tag_w_valid
914
915  val s3_probe_can_go_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid &&
916    io.wb_ready_dup(tagWritePort) &&
917    (io.meta_write.ready || !probe_update_meta_dup_for_tag_w_valid)
918  val s3_store_can_go_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_tag_w_valid &&
919    (io.meta_write.ready || !store_update_meta_dup_for_tag_w_valid) &&
920    (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid)
921  val s3_amo_can_go_dup_for_tag_w_valid = s3_amo_hit_dup_for_tag_w_valid &&
922    (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) &&
923    (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) &&
924    (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid)
925  val s3_miss_can_go_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid &&
926    (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) &&
927    (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) &&
928    (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) &&
929    io.tag_write_ready_dup(tagWritePort) &&
930    io.wb_ready_dup(tagWritePort)
931  val s3_replace_can_go_dup_for_tag_w_valid = s3_req_replace_dup_for_tag_w_valid &&
932    (s3_coh_dup_for_tag_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(tagWritePort))
933  val s3_can_go_dup_for_tag_w_valid = s3_probe_can_go_dup_for_tag_w_valid ||
934    s3_store_can_go_dup_for_tag_w_valid ||
935    s3_amo_can_go_dup_for_tag_w_valid ||
936    s3_miss_can_go_dup_for_tag_w_valid ||
937    s3_replace_can_go_dup_for_tag_w_valid
938
939  val s3_fire_dup_for_tag_w_valid = s3_valid_dup_for_tag_w_valid && s3_can_go_dup_for_tag_w_valid
940  when (do_amoalu_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := true.B }
941  when (s3_fire_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := false.B }
942  // -------------------------------------------------------------------------------------
943  // ---------------- duplicate regs for data_write.valid to solve fanout ----------------
944  val s3_req_miss_dup_for_data_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3)
945  val s3_req_probe_dup_for_data_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3)
946  val s3_tag_match_dup_for_data_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3)
947  val s3_coh_dup_for_data_w_valid = RegEnable(s2_coh, s2_fire_to_s3)
948  val s3_req_probe_param_dup_for_data_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3)
949  val (_, _, probe_new_coh_dup_for_data_w_valid) = s3_coh_dup_for_data_w_valid.onProbe(s3_req_probe_param_dup_for_data_w_valid)
950  val s3_req_source_dup_for_data_w_valid = RegEnable(s2_req.source, s2_fire_to_s3)
951  val s3_req_cmd_dup_for_data_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3)
952  val s3_req_replace_dup_for_data_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3)
953  val s3_hit_coh_dup_for_data_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3)
954  val s3_new_hit_coh_dup_for_data_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3)
955
956  val miss_update_meta_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid
957  val probe_update_meta_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && s3_tag_match_dup_for_data_w_valid && s3_coh_dup_for_data_w_valid =/= probe_new_coh_dup_for_data_w_valid
958  val store_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U &&
959    !s3_req_probe_dup_for_data_w_valid &&
960    s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid
961  val amo_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U &&
962    !s3_req_probe_dup_for_data_w_valid &&
963    s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid
964  val update_meta_dup_for_data_w_valid = (
965    miss_update_meta_dup_for_data_w_valid ||
966    probe_update_meta_dup_for_data_w_valid ||
967    store_update_meta_dup_for_data_w_valid ||
968    amo_update_meta_dup_for_data_w_valid
969  ) && !s3_req_replace_dup_for_data_w_valid
970
971  val s3_valid_dup_for_data_w_valid = RegInit(false.B)
972  val s3_amo_hit_dup_for_data_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3)
973  val s3_s_amoalu_dup_for_data_w_valid = RegInit(false.B)
974  val amo_wait_amoalu_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U &&
975    s3_req_cmd_dup_for_data_w_valid =/= M_XLR &&
976    s3_req_cmd_dup_for_data_w_valid =/= M_XSC
977  val do_amoalu_dup_for_data_w_valid = amo_wait_amoalu_dup_for_data_w_valid && s3_valid_dup_for_data_w_valid && !s3_s_amoalu_dup_for_data_w_valid
978
979  val s3_store_hit_dup_for_data_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3)
980  val s3_req_addr_dup_for_data_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3)
981  val s3_can_do_amo_dup_for_data_w_valid = (s3_req_miss_dup_for_data_w_valid && !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U) ||
982    s3_amo_hit_dup_for_data_w_valid
983
984  val s3_lr_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XLR
985  val s3_sc_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XSC
986  val lrsc_addr_dup_for_data_w_valid = Reg(UInt())
987  val lrsc_count_dup_for_data_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W))
988
989  when (s3_valid_dup_for_data_w_valid && (s3_lr_dup_for_data_w_valid || s3_sc_dup_for_data_w_valid)) {
990    when (s3_can_do_amo_dup_for_data_w_valid && s3_lr_dup_for_data_w_valid) {
991      lrsc_count_dup_for_data_w_valid := (LRSCCycles - 1).U
992      lrsc_addr_dup_for_data_w_valid := get_block_addr(s3_req_addr_dup_for_data_w_valid)
993    }.otherwise {
994      lrsc_count_dup_for_data_w_valid := 0.U
995    }
996  }.elsewhen (lrsc_count_dup_for_data_w_valid > 0.U) {
997    lrsc_count_dup_for_data_w_valid := lrsc_count_dup_for_data_w_valid - 1.U
998  }
999
1000  val lrsc_valid_dup_for_data_w_valid = lrsc_count_dup_for_data_w_valid > LRSCBackOff.U
1001  val s3_lrsc_addr_match_dup_for_data_w_valid = lrsc_valid_dup_for_data_w_valid && lrsc_addr_dup_for_data_w_valid === get_block_addr(s3_req_addr_dup_for_data_w_valid)
1002  val s3_sc_fail_dup_for_data_w_valid = s3_sc_dup_for_data_w_valid && !s3_lrsc_addr_match_dup_for_data_w_valid
1003  val s3_can_do_amo_write_dup_for_data_w_valid = s3_can_do_amo_dup_for_data_w_valid && isWrite(s3_req_cmd_dup_for_data_w_valid) && !s3_sc_fail_dup_for_data_w_valid
1004  val update_data_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid || s3_store_hit_dup_for_data_w_valid || s3_can_do_amo_write_dup_for_data_w_valid
1005
1006  val s3_probe_can_go_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid &&
1007    io.wb_ready_dup(dataWritePort) &&
1008    (io.meta_write.ready || !probe_update_meta_dup_for_data_w_valid)
1009  val s3_store_can_go_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_valid &&
1010    (io.meta_write.ready || !store_update_meta_dup_for_data_w_valid) &&
1011    (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid)
1012  val s3_amo_can_go_dup_for_data_w_valid = s3_amo_hit_dup_for_data_w_valid &&
1013    (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) &&
1014    (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) &&
1015    (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid)
1016  val s3_miss_can_go_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid &&
1017    (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) &&
1018    (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) &&
1019    (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) &&
1020    io.tag_write_ready_dup(dataWritePort) &&
1021    io.wb_ready_dup(dataWritePort)
1022  val s3_replace_can_go_dup_for_data_w_valid = s3_req_replace_dup_for_data_w_valid &&
1023    (s3_coh_dup_for_data_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(dataWritePort))
1024  val s3_can_go_dup_for_data_w_valid = s3_probe_can_go_dup_for_data_w_valid ||
1025    s3_store_can_go_dup_for_data_w_valid ||
1026    s3_amo_can_go_dup_for_data_w_valid ||
1027    s3_miss_can_go_dup_for_data_w_valid ||
1028    s3_replace_can_go_dup_for_data_w_valid
1029  val s3_update_data_cango_dup_for_data_w_valid = s3_store_can_go_dup_for_data_w_valid || s3_amo_can_go_dup_for_data_w_valid || s3_miss_can_go_dup_for_data_w_valid
1030
1031  val s3_fire_dup_for_data_w_valid = s3_valid_dup_for_data_w_valid && s3_can_go_dup_for_data_w_valid
1032  when (do_amoalu_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := true.B }
1033  when (s3_fire_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := false.B }
1034
1035  val s3_banked_store_wmask_dup_for_data_w_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3)
1036  val s3_req_word_idx_dup_for_data_w_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3)
1037  val banked_wmask = Mux(
1038    s3_req_miss_dup_for_data_w_valid,
1039    banked_full_wmask,
1040    Mux(
1041      s3_store_hit_dup_for_data_w_valid,
1042      s3_banked_store_wmask_dup_for_data_w_valid,
1043      Mux(
1044        s3_can_do_amo_write_dup_for_data_w_valid,
1045        UIntToOH(s3_req_word_idx_dup_for_data_w_valid),
1046        banked_none_wmask
1047      )
1048    )
1049  )
1050  assert(!(s3_valid && banked_wmask.orR && !update_data))
1051
1052  val s3_sc_data_merged_dup_for_data_w_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W)))
1053  val s3_req_amo_data_dup_for_data_w_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3)
1054  val s3_req_amo_mask_dup_for_data_w_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3)
1055  for (i <- 0 until DCacheBanks) {
1056    val old_data = s3_store_data_merged(i)
1057    s3_sc_data_merged_dup_for_data_w_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_data_w_valid,
1058      Mux(
1059        s3_req_word_idx_dup_for_data_w_valid === i.U && !s3_sc_fail_dup_for_data_w_valid,
1060        s3_req_amo_mask_dup_for_data_w_valid,
1061        0.U(wordBytes.W)
1062      )
1063    )
1064  }
1065  // -------------------------------------------------------------------------------------
1066
1067  val s3_fire = s3_valid_dup(4) && s3_can_go
1068  when (s2_fire_to_s3) {
1069    s3_valid := true.B
1070    s3_valid_dup.foreach(_ := true.B)
1071    s3_valid_dup_for_status.foreach(_ := true.B)
1072    s3_valid_dup_for_data_w_valid := true.B
1073    s3_valid_dup_for_meta_w_valid := true.B
1074    s3_valid_dup_for_err_w_valid := true.B
1075    s3_valid_dup_for_tag_w_valid := true.B
1076  }.elsewhen (s3_fire) {
1077    s3_valid := false.B
1078    s3_valid_dup.foreach(_ := false.B)
1079    s3_valid_dup_for_status.foreach(_ := false.B)
1080    s3_valid_dup_for_data_w_valid := false.B
1081    s3_valid_dup_for_meta_w_valid := false.B
1082    s3_valid_dup_for_err_w_valid := false.B
1083    s3_valid_dup_for_tag_w_valid := false.B
1084  }
1085  s3_ready := !s3_valid_dup(5) || s3_can_go
1086  s3_s0_set_conflict := s3_valid_dup(6) && s3_idx_dup(0) === s0_idx
1087  s3_s0_set_conflict_store := s3_valid_dup(7) && s3_idx_dup(1) === store_idx
1088  assert(RegNext(!s3_valid || !(s3_req_source_dup_2 === STORE_SOURCE.U && !s3_req.probe) || s3_hit)) // miss store should never come to s3
1089
1090  when(s3_fire) {
1091    s3_s_amoalu := false.B
1092    s3_s_amoalu_dup.foreach(_ := false.B)
1093  }
1094
1095  req.ready := s0_can_go
1096
1097  io.meta_read.valid := req.valid && s1_ready && !set_conflict
1098  io.meta_read.bits.idx := get_idx(s0_req.vaddr)
1099  io.meta_read.bits.way_en := Mux(s0_req.replace, s0_req.replace_way_en, ~0.U(nWays.W))
1100
1101  io.tag_read.valid := req.valid && s1_ready && !set_conflict && !s0_req.replace
1102  io.tag_read.bits.idx := get_idx(s0_req.vaddr)
1103  io.tag_read.bits.way_en := ~0.U(nWays.W)
1104
1105  io.data_read_intend := s1_valid_dup(3) && s1_need_data
1106  io.data_read.valid := s1_valid_dup(4) && s1_need_data && s2_ready
1107  io.data_read.bits.rmask := s1_banked_rmask
1108  io.data_read.bits.way_en := s1_way_en
1109  io.data_read.bits.addr := s1_req_vaddr_dup_for_data_read
1110
1111  io.miss_req.valid := s2_valid_dup(4) && s2_can_go_to_mq_dup(0)
1112  val miss_req = io.miss_req.bits
1113  miss_req := DontCare
1114  miss_req.source := s2_req.source
1115  miss_req.cmd := s2_req.cmd
1116  miss_req.addr := s2_req.addr
1117  miss_req.vaddr := s2_req_vaddr_dup_for_miss_req
1118  miss_req.way_en := Mux(s2_tag_match, s2_tag_match_way, s2_repl_way_en)
1119  miss_req.store_data := s2_req.store_data
1120  miss_req.store_mask := s2_req.store_mask
1121  miss_req.word_idx := s2_req.word_idx
1122  miss_req.amo_data := s2_req.amo_data
1123  miss_req.amo_mask := s2_req.amo_mask
1124  miss_req.req_coh := s2_hit_coh
1125  miss_req.replace_coh := s2_repl_coh
1126  miss_req.replace_tag := s2_repl_tag
1127  miss_req.id := s2_req.id
1128  miss_req.cancel := false.B
1129
1130  io.store_replay_resp.valid := s2_valid_dup(5) && s2_can_go_to_mq_dup(1) && replay && s2_req.isStore
1131  io.store_replay_resp.bits.data := DontCare
1132  io.store_replay_resp.bits.miss := true.B
1133  io.store_replay_resp.bits.replay := true.B
1134  io.store_replay_resp.bits.id := s2_req.id
1135
1136  io.store_hit_resp.valid := s3_valid_dup(8) && s3_store_can_go
1137  io.store_hit_resp.bits.data := DontCare
1138  io.store_hit_resp.bits.miss := false.B
1139  io.store_hit_resp.bits.replay := false.B
1140  io.store_hit_resp.bits.id := s3_req.id
1141
1142  io.release_update.valid := s3_valid_dup(9) && (s3_store_can_go || s3_amo_can_go) && s3_hit && update_data
1143  io.release_update.bits.addr := s3_req_addr_dup(3)
1144  io.release_update.bits.mask := Mux(s3_store_hit_dup(1), s3_banked_store_wmask, banked_amo_wmask)
1145  io.release_update.bits.data := Mux(
1146    amo_wait_amoalu,
1147    s3_amo_data_merged_reg,
1148    Mux(
1149      s3_sc,
1150      s3_sc_data_merged,
1151      s3_store_data_merged
1152    )
1153  ).asUInt
1154
1155  val atomic_hit_resp = Wire(new AtomicsResp)
1156  atomic_hit_resp.data := Mux(s3_sc, s3_sc_resp, s3_data_word)
1157  atomic_hit_resp.miss := false.B
1158  atomic_hit_resp.miss_id := s3_req.miss_id
1159  atomic_hit_resp.error := s3_error
1160  atomic_hit_resp.replay := false.B
1161  atomic_hit_resp.ack_miss_queue := s3_req_miss_dup(5)
1162  atomic_hit_resp.id := lrsc_valid_dup(2)
1163  val atomic_replay_resp = Wire(new AtomicsResp)
1164  atomic_replay_resp.data := DontCare
1165  atomic_replay_resp.miss := true.B
1166  atomic_replay_resp.miss_id := DontCare
1167  atomic_replay_resp.error := false.B
1168  atomic_replay_resp.replay := true.B
1169  atomic_replay_resp.ack_miss_queue := false.B
1170  atomic_replay_resp.id := DontCare
1171  val atomic_replay_resp_valid = s2_valid_dup(6) && s2_can_go_to_mq_dup(2) && replay && s2_req.isAMO
1172  val atomic_hit_resp_valid = s3_valid_dup(10) && (s3_amo_can_go || s3_miss_can_go && s3_req.isAMO)
1173  io.atomic_resp.valid := atomic_replay_resp_valid || atomic_hit_resp_valid
1174  io.atomic_resp.bits := Mux(atomic_replay_resp_valid, atomic_replay_resp, atomic_hit_resp)
1175
1176  io.replace_resp.valid := s3_fire && s3_req_replace_dup(3)
1177  io.replace_resp.bits := s3_req.miss_id
1178
1179  io.meta_write.valid := s3_fire_dup_for_meta_w_valid && update_meta_dup_for_meta_w_valid
1180  io.meta_write.bits.idx := s3_idx_dup(2)
1181  io.meta_write.bits.way_en := s3_way_en_dup(0)
1182  io.meta_write.bits.meta.coh := new_coh
1183
1184  io.error_flag_write.valid := s3_fire_dup_for_err_w_valid && update_meta_dup_for_err_w_valid && s3_l2_error
1185  io.error_flag_write.bits.idx := s3_idx_dup(3)
1186  io.error_flag_write.bits.way_en := s3_way_en_dup(1)
1187  io.error_flag_write.bits.error := s3_l2_error
1188
1189  io.tag_write.valid := s3_fire_dup_for_tag_w_valid && s3_req_miss_dup_for_tag_w_valid
1190  io.tag_write.bits.idx := s3_idx_dup(4)
1191  io.tag_write.bits.way_en := s3_way_en_dup(2)
1192  io.tag_write.bits.tag := get_tag(s3_req_addr_dup(4))
1193
1194  io.tag_write_intend := s3_req_miss_dup(7) && s3_valid_dup(11)
1195  XSPerfAccumulate("fake_tag_write_intend", io.tag_write_intend && !io.tag_write.valid)
1196  XSPerfAccumulate("mainpipe_tag_write", io.tag_write.valid)
1197
1198  assert(!RegNext(io.tag_write.valid && !io.tag_write_intend))
1199
1200  io.data_write.valid := s3_valid_dup_for_data_w_valid && s3_update_data_cango_dup_for_data_w_valid && update_data_dup_for_data_w_valid
1201  io.data_write.bits.way_en := s3_way_en_dup(3)
1202  io.data_write.bits.addr := s3_req_vaddr_dup_for_data_write
1203  io.data_write.bits.wmask := banked_wmask
1204  io.data_write.bits.data := Mux(
1205    amo_wait_amoalu_dup_for_data_w_valid,
1206    s3_amo_data_merged_reg,
1207    Mux(
1208      s3_sc_dup_for_data_w_valid,
1209      s3_sc_data_merged_dup_for_data_w_valid,
1210      s3_store_data_merged
1211    )
1212  )
1213  assert(RegNext(!io.meta_write.valid || !s3_req.replace))
1214  assert(RegNext(!io.tag_write.valid || !s3_req.replace))
1215  assert(RegNext(!io.data_write.valid || !s3_req.replace))
1216
1217  io.wb.valid := s3_valid_dup(13) && (
1218    // replace
1219    s3_req_replace_dup(4) && !s3_replace_nothing ||
1220    // probe can go to wbq
1221    s3_req_probe_dup(9) && (io.meta_write.ready || !probe_update_meta) ||
1222      // amo miss can go to wbq
1223      s3_req_miss_dup(8) &&
1224        (io.meta_write.ready || !amo_update_meta) &&
1225        (io.data_write.ready || !update_data) &&
1226        (s3_s_amoalu_dup(2) || !amo_wait_amoalu) &&
1227        io.tag_write.ready
1228    ) && need_wb
1229
1230  io.wb.bits.addr := get_block_addr(Cat(s3_tag, get_untag(s3_req.vaddr)))
1231  io.wb.bits.addr_dup_0 := get_block_addr(Cat(s3_tag, get_untag(s3_req_vaddr_dup_for_wb)))
1232  io.wb.bits.addr_dup_1 := get_block_addr(Cat(s3_tag, get_untag(s3_req_vaddr_dup_for_wb)))
1233  io.wb.bits.param := writeback_param
1234  io.wb.bits.voluntary := s3_req_miss_dup(9) || s3_req_replace_dup(5)
1235  io.wb.bits.hasData := writeback_data
1236  io.wb.bits.dirty := s3_coh_dup(5) === ClientStates.Dirty
1237  io.wb.bits.data := s3_data.asUInt()
1238  io.wb.bits.delay_release := s3_req_replace_dup(6)
1239  io.wb.bits.miss_id := s3_req.miss_id
1240
1241  io.replace_access.valid := RegNext(s1_fire && (s1_req.isAMO || s1_req.isStore) && !s1_req.probe)
1242  io.replace_access.bits.set := s2_idx_dup_for_replace_access
1243  io.replace_access.bits.way := RegNext(OHToUInt(s1_way_en))
1244
1245  io.replace_way.set.valid := RegNext(s0_fire)
1246  io.replace_way.set.bits := s1_idx_dup_for_replace_way
1247
1248  // TODO: consider block policy of a finer granularity
1249  io.status.s0_set.valid := req.valid
1250  io.status.s0_set.bits := get_idx(s0_req.vaddr)
1251  io.status.s1.valid := s1_valid_dup(5)
1252  io.status.s1.bits.set := s1_idx
1253  io.status.s1.bits.way_en := s1_way_en
1254  io.status.s2.valid := s2_valid_dup(7) && !s2_req_replace_dup_2
1255  io.status.s2.bits.set := s2_idx_dup_for_status
1256  io.status.s2.bits.way_en := s2_way_en
1257  io.status.s3.valid := s3_valid && !s3_req_replace_dup(7)
1258  io.status.s3.bits.set := s3_idx_dup(5)
1259  io.status.s3.bits.way_en := s3_way_en
1260
1261  for ((s, i) <- io.status_dup.zipWithIndex) {
1262    s.s1.valid := s1_valid_dup_for_status(i)
1263    s.s1.bits.set := RegEnable(get_idx(s0_req.vaddr), s0_fire)
1264    s.s1.bits.way_en := s1_way_en
1265    s.s2.valid := s2_valid_dup_for_status(i) && !RegEnable(s1_req.replace, s1_fire)
1266    s.s2.bits.set := RegEnable(get_idx(s1_req.vaddr), s1_fire)
1267    s.s2.bits.way_en := RegEnable(s1_way_en, s1_fire)
1268    s.s3.valid := s3_valid_dup_for_status(i) && !RegEnable(s2_req.replace, s2_fire_to_s3)
1269    s.s3.bits.set := RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3)
1270    s.s3.bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3)
1271  }
1272  dontTouch(io.status_dup)
1273
1274  // report error to beu and csr, 1 cycle after read data resp
1275  io.error := 0.U.asTypeOf(new L1CacheErrorInfo())
1276  // report error, update error csr
1277  io.error.valid := s3_error && RegNext(s2_fire)
1278  // only tag_error and data_error will be reported to beu
1279  // l2_error should not be reported (l2 will report that)
1280  io.error.report_to_beu := (RegEnable(s2_tag_error, s2_fire) || s3_data_error) && RegNext(s2_fire)
1281  io.error.paddr := RegEnable(s2_req.addr, s2_fire)
1282  io.error.source.tag := RegEnable(s2_tag_error, s2_fire)
1283  io.error.source.data := s3_data_error
1284  io.error.source.l2 := RegEnable(s2_flag_error || s2_l2_error, s2_fire)
1285  io.error.opType.store := RegEnable(s2_req.isStore && !s2_req.probe, s2_fire)
1286  io.error.opType.probe := RegEnable(s2_req.probe, s2_fire)
1287  io.error.opType.release := RegEnable(s2_req.replace, s2_fire)
1288  io.error.opType.atom := RegEnable(s2_req.isAMO && !s2_req.probe, s2_fire)
1289
1290  val perfEvents = Seq(
1291    ("dcache_mp_req          ", s0_fire                                                      ),
1292    ("dcache_mp_total_penalty", PopCount(VecInit(Seq(s0_fire, s1_valid, s2_valid, s3_valid))))
1293  )
1294  generatePerfEvent()
1295}
1296