1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.tilelink.ClientStates._ 23import freechips.rocketchip.tilelink.MemoryOpCategories._ 24import freechips.rocketchip.tilelink.TLPermissions._ 25import freechips.rocketchip.tilelink.{ClientMetadata, ClientStates, TLPermissions} 26import utils._ 27import utility._ 28import xiangshan.{L1CacheErrorInfo, XSCoreParamsKey} 29 30class MainPipeReq(implicit p: Parameters) extends DCacheBundle { 31 val miss = Bool() // only amo miss will refill in main pipe 32 val miss_id = UInt(log2Up(cfg.nMissEntries).W) 33 val miss_param = UInt(TLPermissions.bdWidth.W) 34 val miss_dirty = Bool() 35 val miss_way_en = UInt(DCacheWays.W) 36 37 val probe = Bool() 38 val probe_param = UInt(TLPermissions.bdWidth.W) 39 val probe_need_data = Bool() 40 41 // request info 42 // reqs from Store, AMO use this 43 // probe does not use this 44 val source = UInt(sourceTypeWidth.W) 45 val cmd = UInt(M_SZ.W) 46 // if dcache size > 32KB, vaddr is also needed for store 47 // vaddr is used to get extra index bits 48 val vaddr = UInt(VAddrBits.W) 49 // must be aligned to block 50 val addr = UInt(PAddrBits.W) 51 52 // store 53 val store_data = UInt((cfg.blockBytes * 8).W) 54 val store_mask = UInt(cfg.blockBytes.W) 55 56 // which word does amo work on? 57 val word_idx = UInt(log2Up(cfg.blockBytes * 8 / DataBits).W) 58 val amo_data = UInt(DataBits.W) 59 val amo_mask = UInt((DataBits / 8).W) 60 61 // error 62 val error = Bool() 63 64 // replace 65 val replace = Bool() 66 val replace_way_en = UInt(DCacheWays.W) 67 68 val id = UInt(reqIdWidth.W) 69 70 def isLoad: Bool = source === LOAD_SOURCE.U 71 def isStore: Bool = source === STORE_SOURCE.U 72 def isAMO: Bool = source === AMO_SOURCE.U 73 74 def convertStoreReq(store: DCacheLineReq): MainPipeReq = { 75 val req = Wire(new MainPipeReq) 76 req := DontCare 77 req.miss := false.B 78 req.miss_dirty := false.B 79 req.probe := false.B 80 req.probe_need_data := false.B 81 req.source := STORE_SOURCE.U 82 req.cmd := store.cmd 83 req.addr := store.addr 84 req.vaddr := store.vaddr 85 req.store_data := store.data 86 req.store_mask := store.mask 87 req.replace := false.B 88 req.error := false.B 89 req.id := store.id 90 req 91 } 92} 93 94class MainPipeStatus(implicit p: Parameters) extends DCacheBundle { 95 val set = UInt(idxBits.W) 96 val way_en = UInt(nWays.W) 97} 98 99class MainPipe(implicit p: Parameters) extends DCacheModule with HasPerfEvents { 100 val io = IO(new Bundle() { 101 // probe queue 102 val probe_req = Flipped(DecoupledIO(new MainPipeReq)) 103 // store miss go to miss queue 104 val miss_req = DecoupledIO(new MissReq) 105 val miss_resp = Input(new MissResp) // miss resp is used to support plru update 106 // store buffer 107 val store_req = Flipped(DecoupledIO(new DCacheLineReq)) 108 val store_replay_resp = ValidIO(new DCacheLineResp) 109 val store_hit_resp = ValidIO(new DCacheLineResp) 110 val release_update = ValidIO(new ReleaseUpdate) 111 // atmoics 112 val atomic_req = Flipped(DecoupledIO(new MainPipeReq)) 113 val atomic_resp = ValidIO(new AtomicsResp) 114 // replace 115 val replace_req = Flipped(DecoupledIO(new MainPipeReq)) 116 val replace_resp = ValidIO(UInt(log2Up(cfg.nMissEntries).W)) 117 // write-back queue 118 val wb = DecoupledIO(new WritebackReq) 119 val wb_ready_dup = Vec(nDupWbReady, Input(Bool())) 120 val probe_ttob_check_req = ValidIO(new ProbeToBCheckReq) 121 val probe_ttob_check_resp = Flipped(ValidIO(new ProbeToBCheckResp)) 122 123 // data sram 124 val data_read = Vec(LoadPipelineWidth, Input(Bool())) 125 val data_read_intend = Output(Bool()) 126 val data_readline = DecoupledIO(new L1BankedDataReadLineReq) 127 val data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult())) 128 val readline_error_delayed = Input(Bool()) 129 val data_write = DecoupledIO(new L1BankedDataWriteReq) 130 val data_write_dup = Vec(DCacheBanks, Valid(new L1BankedDataWriteReqCtrl)) 131 val data_write_ready_dup = Vec(nDupDataWriteReady, Input(Bool())) 132 133 // meta array 134 val meta_read = DecoupledIO(new MetaReadReq) 135 val meta_resp = Input(Vec(nWays, new Meta)) 136 val meta_write = DecoupledIO(new CohMetaWriteReq) 137 val extra_meta_resp = Input(Vec(nWays, new DCacheExtraMeta)) 138 val error_flag_write = DecoupledIO(new FlagMetaWriteReq) 139 val prefetch_flag_write = DecoupledIO(new FlagMetaWriteReq) 140 val access_flag_write = DecoupledIO(new FlagMetaWriteReq) 141 142 // tag sram 143 val tag_read = DecoupledIO(new TagReadReq) 144 val tag_resp = Input(Vec(nWays, UInt(encTagBits.W))) 145 val tag_write = DecoupledIO(new TagWriteReq) 146 val tag_write_ready_dup = Vec(nDupTagWriteReady, Input(Bool())) 147 val tag_write_intend = Output(new Bool()) 148 149 // update state vec in replacement algo 150 val replace_access = ValidIO(new ReplacementAccessBundle) 151 // find the way to be replaced 152 val replace_way = new ReplacementWayReqIO 153 154 val status = new Bundle() { 155 val s0_set = ValidIO(UInt(idxBits.W)) 156 val s1, s2, s3 = ValidIO(new MainPipeStatus) 157 } 158 val status_dup = Vec(nDupStatus, new Bundle() { 159 val s1, s2, s3 = ValidIO(new MainPipeStatus) 160 }) 161 162 // lrsc locked block should block probe 163 val lrsc_locked_block = Output(Valid(UInt(PAddrBits.W))) 164 val invalid_resv_set = Input(Bool()) 165 val update_resv_set = Output(Bool()) 166 val block_lr = Output(Bool()) 167 168 // ecc error 169 val error = Output(new L1CacheErrorInfo()) 170 // force write 171 val force_write = Input(Bool()) 172 }) 173 174 // meta array is made of regs, so meta write or read should always be ready 175 assert(RegNext(io.meta_read.ready)) 176 assert(RegNext(io.meta_write.ready)) 177 178 val s1_s0_set_conflict, s2_s0_set_conlict, s3_s0_set_conflict = Wire(Bool()) 179 val set_conflict = s1_s0_set_conflict || s2_s0_set_conlict || s3_s0_set_conflict 180 // check sbuffer store req set_conflict in parallel with req arbiter 181 // it will speed up the generation of store_req.ready, which is in crit. path 182 val s1_s0_set_conflict_store, s2_s0_set_conlict_store, s3_s0_set_conflict_store = Wire(Bool()) 183 val store_set_conflict = s1_s0_set_conflict_store || s2_s0_set_conlict_store || s3_s0_set_conflict_store 184 val s1_ready, s2_ready, s3_ready = Wire(Bool()) 185 186 // convert store req to main pipe req, and select a req from store and probe 187 val storeWaitCycles = RegInit(0.U(4.W)) 188 val StoreWaitThreshold = Wire(UInt(4.W)) 189 StoreWaitThreshold := Constantin.createRecord("StoreWaitThreshold_"+p(XSCoreParamsKey).HartId.toString(), initValue = 0.U) 190 val storeWaitTooLong = storeWaitCycles >= StoreWaitThreshold 191 val loadsAreComing = io.data_read.asUInt.orR 192 val storeCanAccept = storeWaitTooLong || !loadsAreComing || io.force_write 193 194 val store_req = Wire(DecoupledIO(new MainPipeReq)) 195 store_req.bits := (new MainPipeReq).convertStoreReq(io.store_req.bits) 196 store_req.valid := io.store_req.valid && storeCanAccept 197 io.store_req.ready := store_req.ready && storeCanAccept 198 199 when (store_req.fire) { // if wait too long and write success, reset counter. 200 storeWaitCycles := 0.U 201 } .elsewhen (storeWaitCycles < StoreWaitThreshold && io.store_req.valid && !store_req.ready) { // if block store, increase counter. 202 storeWaitCycles := storeWaitCycles + 1.U 203 } 204 205 // s0: read meta and tag 206 val req = Wire(DecoupledIO(new MainPipeReq)) 207 arbiter( 208 in = Seq( 209 io.probe_req, 210 io.replace_req, 211 store_req, // Note: store_req.ready is now manually assigned for better timing 212 io.atomic_req 213 ), 214 out = req, 215 name = Some("main_pipe_req") 216 ) 217 218 val store_idx = get_idx(io.store_req.bits.vaddr) 219 // manually assign store_req.ready for better timing 220 // now store_req set conflict check is done in parallel with req arbiter 221 store_req.ready := io.meta_read.ready && io.tag_read.ready && s1_ready && !store_set_conflict && 222 !io.probe_req.valid && !io.replace_req.valid 223 val s0_req = req.bits 224 val s0_idx = get_idx(s0_req.vaddr) 225 val s0_need_tag = io.tag_read.valid 226 val s0_can_go = io.meta_read.ready && io.tag_read.ready && s1_ready && !set_conflict 227 val s0_fire = req.valid && s0_can_go 228 229 val bank_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).orR)).asUInt 230 val bank_full_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).andR)).asUInt 231 val banks_full_overwrite = bank_full_write.andR 232 233 val banked_store_rmask = bank_write & ~bank_full_write 234 val banked_full_rmask = ~0.U(DCacheBanks.W) 235 val banked_none_rmask = 0.U(DCacheBanks.W) 236 237 val store_need_data = !s0_req.probe && s0_req.isStore && banked_store_rmask.orR 238 val probe_need_data = s0_req.probe 239 val amo_need_data = !s0_req.probe && s0_req.isAMO 240 val miss_need_data = s0_req.miss 241 val replace_need_data = s0_req.replace 242 243 val banked_need_data = store_need_data || probe_need_data || amo_need_data || miss_need_data || replace_need_data 244 245 val s0_banked_rmask = Mux(store_need_data, banked_store_rmask, 246 Mux(probe_need_data || amo_need_data || miss_need_data || replace_need_data, 247 banked_full_rmask, 248 banked_none_rmask 249 )) 250 251 // generate wmask here and use it in stage 2 252 val banked_store_wmask = bank_write 253 val banked_full_wmask = ~0.U(DCacheBanks.W) 254 val banked_none_wmask = 0.U(DCacheBanks.W) 255 256 // s1: read data 257 val s1_valid = RegInit(false.B) 258 val s1_need_data = RegEnable(banked_need_data, s0_fire) 259 val s1_req = RegEnable(s0_req, s0_fire) 260 val s1_banked_rmask = RegEnable(s0_banked_rmask, s0_fire) 261 val s1_banked_store_wmask = RegEnable(banked_store_wmask, s0_fire) 262 val s1_need_tag = RegEnable(s0_need_tag, s0_fire) 263 val s1_can_go = s2_ready && (io.data_readline.ready || !s1_need_data) 264 val s1_fire = s1_valid && s1_can_go 265 val s1_idx = get_idx(s1_req.vaddr) 266 267 // duplicate regs to reduce fanout 268 val s1_valid_dup = RegInit(VecInit(Seq.fill(6)(false.B))) 269 val s1_req_vaddr_dup_for_data_read = RegEnable(s0_req.vaddr, s0_fire) 270 val s1_idx_dup_for_replace_way = RegEnable(get_idx(s0_req.vaddr), s0_fire) 271 val s1_dmWay_dup_for_replace_way = RegEnable(get_direct_map_way(s0_req.vaddr), s0_fire) 272 273 val s1_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 274 275 when (s0_fire) { 276 s1_valid := true.B 277 s1_valid_dup.foreach(_ := true.B) 278 s1_valid_dup_for_status.foreach(_ := true.B) 279 }.elsewhen (s1_fire) { 280 s1_valid := false.B 281 s1_valid_dup.foreach(_ := false.B) 282 s1_valid_dup_for_status.foreach(_ := false.B) 283 } 284 s1_ready := !s1_valid_dup(0) || s1_can_go 285 s1_s0_set_conflict := s1_valid_dup(1) && s0_idx === s1_idx 286 s1_s0_set_conflict_store := s1_valid_dup(2) && store_idx === s1_idx 287 288 val meta_resp = Wire(Vec(nWays, (new Meta).asUInt())) 289 val tag_resp = Wire(Vec(nWays, UInt(tagBits.W))) 290 val ecc_resp = Wire(Vec(nWays, UInt(eccTagBits.W))) 291 meta_resp := Mux(RegNext(s0_fire), VecInit(io.meta_resp.map(_.asUInt)), RegNext(meta_resp)) 292 tag_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(tagBits - 1, 0))), RegNext(tag_resp)) 293 ecc_resp := Mux(RegNext(s0_fire), VecInit(io.tag_resp.map(r => r(encTagBits - 1, tagBits))), RegNext(ecc_resp)) 294 val enc_tag_resp = Wire(io.tag_resp.cloneType) 295 enc_tag_resp := Mux(RegNext(s0_fire), io.tag_resp, RegNext(enc_tag_resp)) 296 297 def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f)) 298 val s1_tag_eq_way = wayMap((w: Int) => tag_resp(w) === get_tag(s1_req.addr)).asUInt 299 val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && Meta(meta_resp(w)).coh.isValid()).asUInt 300 val s1_tag_match = s1_tag_match_way.orR 301 302 val s1_hit_tag = Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => tag_resp(w))), get_tag(s1_req.addr)) 303 val s1_hit_coh = ClientMetadata(Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => meta_resp(w))), 0.U)) 304 val s1_encTag = Mux1H(s1_tag_match_way, wayMap((w: Int) => enc_tag_resp(w))) 305 val s1_flag_error = Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap(w => io.extra_meta_resp(w).error)), false.B) 306 val s1_extra_meta = Mux1H(s1_tag_match_way, wayMap(w => io.extra_meta_resp(w))) 307 val s1_l2_error = s1_req.error 308 309 XSPerfAccumulate("probe_unused_prefetch", s1_req.probe && s1_extra_meta.prefetch && !s1_extra_meta.access) // may not be accurate 310 XSPerfAccumulate("replace_unused_prefetch", s1_req.replace && s1_extra_meta.prefetch && !s1_extra_meta.access) // may not be accurate 311 312 // replacement policy 313 val s1_invalid_vec = wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()) 314 val s1_have_invalid_way = s1_invalid_vec.asUInt.orR 315 val s1_invalid_way_en = ParallelPriorityMux(s1_invalid_vec.zipWithIndex.map(x => x._1 -> UIntToOH(x._2.U(nWays.W)))) 316 val s1_repl_way_en = WireInit(0.U(nWays.W)) 317 s1_repl_way_en := Mux( 318 RegNext(s0_fire), 319 UIntToOH(io.replace_way.way), 320 RegNext(s1_repl_way_en) 321 ) 322 val s1_repl_tag = Mux1H(s1_repl_way_en, wayMap(w => tag_resp(w))) 323 val s1_repl_coh = Mux1H(s1_repl_way_en, wayMap(w => meta_resp(w))).asTypeOf(new ClientMetadata) 324 val s1_miss_tag = Mux1H(s1_req.miss_way_en, wayMap(w => tag_resp(w))) 325 val s1_miss_coh = Mux1H(s1_req.miss_way_en, wayMap(w => meta_resp(w))).asTypeOf(new ClientMetadata) 326 327 val s1_repl_way_raw = WireInit(0.U(log2Up(nWays).W)) 328 s1_repl_way_raw := Mux(RegNext(s0_fire), io.replace_way.way, RegNext(s1_repl_way_raw)) 329 330 val s1_need_replacement = (s1_req.miss || s1_req.isStore && !s1_req.probe) && !s1_tag_match 331 val s1_way_en = Mux( 332 s1_req.replace, 333 s1_req.replace_way_en, 334 Mux( 335 s1_req.miss, 336 s1_req.miss_way_en, 337 Mux( 338 s1_need_replacement, 339 s1_repl_way_en, 340 s1_tag_match_way 341 ) 342 ) 343 ) 344 assert(!RegNext(s1_fire && PopCount(s1_way_en) > 1.U)) 345 val s1_tag = Mux( 346 s1_req.replace, 347 get_tag(s1_req.addr), 348 Mux( 349 s1_req.miss, 350 s1_miss_tag, 351 Mux(s1_need_replacement, s1_repl_tag, s1_hit_tag) 352 ) 353 ) 354 val s1_coh = Mux( 355 s1_req.replace, 356 Mux1H(s1_req.replace_way_en, meta_resp.map(ClientMetadata(_))), 357 Mux( 358 s1_req.miss, 359 s1_miss_coh, 360 Mux(s1_need_replacement, s1_repl_coh, s1_hit_coh) 361 ) 362 ) 363 364 XSPerfAccumulate("store_has_invalid_way_but_select_valid_way", io.replace_way.set.valid && wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()).asUInt.orR && s1_need_replacement && s1_repl_coh.isValid()) 365 XSPerfAccumulate("store_using_replacement", io.replace_way.set.valid && s1_need_replacement) 366 367 val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1 368 val s1_hit = s1_tag_match && s1_has_permission 369 val s1_pregen_can_go_to_mq = !s1_req.replace && !s1_req.probe && !s1_req.miss && (s1_req.isStore || s1_req.isAMO) && !s1_hit 370 371 val s1_ttob_probe_valid = s1_valid && s1_req.probe && s1_req.probe_param === TLPermissions.toB 372 val s1_ttob_probe_addr = get_block_addr(Cat(s1_tag, get_untag(s1_req.vaddr))) 373 374 // s2: select data, return resp if this is a store miss 375 val s2_valid = RegInit(false.B) 376 val s2_req = RegEnable(s1_req, s1_fire) 377 val s2_tag_match = RegEnable(s1_tag_match, s1_fire) 378 val s2_tag_match_way = RegEnable(s1_tag_match_way, s1_fire) 379 val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire) 380 val (s2_has_permission, _, s2_new_hit_coh) = s2_hit_coh.onAccess(s2_req.cmd) 381 382 val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire) 383 val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire) 384 val s2_repl_way_en = RegEnable(s1_repl_way_en, s1_fire) 385 val s2_need_replacement = RegEnable(s1_need_replacement, s1_fire) 386 val s2_need_data = RegEnable(s1_need_data, s1_fire) 387 val s2_need_tag = RegEnable(s1_need_tag, s1_fire) 388 val s2_encTag = RegEnable(s1_encTag, s1_fire) 389 val s2_idx = get_idx(s2_req.vaddr) 390 391 // duplicate regs to reduce fanout 392 val s2_valid_dup = RegInit(VecInit(Seq.fill(8)(false.B))) 393 val s2_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 394 val s2_req_vaddr_dup_for_miss_req = RegEnable(s1_req.vaddr, s1_fire) 395 val s2_idx_dup_for_status = RegEnable(get_idx(s1_req.vaddr), s1_fire) 396 val s2_idx_dup_for_replace_access = RegEnable(get_idx(s1_req.vaddr), s1_fire) 397 398 val s2_req_replace_dup_1, 399 s2_req_replace_dup_2 = RegEnable(s1_req.replace, s1_fire) 400 401 val s2_can_go_to_mq_dup = (0 until 3).map(_ => RegEnable(s1_pregen_can_go_to_mq, s1_fire)) 402 403 val s2_way_en = RegEnable(s1_way_en, s1_fire) 404 val s2_tag = RegEnable(s1_tag, s1_fire) 405 val s2_coh = RegEnable(s1_coh, s1_fire) 406 val s2_banked_store_wmask = RegEnable(s1_banked_store_wmask, s1_fire) 407 val s2_flag_error = RegEnable(s1_flag_error, s1_fire) 408 val s2_tag_error = dcacheParameters.tagCode.decode(s2_encTag).error && s2_need_tag 409 val s2_l2_error = s2_req.error 410 val s2_error = s2_flag_error || s2_tag_error || s2_l2_error // data_error not included 411 412 val s2_may_report_data_error = s2_need_data && s2_coh.state =/= ClientStates.Nothing 413 414 val s2_hit = s2_tag_match && s2_has_permission 415 val s2_amo_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isAMO 416 val s2_store_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isStore 417 418 s2_s0_set_conlict := s2_valid_dup(0) && s0_idx === s2_idx 419 s2_s0_set_conlict_store := s2_valid_dup(1) && store_idx === s2_idx 420 421 // For a store req, it either hits and goes to s3, or miss and enter miss queue immediately 422 val s2_can_go_to_s3 = (s2_req_replace_dup_1 || s2_req.probe || s2_req.miss || (s2_req.isStore || s2_req.isAMO) && s2_hit) && s3_ready 423 val s2_can_go_to_mq = RegEnable(s1_pregen_can_go_to_mq, s1_fire) 424 assert(RegNext(!(s2_valid && s2_can_go_to_s3 && s2_can_go_to_mq))) 425 val s2_can_go = s2_can_go_to_s3 || s2_can_go_to_mq 426 val s2_fire = s2_valid && s2_can_go 427 val s2_fire_to_s3 = s2_valid_dup(2) && s2_can_go_to_s3 428 when (s1_fire) { 429 s2_valid := true.B 430 s2_valid_dup.foreach(_ := true.B) 431 s2_valid_dup_for_status.foreach(_ := true.B) 432 }.elsewhen (s2_fire) { 433 s2_valid := false.B 434 s2_valid_dup.foreach(_ := false.B) 435 s2_valid_dup_for_status.foreach(_ := false.B) 436 } 437 s2_ready := !s2_valid_dup(3) || s2_can_go 438 val replay = !io.miss_req.ready 439 440 val data_resp = Wire(io.data_resp.cloneType) 441 data_resp := Mux(RegNext(s1_fire), io.data_resp, RegNext(data_resp)) 442 val s2_store_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 443 444 def mergePutData(old_data: UInt, new_data: UInt, wmask: UInt): UInt = { 445 val full_wmask = FillInterleaved(8, wmask) 446 ((~full_wmask & old_data) | (full_wmask & new_data)) 447 } 448 449 val s2_data = WireInit(VecInit((0 until DCacheBanks).map(i => { 450 data_resp(i).raw_data 451 }))) 452 453 for (i <- 0 until DCacheBanks) { 454 val old_data = s2_data(i) 455 val new_data = get_data_of_bank(i, s2_req.store_data) 456 // for amo hit, we should use read out SRAM data 457 // do not merge with store data 458 val wmask = Mux(s2_amo_hit, 0.U(wordBytes.W), get_mask_of_bank(i, s2_req.store_mask)) 459 s2_store_data_merged(i) := mergePutData(old_data, new_data, wmask) 460 } 461 462 val s2_data_word = s2_store_data_merged(s2_req.word_idx) 463 464 val s2_ttob_probe_valid = RegEnable(s1_ttob_probe_valid, s1_fire) 465 val s2_ttob_probe_addr = RegEnable(s1_ttob_probe_addr, s1_fire) 466 467 io.probe_ttob_check_req.valid := s2_ttob_probe_valid && s2_valid 468 io.probe_ttob_check_req.bits.addr := s2_ttob_probe_addr 469 470 // s3: write data, meta and tag 471 val s3_valid = RegInit(false.B) 472 val s3_req = RegEnable(s2_req, s2_fire_to_s3) 473 // val s3_idx = get_idx(s3_req.vaddr) 474 val s3_tag = RegEnable(s2_tag, s2_fire_to_s3) 475 val s3_tag_match = RegEnable(s2_tag_match, s2_fire_to_s3) 476 val s3_coh = RegEnable(s2_coh, s2_fire_to_s3) 477 val s3_hit = RegEnable(s2_hit, s2_fire_to_s3) 478 val s3_amo_hit = RegEnable(s2_amo_hit, s2_fire_to_s3) 479 val s3_store_hit = RegEnable(s2_store_hit, s2_fire_to_s3) 480 val s3_hit_coh = RegEnable(s2_hit_coh, s2_fire_to_s3) 481 val s3_new_hit_coh = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 482 val s3_way_en = RegEnable(s2_way_en, s2_fire_to_s3) 483 val s3_banked_store_wmask = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 484 val s3_store_data_merged = RegEnable(s2_store_data_merged, s2_fire_to_s3) 485 val s3_data_word = RegEnable(s2_data_word, s2_fire_to_s3) 486 val s3_data = RegEnable(s2_data, s2_fire_to_s3) 487 val s3_l2_error = s3_req.error 488 // data_error will be reported by data array 1 cycle after data read resp 489 val s3_data_error = Wire(Bool()) 490 s3_data_error := Mux(RegNext(RegNext(s1_fire)), // ecc check result is generated 2 cycle after read req 491 io.readline_error_delayed && RegNext(s2_may_report_data_error), 492 RegNext(s3_data_error) // do not update s3_data_error if !s1_fire 493 ) 494 // error signal for amo inst 495 // s3_error = s3_flag_error || s3_tag_error || s3_l2_error || s3_data_error 496 val s3_error = RegEnable(s2_error, s2_fire_to_s3) || s3_data_error 497 val (_, _, probe_new_coh) = s3_coh.onProbe(s3_req.probe_param) 498 val s3_need_replacement = RegEnable(s2_need_replacement, s2_fire_to_s3) 499 val s3_probe_ttob_check_resp_r = RegEnable(io.probe_ttob_check_resp, RegNext(s2_fire_to_s3)) 500 val s3_probe_ttob_check_resp = Mux(RegNext(s2_fire_to_s3), io.probe_ttob_check_resp, s3_probe_ttob_check_resp_r) 501 502 // duplicate regs to reduce fanout 503 val s3_valid_dup = RegInit(VecInit(Seq.fill(14)(false.B))) 504 val s3_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 505 val s3_way_en_dup = (0 until 4).map(_ => RegEnable(s2_way_en, s2_fire_to_s3)) 506 val s3_coh_dup = (0 until 6).map(_ => RegEnable(s2_coh, s2_fire_to_s3)) 507 val s3_tag_match_dup = RegEnable(s2_tag_match, s2_fire_to_s3) 508 509 val s3_req_vaddr_dup_for_wb, 510 s3_req_vaddr_dup_for_data_write = RegEnable(s2_req.vaddr, s2_fire_to_s3) 511 512 val s3_idx_dup = (0 until 6).map(_ => RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3)) 513 514 val s3_req_replace_dup = (0 until 8).map(_ => RegEnable(s2_req.replace, s2_fire_to_s3)) 515 val s3_req_cmd_dup = (0 until 6).map(_ => RegEnable(s2_req.cmd, s2_fire_to_s3)) 516 val s3_req_source_dup_1, s3_req_source_dup_2 = RegEnable(s2_req.source, s2_fire_to_s3) 517 val s3_req_addr_dup = (0 until 5).map(_ => RegEnable(s2_req.addr, s2_fire_to_s3)) 518 val s3_req_probe_dup = (0 until 10).map(_ => RegEnable(s2_req.probe, s2_fire_to_s3)) 519 val s3_req_miss_dup = (0 until 10).map(_ => RegEnable(s2_req.miss, s2_fire_to_s3)) 520 val s3_req_word_idx_dup = (0 until DCacheBanks).map(_ => RegEnable(s2_req.word_idx, s2_fire_to_s3)) 521 522 val s3_need_replacement_dup = RegEnable(s2_need_replacement, s2_fire_to_s3) 523 524 val s3_s_amoalu_dup = RegInit(VecInit(Seq.fill(3)(false.B))) 525 526 val s3_hit_coh_dup = RegEnable(s2_hit_coh, s2_fire_to_s3) 527 val s3_new_hit_coh_dup = (0 until 2).map(_ => RegEnable(s2_new_hit_coh, s2_fire_to_s3)) 528 val s3_amo_hit_dup = RegEnable(s2_amo_hit, s2_fire_to_s3) 529 val s3_store_hit_dup = (0 until 2).map(_ => RegEnable(s2_store_hit, s2_fire_to_s3)) 530 531 val lrsc_count_dup = RegInit(VecInit(Seq.fill(3)(0.U(log2Ceil(LRSCCycles).W)))) 532 val lrsc_valid_dup = lrsc_count_dup.map { case cnt => cnt > LRSCBackOff.U } 533 val lrsc_addr_dup = Reg(UInt()) 534 535 val s3_req_probe_param_dup = RegEnable(s2_req.probe_param, s2_fire_to_s3) 536 val (_, probe_shrink_param, _) = s3_coh.onProbe(s3_req_probe_param_dup) 537 538 539 val miss_update_meta = s3_req.miss 540 val probe_update_meta = s3_req_probe_dup(0) && s3_tag_match_dup && s3_coh_dup(0) =/= probe_new_coh 541 val store_update_meta = s3_req.isStore && !s3_req_probe_dup(1) && s3_hit_coh =/= s3_new_hit_coh_dup(0) 542 val amo_update_meta = s3_req.isAMO && !s3_req_probe_dup(2) && s3_hit_coh_dup =/= s3_new_hit_coh_dup(1) 543 val amo_wait_amoalu = s3_req.isAMO && s3_req_cmd_dup(0) =/= M_XLR && s3_req_cmd_dup(1) =/= M_XSC 544 val update_meta = (miss_update_meta || probe_update_meta || store_update_meta || amo_update_meta) && !s3_req_replace_dup(0) 545 546 def missCohGen(cmd: UInt, param: UInt, dirty: Bool) = { 547 val c = categorize(cmd) 548 MuxLookup(Cat(c, param, dirty), Nothing, Seq( 549 //(effect param) -> (next) 550 Cat(rd, toB, false.B) -> Branch, 551 Cat(rd, toB, true.B) -> Branch, 552 Cat(rd, toT, false.B) -> Trunk, 553 Cat(rd, toT, true.B) -> Dirty, 554 Cat(wi, toT, false.B) -> Trunk, 555 Cat(wi, toT, true.B) -> Dirty, 556 Cat(wr, toT, false.B) -> Dirty, 557 Cat(wr, toT, true.B) -> Dirty)) 558 } 559 val miss_new_coh = ClientMetadata(missCohGen(s3_req_cmd_dup(2), s3_req.miss_param, s3_req.miss_dirty)) 560 561 // LR, SC and AMO 562 val debug_sc_fail_addr = RegInit(0.U) 563 val debug_sc_fail_cnt = RegInit(0.U(8.W)) 564 val debug_sc_addr_match_fail_cnt = RegInit(0.U(8.W)) 565 566 val lrsc_count = RegInit(0.U(log2Ceil(LRSCCycles).W)) 567 // val lrsc_valid = lrsc_count > LRSCBackOff.U 568 val lrsc_addr = Reg(UInt()) 569 val s3_lr = !s3_req_probe_dup(3) && s3_req.isAMO && s3_req_cmd_dup(3) === M_XLR 570 val s3_sc = !s3_req_probe_dup(4) && s3_req.isAMO && s3_req_cmd_dup(4) === M_XSC 571 val s3_lrsc_addr_match = lrsc_valid_dup(0) && lrsc_addr === get_block_addr(s3_req.addr) 572 val s3_sc_fail = s3_sc && !s3_lrsc_addr_match 573 val debug_s3_sc_fail_addr_match = s3_sc && lrsc_addr === get_block_addr(s3_req.addr) && !lrsc_valid_dup(0) 574 val s3_sc_resp = Mux(s3_sc_fail, 1.U, 0.U) 575 576 val s3_can_do_amo = (s3_req_miss_dup(0) && !s3_req_probe_dup(5) && s3_req.isAMO) || s3_amo_hit 577 val s3_can_do_amo_write = s3_can_do_amo && isWrite(s3_req_cmd_dup(5)) && !s3_sc_fail 578 579 when (s3_valid_dup(0) && (s3_lr || s3_sc)) { 580 when (s3_can_do_amo && s3_lr) { 581 lrsc_count := (LRSCCycles - 1).U 582 lrsc_count_dup.foreach(_ := (LRSCCycles - 1).U) 583 lrsc_addr := get_block_addr(s3_req_addr_dup(0)) 584 lrsc_addr_dup := get_block_addr(s3_req_addr_dup(0)) 585 } .otherwise { 586 lrsc_count := 0.U 587 lrsc_count_dup.foreach(_ := 0.U) 588 } 589 }.elsewhen (io.invalid_resv_set) { 590 // when we release this block, 591 // we invalidate this reservation set 592 lrsc_count := 0.U 593 lrsc_count_dup.foreach(_ := 0.U) 594 }.elsewhen (lrsc_count > 0.U) { 595 lrsc_count := lrsc_count - 1.U 596 lrsc_count_dup.foreach({case cnt => 597 cnt := cnt - 1.U 598 }) 599 } 600 601 io.lrsc_locked_block.valid := lrsc_valid_dup(1) 602 io.lrsc_locked_block.bits := lrsc_addr_dup 603 io.block_lr := RegNext(lrsc_count > 0.U) 604 605 // When we update update_resv_set, block all probe req in the next cycle 606 // It should give Probe reservation set addr compare an independent cycle, 607 // which will lead to better timing 608 io.update_resv_set := s3_valid_dup(1) && s3_lr && s3_can_do_amo 609 610 when (s3_valid_dup(2)) { 611 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 612 when (s3_sc_fail) { 613 debug_sc_fail_cnt := debug_sc_fail_cnt + 1.U 614 } .elsewhen (s3_sc) { 615 debug_sc_fail_cnt := 0.U 616 } 617 } .otherwise { 618 when (s3_sc_fail) { 619 debug_sc_fail_addr := s3_req_addr_dup(2) 620 debug_sc_fail_cnt := 1.U 621 XSWarn(s3_sc_fail === 100.U, p"L1DCache failed too many SCs in a row 0x${Hexadecimal(debug_sc_fail_addr)}, check if sth went wrong\n") 622 } 623 } 624 } 625 XSWarn(debug_sc_fail_cnt > 100.U, "L1DCache failed too many SCs in a row") 626 627 when (s3_valid_dup(2)) { 628 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 629 when (debug_s3_sc_fail_addr_match) { 630 debug_sc_addr_match_fail_cnt := debug_sc_addr_match_fail_cnt + 1.U 631 } .elsewhen (s3_sc) { 632 debug_sc_addr_match_fail_cnt := 0.U 633 } 634 } .otherwise { 635 when (s3_sc_fail) { 636 debug_sc_addr_match_fail_cnt := 1.U 637 } 638 } 639 } 640 XSError(debug_sc_addr_match_fail_cnt > 100.U, "L1DCache failed too many SCs in a row, resv set addr always match") 641 642 643 val banked_amo_wmask = UIntToOH(s3_req.word_idx) 644 val update_data = s3_req_miss_dup(2) || s3_store_hit_dup(0) || s3_can_do_amo_write 645 646 // generate write data 647 // AMO hits 648 val s3_s_amoalu = RegInit(false.B) 649 val do_amoalu = amo_wait_amoalu && s3_valid_dup(3) && !s3_s_amoalu 650 val amoalu = Module(new AMOALU(wordBits)) 651 amoalu.io.mask := s3_req.amo_mask 652 amoalu.io.cmd := s3_req.cmd 653 amoalu.io.lhs := s3_data_word 654 amoalu.io.rhs := s3_req.amo_data 655 656 // merge amo write data 657// val amo_bitmask = FillInterleaved(8, s3_req.amo_mask) 658 val s3_amo_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 659 val s3_sc_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 660 for (i <- 0 until DCacheBanks) { 661 val old_data = s3_store_data_merged(i) 662 val new_data = amoalu.io.out 663 val wmask = Mux( 664 s3_req_word_idx_dup(i) === i.U, 665 ~0.U(wordBytes.W), 666 0.U(wordBytes.W) 667 ) 668 s3_amo_data_merged(i) := mergePutData(old_data, new_data, wmask) 669 s3_sc_data_merged(i) := mergePutData(old_data, s3_req.amo_data, 670 Mux(s3_req_word_idx_dup(i) === i.U && !s3_sc_fail, s3_req.amo_mask, 0.U(wordBytes.W)) 671 ) 672 } 673 val s3_amo_data_merged_reg = RegEnable(s3_amo_data_merged, do_amoalu) 674 when(do_amoalu){ 675 s3_s_amoalu := true.B 676 s3_s_amoalu_dup.foreach(_ := true.B) 677 } 678 679 val miss_wb = s3_req_miss_dup(3) && s3_need_replacement && s3_coh_dup(1).state =/= ClientStates.Nothing 680 val miss_wb_dup = s3_req_miss_dup(3) && s3_need_replacement_dup && s3_coh_dup(1).state =/= ClientStates.Nothing 681 val probe_wb = s3_req.probe 682 val replace_wb = s3_req.replace 683 val need_wb = miss_wb_dup || probe_wb || replace_wb 684 685 val (_, miss_shrink_param, _) = s3_coh_dup(2).onCacheControl(M_FLUSH) 686 val writeback_param = Mux(probe_wb, probe_shrink_param, miss_shrink_param) 687 val writeback_data = if (dcacheParameters.alwaysReleaseData) { 688 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || 689 s3_coh_dup(3) === ClientStates.Dirty || (miss_wb || replace_wb) && s3_coh_dup(3).state =/= ClientStates.Nothing 690 } else { 691 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || s3_coh_dup(3) === ClientStates.Dirty 692 } 693 694 val s3_probe_can_go = s3_req_probe_dup(7) && io.wb.ready && (io.meta_write.ready || !probe_update_meta) 695 val s3_store_can_go = s3_req_source_dup_1 === STORE_SOURCE.U && !s3_req_probe_dup(8) && (io.meta_write.ready || !store_update_meta) && (io.data_write.ready || !update_data) 696 val s3_amo_can_go = s3_amo_hit_dup && (io.meta_write.ready || !amo_update_meta) && (io.data_write.ready || !update_data) && (s3_s_amoalu_dup(0) || !amo_wait_amoalu) 697 val s3_miss_can_go = s3_req_miss_dup(4) && 698 (io.meta_write.ready || !amo_update_meta) && 699 (io.data_write.ready || !update_data) && 700 (s3_s_amoalu_dup(1) || !amo_wait_amoalu) && 701 io.tag_write.ready && 702 io.wb.ready 703 val s3_replace_nothing = s3_req_replace_dup(1) && s3_coh_dup(4).state === ClientStates.Nothing 704 val s3_replace_can_go = s3_req_replace_dup(2) && (s3_replace_nothing || io.wb.ready) 705 val s3_can_go = s3_probe_can_go || s3_store_can_go || s3_amo_can_go || s3_miss_can_go || s3_replace_can_go 706 val s3_update_data_cango = s3_store_can_go || s3_amo_can_go || s3_miss_can_go // used to speed up data_write gen 707 708 // ---------------- duplicate regs for meta_write.valid to solve fanout ---------------- 709 val s3_req_miss_dup_for_meta_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 710 val s3_req_probe_dup_for_meta_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 711 val s3_tag_match_dup_for_meta_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 712 val s3_coh_dup_for_meta_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 713 val s3_req_probe_param_dup_for_meta_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 714 val (_, _, probe_new_coh_dup_for_meta_w_valid) = s3_coh_dup_for_meta_w_valid.onProbe(s3_req_probe_param_dup_for_meta_w_valid) 715 val s3_req_source_dup_for_meta_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 716 val s3_req_cmd_dup_for_meta_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 717 val s3_req_replace_dup_for_meta_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 718 val s3_hit_coh_dup_for_meta_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 719 val s3_new_hit_coh_dup_for_meta_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 720 721 val miss_update_meta_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid 722 val probe_update_meta_dup_for_meta_w_valid = WireInit(s3_req_probe_dup_for_meta_w_valid && s3_tag_match_dup_for_meta_w_valid && s3_coh_dup_for_meta_w_valid =/= probe_new_coh_dup_for_meta_w_valid) 723 val store_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && 724 !s3_req_probe_dup_for_meta_w_valid && 725 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 726 val amo_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 727 !s3_req_probe_dup_for_meta_w_valid && 728 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 729 val update_meta_dup_for_meta_w_valid = ( 730 miss_update_meta_dup_for_meta_w_valid || 731 probe_update_meta_dup_for_meta_w_valid || 732 store_update_meta_dup_for_meta_w_valid || 733 amo_update_meta_dup_for_meta_w_valid 734 ) && !s3_req_replace_dup_for_meta_w_valid 735 736 val s3_valid_dup_for_meta_w_valid = RegInit(false.B) 737 val s3_amo_hit_dup_for_meta_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 738 val s3_s_amoalu_dup_for_meta_w_valid = RegInit(false.B) 739 val amo_wait_amoalu_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 740 s3_req_cmd_dup_for_meta_w_valid =/= M_XLR && 741 s3_req_cmd_dup_for_meta_w_valid =/= M_XSC 742 val do_amoalu_dup_for_meta_w_valid = amo_wait_amoalu_dup_for_meta_w_valid && s3_valid_dup_for_meta_w_valid && !s3_s_amoalu_dup_for_meta_w_valid 743 744 val s3_store_hit_dup_for_meta_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 745 val s3_req_addr_dup_for_meta_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 746 val s3_can_do_amo_dup_for_meta_w_valid = (s3_req_miss_dup_for_meta_w_valid && !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U) || 747 s3_amo_hit_dup_for_meta_w_valid 748 749 val s3_lr_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XLR 750 val s3_sc_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XSC 751 val lrsc_addr_dup_for_meta_w_valid = Reg(UInt()) 752 val lrsc_count_dup_for_meta_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 753 754 when (s3_valid_dup_for_meta_w_valid && (s3_lr_dup_for_meta_w_valid || s3_sc_dup_for_meta_w_valid)) { 755 when (s3_can_do_amo_dup_for_meta_w_valid && s3_lr_dup_for_meta_w_valid) { 756 lrsc_count_dup_for_meta_w_valid := (LRSCCycles - 1).U 757 lrsc_addr_dup_for_meta_w_valid := get_block_addr(s3_req_addr_dup_for_meta_w_valid) 758 }.otherwise { 759 lrsc_count_dup_for_meta_w_valid := 0.U 760 } 761 }.elsewhen (io.invalid_resv_set) { 762 lrsc_count_dup_for_meta_w_valid := 0.U 763 }.elsewhen (lrsc_count_dup_for_meta_w_valid > 0.U) { 764 lrsc_count_dup_for_meta_w_valid := lrsc_count_dup_for_meta_w_valid - 1.U 765 } 766 767 val lrsc_valid_dup_for_meta_w_valid = lrsc_count_dup_for_meta_w_valid > LRSCBackOff.U 768 val s3_lrsc_addr_match_dup_for_meta_w_valid = lrsc_valid_dup_for_meta_w_valid && lrsc_addr_dup_for_meta_w_valid === get_block_addr(s3_req_addr_dup_for_meta_w_valid) 769 val s3_sc_fail_dup_for_meta_w_valid = s3_sc_dup_for_meta_w_valid && !s3_lrsc_addr_match_dup_for_meta_w_valid 770 val s3_can_do_amo_write_dup_for_meta_w_valid = s3_can_do_amo_dup_for_meta_w_valid && isWrite(s3_req_cmd_dup_for_meta_w_valid) && !s3_sc_fail_dup_for_meta_w_valid 771 val update_data_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid || s3_store_hit_dup_for_meta_w_valid || s3_can_do_amo_write_dup_for_meta_w_valid 772 773 val s3_probe_can_go_dup_for_meta_w_valid = s3_req_probe_dup_for_meta_w_valid && 774 io.wb_ready_dup(metaWritePort) && 775 (io.meta_write.ready || !probe_update_meta_dup_for_meta_w_valid) 776 val s3_store_can_go_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_meta_w_valid && 777 (io.meta_write.ready || !store_update_meta_dup_for_meta_w_valid) && 778 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) 779 val s3_amo_can_go_dup_for_meta_w_valid = s3_amo_hit_dup_for_meta_w_valid && 780 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 781 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 782 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) 783 val s3_miss_can_go_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid && 784 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 785 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 786 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) && 787 io.tag_write_ready_dup(metaWritePort) && 788 io.wb_ready_dup(metaWritePort) 789 val s3_replace_can_go_dup_for_meta_w_valid = s3_req_replace_dup_for_meta_w_valid && 790 (s3_coh_dup_for_meta_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(metaWritePort)) 791 val s3_can_go_dup_for_meta_w_valid = s3_probe_can_go_dup_for_meta_w_valid || 792 s3_store_can_go_dup_for_meta_w_valid || 793 s3_amo_can_go_dup_for_meta_w_valid || 794 s3_miss_can_go_dup_for_meta_w_valid || 795 s3_replace_can_go_dup_for_meta_w_valid 796 797 val s3_fire_dup_for_meta_w_valid = s3_valid_dup_for_meta_w_valid && s3_can_go_dup_for_meta_w_valid 798 when (do_amoalu_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := true.B } 799 when (s3_fire_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := false.B } 800 801 // fix probe meta change 802 val s3_probe_ttob_override = s3_valid && 803 // s3_probe_ttob_check_resp.valid && 804 s3_probe_ttob_check_resp.bits.toN && 805 s3_coh_dup_for_meta_w_valid === Trunk 806 val s3_probe_new_coh = Mux( 807 s3_probe_ttob_override, 808 ClientMetadata(Nothing), 809 probe_new_coh_dup_for_meta_w_valid 810 ) 811 when(s3_probe_ttob_override) { 812 probe_update_meta_dup_for_meta_w_valid := true.B 813 } 814 815 val new_coh = Mux( 816 miss_update_meta_dup_for_meta_w_valid, 817 miss_new_coh, 818 Mux( 819 probe_update_meta, 820 s3_probe_new_coh, 821 Mux( 822 store_update_meta_dup_for_meta_w_valid || amo_update_meta_dup_for_meta_w_valid, 823 s3_new_hit_coh_dup_for_meta_w_valid, 824 ClientMetadata.onReset 825 ) 826 ) 827 ) 828 829 when (s2_fire_to_s3) { s3_valid_dup_for_meta_w_valid := true.B } 830 .elsewhen (s3_fire_dup_for_meta_w_valid) { s3_valid_dup_for_meta_w_valid := false.B } 831 // ------------------------------------------------------------------------------------- 832 833 // ---------------- duplicate regs for err_write.valid to solve fanout ----------------- 834 val s3_req_miss_dup_for_err_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 835 val s3_req_probe_dup_for_err_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 836 val s3_tag_match_dup_for_err_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 837 val s3_coh_dup_for_err_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 838 val s3_req_probe_param_dup_for_err_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 839 val (_, _, probe_new_coh_dup_for_err_w_valid) = s3_coh_dup_for_err_w_valid.onProbe(s3_req_probe_param_dup_for_err_w_valid) 840 val s3_req_source_dup_for_err_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 841 val s3_req_cmd_dup_for_err_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 842 val s3_req_replace_dup_for_err_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 843 val s3_hit_coh_dup_for_err_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 844 val s3_new_hit_coh_dup_for_err_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 845 846 val miss_update_meta_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid 847 val probe_update_meta_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && s3_tag_match_dup_for_err_w_valid && s3_coh_dup_for_err_w_valid =/= probe_new_coh_dup_for_err_w_valid 848 val store_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && 849 !s3_req_probe_dup_for_err_w_valid && 850 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 851 val amo_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 852 !s3_req_probe_dup_for_err_w_valid && 853 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 854 val update_meta_dup_for_err_w_valid = ( 855 miss_update_meta_dup_for_err_w_valid || 856 probe_update_meta_dup_for_err_w_valid || 857 store_update_meta_dup_for_err_w_valid || 858 amo_update_meta_dup_for_err_w_valid 859 ) && !s3_req_replace_dup_for_err_w_valid 860 861 val s3_valid_dup_for_err_w_valid = RegInit(false.B) 862 val s3_amo_hit_dup_for_err_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 863 val s3_s_amoalu_dup_for_err_w_valid = RegInit(false.B) 864 val amo_wait_amoalu_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 865 s3_req_cmd_dup_for_err_w_valid =/= M_XLR && 866 s3_req_cmd_dup_for_err_w_valid =/= M_XSC 867 val do_amoalu_dup_for_err_w_valid = amo_wait_amoalu_dup_for_err_w_valid && s3_valid_dup_for_err_w_valid && !s3_s_amoalu_dup_for_err_w_valid 868 869 val s3_store_hit_dup_for_err_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 870 val s3_req_addr_dup_for_err_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 871 val s3_can_do_amo_dup_for_err_w_valid = (s3_req_miss_dup_for_err_w_valid && !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U) || 872 s3_amo_hit_dup_for_err_w_valid 873 874 val s3_lr_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XLR 875 val s3_sc_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XSC 876 val lrsc_addr_dup_for_err_w_valid = Reg(UInt()) 877 val lrsc_count_dup_for_err_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 878 879 when (s3_valid_dup_for_err_w_valid && (s3_lr_dup_for_err_w_valid || s3_sc_dup_for_err_w_valid)) { 880 when (s3_can_do_amo_dup_for_err_w_valid && s3_lr_dup_for_err_w_valid) { 881 lrsc_count_dup_for_err_w_valid := (LRSCCycles - 1).U 882 lrsc_addr_dup_for_err_w_valid := get_block_addr(s3_req_addr_dup_for_err_w_valid) 883 }.otherwise { 884 lrsc_count_dup_for_err_w_valid := 0.U 885 } 886 }.elsewhen (io.invalid_resv_set) { 887 lrsc_count_dup_for_err_w_valid := 0.U 888 }.elsewhen (lrsc_count_dup_for_err_w_valid > 0.U) { 889 lrsc_count_dup_for_err_w_valid := lrsc_count_dup_for_err_w_valid - 1.U 890 } 891 892 val lrsc_valid_dup_for_err_w_valid = lrsc_count_dup_for_err_w_valid > LRSCBackOff.U 893 val s3_lrsc_addr_match_dup_for_err_w_valid = lrsc_valid_dup_for_err_w_valid && lrsc_addr_dup_for_err_w_valid === get_block_addr(s3_req_addr_dup_for_err_w_valid) 894 val s3_sc_fail_dup_for_err_w_valid = s3_sc_dup_for_err_w_valid && !s3_lrsc_addr_match_dup_for_err_w_valid 895 val s3_can_do_amo_write_dup_for_err_w_valid = s3_can_do_amo_dup_for_err_w_valid && isWrite(s3_req_cmd_dup_for_err_w_valid) && !s3_sc_fail_dup_for_err_w_valid 896 val update_data_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid || s3_store_hit_dup_for_err_w_valid || s3_can_do_amo_write_dup_for_err_w_valid 897 898 val s3_probe_can_go_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && 899 io.wb_ready_dup(errWritePort) && 900 (io.meta_write.ready || !probe_update_meta_dup_for_err_w_valid) 901 val s3_store_can_go_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_err_w_valid && 902 (io.meta_write.ready || !store_update_meta_dup_for_err_w_valid) && 903 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) 904 val s3_amo_can_go_dup_for_err_w_valid = s3_amo_hit_dup_for_err_w_valid && 905 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 906 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 907 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) 908 val s3_miss_can_go_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid && 909 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 910 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 911 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) && 912 io.tag_write_ready_dup(errWritePort) && 913 io.wb_ready_dup(errWritePort) 914 val s3_replace_can_go_dup_for_err_w_valid = s3_req_replace_dup_for_err_w_valid && 915 (s3_coh_dup_for_err_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(errWritePort)) 916 val s3_can_go_dup_for_err_w_valid = s3_probe_can_go_dup_for_err_w_valid || 917 s3_store_can_go_dup_for_err_w_valid || 918 s3_amo_can_go_dup_for_err_w_valid || 919 s3_miss_can_go_dup_for_err_w_valid || 920 s3_replace_can_go_dup_for_err_w_valid 921 922 val s3_fire_dup_for_err_w_valid = s3_valid_dup_for_err_w_valid && s3_can_go_dup_for_err_w_valid 923 when (do_amoalu_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := true.B } 924 when (s3_fire_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := false.B } 925 926 when (s2_fire_to_s3) { s3_valid_dup_for_err_w_valid := true.B } 927 .elsewhen (s3_fire_dup_for_err_w_valid) { s3_valid_dup_for_err_w_valid := false.B } 928 // ------------------------------------------------------------------------------------- 929 // ---------------- duplicate regs for tag_write.valid to solve fanout ----------------- 930 val s3_req_miss_dup_for_tag_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 931 val s3_req_probe_dup_for_tag_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 932 val s3_tag_match_dup_for_tag_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 933 val s3_coh_dup_for_tag_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 934 val s3_req_probe_param_dup_for_tag_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 935 val (_, _, probe_new_coh_dup_for_tag_w_valid) = s3_coh_dup_for_tag_w_valid.onProbe(s3_req_probe_param_dup_for_tag_w_valid) 936 val s3_req_source_dup_for_tag_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 937 val s3_req_cmd_dup_for_tag_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 938 val s3_req_replace_dup_for_tag_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 939 val s3_hit_coh_dup_for_tag_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 940 val s3_new_hit_coh_dup_for_tag_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 941 942 val miss_update_meta_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid 943 val probe_update_meta_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && s3_tag_match_dup_for_tag_w_valid && s3_coh_dup_for_tag_w_valid =/= probe_new_coh_dup_for_tag_w_valid 944 val store_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && 945 !s3_req_probe_dup_for_tag_w_valid && 946 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 947 val amo_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 948 !s3_req_probe_dup_for_tag_w_valid && 949 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 950 val update_meta_dup_for_tag_w_valid = ( 951 miss_update_meta_dup_for_tag_w_valid || 952 probe_update_meta_dup_for_tag_w_valid || 953 store_update_meta_dup_for_tag_w_valid || 954 amo_update_meta_dup_for_tag_w_valid 955 ) && !s3_req_replace_dup_for_tag_w_valid 956 957 val s3_valid_dup_for_tag_w_valid = RegInit(false.B) 958 val s3_amo_hit_dup_for_tag_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 959 val s3_s_amoalu_dup_for_tag_w_valid = RegInit(false.B) 960 val amo_wait_amoalu_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 961 s3_req_cmd_dup_for_tag_w_valid =/= M_XLR && 962 s3_req_cmd_dup_for_tag_w_valid =/= M_XSC 963 val do_amoalu_dup_for_tag_w_valid = amo_wait_amoalu_dup_for_tag_w_valid && s3_valid_dup_for_tag_w_valid && !s3_s_amoalu_dup_for_tag_w_valid 964 965 val s3_store_hit_dup_for_tag_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 966 val s3_req_addr_dup_for_tag_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 967 val s3_can_do_amo_dup_for_tag_w_valid = (s3_req_miss_dup_for_tag_w_valid && !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U) || 968 s3_amo_hit_dup_for_tag_w_valid 969 970 val s3_lr_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XLR 971 val s3_sc_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XSC 972 val lrsc_addr_dup_for_tag_w_valid = Reg(UInt()) 973 val lrsc_count_dup_for_tag_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 974 975 when (s3_valid_dup_for_tag_w_valid && (s3_lr_dup_for_tag_w_valid || s3_sc_dup_for_tag_w_valid)) { 976 when (s3_can_do_amo_dup_for_tag_w_valid && s3_lr_dup_for_tag_w_valid) { 977 lrsc_count_dup_for_tag_w_valid := (LRSCCycles - 1).U 978 lrsc_addr_dup_for_tag_w_valid := get_block_addr(s3_req_addr_dup_for_tag_w_valid) 979 }.otherwise { 980 lrsc_count_dup_for_tag_w_valid := 0.U 981 } 982 }.elsewhen (io.invalid_resv_set) { 983 lrsc_count_dup_for_tag_w_valid := 0.U 984 }.elsewhen (lrsc_count_dup_for_tag_w_valid > 0.U) { 985 lrsc_count_dup_for_tag_w_valid := lrsc_count_dup_for_tag_w_valid - 1.U 986 } 987 988 val lrsc_valid_dup_for_tag_w_valid = lrsc_count_dup_for_tag_w_valid > LRSCBackOff.U 989 val s3_lrsc_addr_match_dup_for_tag_w_valid = lrsc_valid_dup_for_tag_w_valid && lrsc_addr_dup_for_tag_w_valid === get_block_addr(s3_req_addr_dup_for_tag_w_valid) 990 val s3_sc_fail_dup_for_tag_w_valid = s3_sc_dup_for_tag_w_valid && !s3_lrsc_addr_match_dup_for_tag_w_valid 991 val s3_can_do_amo_write_dup_for_tag_w_valid = s3_can_do_amo_dup_for_tag_w_valid && isWrite(s3_req_cmd_dup_for_tag_w_valid) && !s3_sc_fail_dup_for_tag_w_valid 992 val update_data_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid || s3_store_hit_dup_for_tag_w_valid || s3_can_do_amo_write_dup_for_tag_w_valid 993 994 val s3_probe_can_go_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && 995 io.wb_ready_dup(tagWritePort) && 996 (io.meta_write.ready || !probe_update_meta_dup_for_tag_w_valid) 997 val s3_store_can_go_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_tag_w_valid && 998 (io.meta_write.ready || !store_update_meta_dup_for_tag_w_valid) && 999 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) 1000 val s3_amo_can_go_dup_for_tag_w_valid = s3_amo_hit_dup_for_tag_w_valid && 1001 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 1002 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 1003 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) 1004 val s3_miss_can_go_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid && 1005 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 1006 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 1007 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) && 1008 io.tag_write_ready_dup(tagWritePort) && 1009 io.wb_ready_dup(tagWritePort) 1010 val s3_replace_can_go_dup_for_tag_w_valid = s3_req_replace_dup_for_tag_w_valid && 1011 (s3_coh_dup_for_tag_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(tagWritePort)) 1012 val s3_can_go_dup_for_tag_w_valid = s3_probe_can_go_dup_for_tag_w_valid || 1013 s3_store_can_go_dup_for_tag_w_valid || 1014 s3_amo_can_go_dup_for_tag_w_valid || 1015 s3_miss_can_go_dup_for_tag_w_valid || 1016 s3_replace_can_go_dup_for_tag_w_valid 1017 1018 val s3_fire_dup_for_tag_w_valid = s3_valid_dup_for_tag_w_valid && s3_can_go_dup_for_tag_w_valid 1019 when (do_amoalu_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := true.B } 1020 when (s3_fire_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := false.B } 1021 1022 when (s2_fire_to_s3) { s3_valid_dup_for_tag_w_valid := true.B } 1023 .elsewhen (s3_fire_dup_for_tag_w_valid) { s3_valid_dup_for_tag_w_valid := false.B } 1024 // ------------------------------------------------------------------------------------- 1025 // ---------------- duplicate regs for data_write.valid to solve fanout ---------------- 1026 val s3_req_miss_dup_for_data_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1027 val s3_req_probe_dup_for_data_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1028 val s3_tag_match_dup_for_data_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1029 val s3_coh_dup_for_data_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 1030 val s3_req_probe_param_dup_for_data_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1031 val (_, _, probe_new_coh_dup_for_data_w_valid) = s3_coh_dup_for_data_w_valid.onProbe(s3_req_probe_param_dup_for_data_w_valid) 1032 val s3_req_source_dup_for_data_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1033 val s3_req_cmd_dup_for_data_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1034 val s3_req_replace_dup_for_data_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1035 val s3_hit_coh_dup_for_data_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1036 val s3_new_hit_coh_dup_for_data_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1037 1038 val miss_update_meta_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid 1039 val probe_update_meta_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && s3_tag_match_dup_for_data_w_valid && s3_coh_dup_for_data_w_valid =/= probe_new_coh_dup_for_data_w_valid 1040 val store_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && 1041 !s3_req_probe_dup_for_data_w_valid && 1042 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1043 val amo_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1044 !s3_req_probe_dup_for_data_w_valid && 1045 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1046 val update_meta_dup_for_data_w_valid = ( 1047 miss_update_meta_dup_for_data_w_valid || 1048 probe_update_meta_dup_for_data_w_valid || 1049 store_update_meta_dup_for_data_w_valid || 1050 amo_update_meta_dup_for_data_w_valid 1051 ) && !s3_req_replace_dup_for_data_w_valid 1052 1053 val s3_valid_dup_for_data_w_valid = RegInit(false.B) 1054 val s3_amo_hit_dup_for_data_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1055 val s3_s_amoalu_dup_for_data_w_valid = RegInit(false.B) 1056 val amo_wait_amoalu_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1057 s3_req_cmd_dup_for_data_w_valid =/= M_XLR && 1058 s3_req_cmd_dup_for_data_w_valid =/= M_XSC 1059 val do_amoalu_dup_for_data_w_valid = amo_wait_amoalu_dup_for_data_w_valid && s3_valid_dup_for_data_w_valid && !s3_s_amoalu_dup_for_data_w_valid 1060 1061 val s3_store_hit_dup_for_data_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1062 val s3_req_addr_dup_for_data_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1063 val s3_can_do_amo_dup_for_data_w_valid = (s3_req_miss_dup_for_data_w_valid && !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U) || 1064 s3_amo_hit_dup_for_data_w_valid 1065 1066 val s3_lr_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XLR 1067 val s3_sc_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XSC 1068 val lrsc_addr_dup_for_data_w_valid = Reg(UInt()) 1069 val lrsc_count_dup_for_data_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1070 1071 when (s3_valid_dup_for_data_w_valid && (s3_lr_dup_for_data_w_valid || s3_sc_dup_for_data_w_valid)) { 1072 when (s3_can_do_amo_dup_for_data_w_valid && s3_lr_dup_for_data_w_valid) { 1073 lrsc_count_dup_for_data_w_valid := (LRSCCycles - 1).U 1074 lrsc_addr_dup_for_data_w_valid := get_block_addr(s3_req_addr_dup_for_data_w_valid) 1075 }.otherwise { 1076 lrsc_count_dup_for_data_w_valid := 0.U 1077 } 1078 }.elsewhen (io.invalid_resv_set) { 1079 lrsc_count_dup_for_data_w_valid := 0.U 1080 }.elsewhen (lrsc_count_dup_for_data_w_valid > 0.U) { 1081 lrsc_count_dup_for_data_w_valid := lrsc_count_dup_for_data_w_valid - 1.U 1082 } 1083 1084 val lrsc_valid_dup_for_data_w_valid = lrsc_count_dup_for_data_w_valid > LRSCBackOff.U 1085 val s3_lrsc_addr_match_dup_for_data_w_valid = lrsc_valid_dup_for_data_w_valid && lrsc_addr_dup_for_data_w_valid === get_block_addr(s3_req_addr_dup_for_data_w_valid) 1086 val s3_sc_fail_dup_for_data_w_valid = s3_sc_dup_for_data_w_valid && !s3_lrsc_addr_match_dup_for_data_w_valid 1087 val s3_can_do_amo_write_dup_for_data_w_valid = s3_can_do_amo_dup_for_data_w_valid && isWrite(s3_req_cmd_dup_for_data_w_valid) && !s3_sc_fail_dup_for_data_w_valid 1088 val update_data_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid || s3_store_hit_dup_for_data_w_valid || s3_can_do_amo_write_dup_for_data_w_valid 1089 1090 val s3_probe_can_go_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && 1091 io.wb_ready_dup(dataWritePort) && 1092 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_valid) 1093 val s3_store_can_go_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_valid && 1094 (io.meta_write.ready || !store_update_meta_dup_for_data_w_valid) && 1095 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) 1096 val s3_amo_can_go_dup_for_data_w_valid = s3_amo_hit_dup_for_data_w_valid && 1097 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1098 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1099 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) 1100 val s3_miss_can_go_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid && 1101 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1102 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1103 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) && 1104 io.tag_write_ready_dup(dataWritePort) && 1105 io.wb_ready_dup(dataWritePort) 1106 val s3_replace_can_go_dup_for_data_w_valid = s3_req_replace_dup_for_data_w_valid && 1107 (s3_coh_dup_for_data_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(dataWritePort)) 1108 val s3_can_go_dup_for_data_w_valid = s3_probe_can_go_dup_for_data_w_valid || 1109 s3_store_can_go_dup_for_data_w_valid || 1110 s3_amo_can_go_dup_for_data_w_valid || 1111 s3_miss_can_go_dup_for_data_w_valid || 1112 s3_replace_can_go_dup_for_data_w_valid 1113 val s3_update_data_cango_dup_for_data_w_valid = s3_store_can_go_dup_for_data_w_valid || s3_amo_can_go_dup_for_data_w_valid || s3_miss_can_go_dup_for_data_w_valid 1114 1115 val s3_fire_dup_for_data_w_valid = s3_valid_dup_for_data_w_valid && s3_can_go_dup_for_data_w_valid 1116 when (do_amoalu_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := true.B } 1117 when (s3_fire_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := false.B } 1118 1119 val s3_banked_store_wmask_dup_for_data_w_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1120 val s3_req_word_idx_dup_for_data_w_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1121 val banked_wmask = Mux( 1122 s3_req_miss_dup_for_data_w_valid, 1123 banked_full_wmask, 1124 Mux( 1125 s3_store_hit_dup_for_data_w_valid, 1126 s3_banked_store_wmask_dup_for_data_w_valid, 1127 Mux( 1128 s3_can_do_amo_write_dup_for_data_w_valid, 1129 UIntToOH(s3_req_word_idx_dup_for_data_w_valid), 1130 banked_none_wmask 1131 ) 1132 ) 1133 ) 1134 assert(!(s3_valid && banked_wmask.orR && !update_data)) 1135 1136 val s3_sc_data_merged_dup_for_data_w_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1137 val s3_req_amo_data_dup_for_data_w_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1138 val s3_req_amo_mask_dup_for_data_w_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1139 for (i <- 0 until DCacheBanks) { 1140 val old_data = s3_store_data_merged(i) 1141 s3_sc_data_merged_dup_for_data_w_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_data_w_valid, 1142 Mux( 1143 s3_req_word_idx_dup_for_data_w_valid === i.U && !s3_sc_fail_dup_for_data_w_valid, 1144 s3_req_amo_mask_dup_for_data_w_valid, 1145 0.U(wordBytes.W) 1146 ) 1147 ) 1148 } 1149 1150 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_valid := true.B } 1151 .elsewhen (s3_fire_dup_for_data_w_valid) { s3_valid_dup_for_data_w_valid := false.B } 1152 1153 val s3_valid_dup_for_data_w_bank = RegInit(VecInit(Seq.fill(DCacheBanks)(false.B))) // TODO 1154 val data_write_ready_dup_for_data_w_bank = io.data_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1155 val tag_write_ready_dup_for_data_w_bank = io.tag_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1156 val wb_ready_dup_for_data_w_bank = io.wb_ready_dup.drop(dataWritePort).take(DCacheBanks) 1157 for (i <- 0 until DCacheBanks) { 1158 val s3_req_miss_dup_for_data_w_bank = RegEnable(s2_req.miss, s2_fire_to_s3) 1159 val s3_req_probe_dup_for_data_w_bank = RegEnable(s2_req.probe, s2_fire_to_s3) 1160 val s3_tag_match_dup_for_data_w_bank = RegEnable(s2_tag_match, s2_fire_to_s3) 1161 val s3_coh_dup_for_data_w_bank = RegEnable(s2_coh, s2_fire_to_s3) 1162 val s3_req_probe_param_dup_for_data_w_bank = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1163 val (_, _, probe_new_coh_dup_for_data_w_bank) = s3_coh_dup_for_data_w_bank.onProbe(s3_req_probe_param_dup_for_data_w_bank) 1164 val s3_req_source_dup_for_data_w_bank = RegEnable(s2_req.source, s2_fire_to_s3) 1165 val s3_req_cmd_dup_for_data_w_bank = RegEnable(s2_req.cmd, s2_fire_to_s3) 1166 val s3_req_replace_dup_for_data_w_bank = RegEnable(s2_req.replace, s2_fire_to_s3) 1167 val s3_hit_coh_dup_for_data_w_bank = RegEnable(s2_hit_coh, s2_fire_to_s3) 1168 val s3_new_hit_coh_dup_for_data_w_bank = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1169 1170 val miss_update_meta_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank 1171 val probe_update_meta_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && s3_tag_match_dup_for_data_w_bank && s3_coh_dup_for_data_w_bank =/= probe_new_coh_dup_for_data_w_bank 1172 val store_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && 1173 !s3_req_probe_dup_for_data_w_bank && 1174 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1175 val amo_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1176 !s3_req_probe_dup_for_data_w_bank && 1177 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1178 val update_meta_dup_for_data_w_bank = ( 1179 miss_update_meta_dup_for_data_w_bank || 1180 probe_update_meta_dup_for_data_w_bank || 1181 store_update_meta_dup_for_data_w_bank || 1182 amo_update_meta_dup_for_data_w_bank 1183 ) && !s3_req_replace_dup_for_data_w_bank 1184 1185 val s3_amo_hit_dup_for_data_w_bank = RegEnable(s2_amo_hit, s2_fire_to_s3) 1186 val s3_s_amoalu_dup_for_data_w_bank = RegInit(false.B) 1187 val amo_wait_amoalu_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1188 s3_req_cmd_dup_for_data_w_bank =/= M_XLR && 1189 s3_req_cmd_dup_for_data_w_bank =/= M_XSC 1190 val do_amoalu_dup_for_data_w_bank = amo_wait_amoalu_dup_for_data_w_bank && s3_valid_dup_for_data_w_bank(i) && !s3_s_amoalu_dup_for_data_w_bank 1191 1192 val s3_store_hit_dup_for_data_w_bank = RegEnable(s2_store_hit, s2_fire_to_s3) 1193 val s3_req_addr_dup_for_data_w_bank = RegEnable(s2_req.addr, s2_fire_to_s3) 1194 val s3_can_do_amo_dup_for_data_w_bank = (s3_req_miss_dup_for_data_w_bank && !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U) || 1195 s3_amo_hit_dup_for_data_w_bank 1196 1197 val s3_lr_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XLR 1198 val s3_sc_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XSC 1199 val lrsc_addr_dup_for_data_w_bank = Reg(UInt()) 1200 val lrsc_count_dup_for_data_w_bank = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1201 1202 when (s3_valid_dup_for_data_w_bank(i) && (s3_lr_dup_for_data_w_bank || s3_sc_dup_for_data_w_bank)) { 1203 when (s3_can_do_amo_dup_for_data_w_bank && s3_lr_dup_for_data_w_bank) { 1204 lrsc_count_dup_for_data_w_bank := (LRSCCycles - 1).U 1205 lrsc_addr_dup_for_data_w_bank := get_block_addr(s3_req_addr_dup_for_data_w_bank) 1206 }.otherwise { 1207 lrsc_count_dup_for_data_w_bank := 0.U 1208 } 1209 }.elsewhen (io.invalid_resv_set) { 1210 lrsc_count_dup_for_data_w_bank := 0.U 1211 }.elsewhen (lrsc_count_dup_for_data_w_bank > 0.U) { 1212 lrsc_count_dup_for_data_w_bank := lrsc_count_dup_for_data_w_bank - 1.U 1213 } 1214 1215 val lrsc_valid_dup_for_data_w_bank = lrsc_count_dup_for_data_w_bank > LRSCBackOff.U 1216 val s3_lrsc_addr_match_dup_for_data_w_bank = lrsc_valid_dup_for_data_w_bank && lrsc_addr_dup_for_data_w_bank === get_block_addr(s3_req_addr_dup_for_data_w_bank) 1217 val s3_sc_fail_dup_for_data_w_bank = s3_sc_dup_for_data_w_bank && !s3_lrsc_addr_match_dup_for_data_w_bank 1218 val s3_can_do_amo_write_dup_for_data_w_bank = s3_can_do_amo_dup_for_data_w_bank && isWrite(s3_req_cmd_dup_for_data_w_bank) && !s3_sc_fail_dup_for_data_w_bank 1219 val update_data_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank || s3_store_hit_dup_for_data_w_bank || s3_can_do_amo_write_dup_for_data_w_bank 1220 1221 val s3_probe_can_go_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && 1222 wb_ready_dup_for_data_w_bank(i) && 1223 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_bank) 1224 val s3_store_can_go_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_bank && 1225 (io.meta_write.ready || !store_update_meta_dup_for_data_w_bank) && 1226 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) 1227 val s3_amo_can_go_dup_for_data_w_bank = s3_amo_hit_dup_for_data_w_bank && 1228 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1229 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1230 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) 1231 val s3_miss_can_go_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank && 1232 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1233 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1234 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) && 1235 tag_write_ready_dup_for_data_w_bank(i) && 1236 wb_ready_dup_for_data_w_bank(i) 1237 val s3_replace_can_go_dup_for_data_w_bank = s3_req_replace_dup_for_data_w_bank && 1238 (s3_coh_dup_for_data_w_bank.state === ClientStates.Nothing || wb_ready_dup_for_data_w_bank(i)) 1239 val s3_can_go_dup_for_data_w_bank = s3_probe_can_go_dup_for_data_w_bank || 1240 s3_store_can_go_dup_for_data_w_bank || 1241 s3_amo_can_go_dup_for_data_w_bank || 1242 s3_miss_can_go_dup_for_data_w_bank || 1243 s3_replace_can_go_dup_for_data_w_bank 1244 val s3_update_data_cango_dup_for_data_w_bank = s3_store_can_go_dup_for_data_w_bank || s3_amo_can_go_dup_for_data_w_bank || s3_miss_can_go_dup_for_data_w_bank 1245 1246 val s3_fire_dup_for_data_w_bank = s3_valid_dup_for_data_w_bank(i) && s3_can_go_dup_for_data_w_bank 1247 1248 when (do_amoalu_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := true.B } 1249 when (s3_fire_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := false.B } 1250 1251 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_bank(i) := true.B } 1252 .elsewhen (s3_fire_dup_for_data_w_bank) { s3_valid_dup_for_data_w_bank(i) := false.B } 1253 1254 io.data_write_dup(i).valid := s3_valid_dup_for_data_w_bank(i) && s3_update_data_cango_dup_for_data_w_bank && update_data_dup_for_data_w_bank 1255 io.data_write_dup(i).bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1256 io.data_write_dup(i).bits.addr := RegEnable(s2_req.vaddr, s2_fire_to_s3) 1257 } 1258 // ------------------------------------------------------------------------------------- 1259 1260 // ---------------- duplicate regs for wb.valid to solve fanout ---------------- 1261 val s3_req_miss_dup_for_wb_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1262 val s3_req_probe_dup_for_wb_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1263 val s3_tag_match_dup_for_wb_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1264 val s3_coh_dup_for_wb_valid = RegEnable(s2_coh, s2_fire_to_s3) 1265 val s3_req_probe_param_dup_for_wb_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1266 val (_, _, probe_new_coh_dup_for_wb_valid) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1267 val s3_req_source_dup_for_wb_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1268 val s3_req_cmd_dup_for_wb_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1269 val s3_req_replace_dup_for_wb_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1270 val s3_hit_coh_dup_for_wb_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1271 val s3_new_hit_coh_dup_for_wb_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1272 1273 val miss_update_meta_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid 1274 val probe_update_meta_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && s3_tag_match_dup_for_wb_valid && s3_coh_dup_for_wb_valid =/= probe_new_coh_dup_for_wb_valid 1275 val store_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && 1276 !s3_req_probe_dup_for_wb_valid && 1277 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1278 val amo_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1279 !s3_req_probe_dup_for_wb_valid && 1280 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1281 val update_meta_dup_for_wb_valid = ( 1282 miss_update_meta_dup_for_wb_valid || 1283 probe_update_meta_dup_for_wb_valid || 1284 store_update_meta_dup_for_wb_valid || 1285 amo_update_meta_dup_for_wb_valid 1286 ) && !s3_req_replace_dup_for_wb_valid 1287 1288 val s3_valid_dup_for_wb_valid = RegInit(false.B) 1289 val s3_amo_hit_dup_for_wb_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1290 val s3_s_amoalu_dup_for_wb_valid = RegInit(false.B) 1291 val amo_wait_amoalu_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1292 s3_req_cmd_dup_for_wb_valid =/= M_XLR && 1293 s3_req_cmd_dup_for_wb_valid =/= M_XSC 1294 val do_amoalu_dup_for_wb_valid = amo_wait_amoalu_dup_for_wb_valid && s3_valid_dup_for_wb_valid && !s3_s_amoalu_dup_for_wb_valid 1295 1296 val s3_store_hit_dup_for_wb_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1297 val s3_req_addr_dup_for_wb_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1298 val s3_can_do_amo_dup_for_wb_valid = (s3_req_miss_dup_for_wb_valid && !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U) || 1299 s3_amo_hit_dup_for_wb_valid 1300 1301 val s3_lr_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XLR 1302 val s3_sc_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XSC 1303 val lrsc_addr_dup_for_wb_valid = Reg(UInt()) 1304 val lrsc_count_dup_for_wb_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1305 1306 when (s3_valid_dup_for_wb_valid && (s3_lr_dup_for_wb_valid || s3_sc_dup_for_wb_valid)) { 1307 when (s3_can_do_amo_dup_for_wb_valid && s3_lr_dup_for_wb_valid) { 1308 lrsc_count_dup_for_wb_valid := (LRSCCycles - 1).U 1309 lrsc_addr_dup_for_wb_valid := get_block_addr(s3_req_addr_dup_for_wb_valid) 1310 }.otherwise { 1311 lrsc_count_dup_for_wb_valid := 0.U 1312 } 1313 }.elsewhen (io.invalid_resv_set) { 1314 lrsc_count_dup_for_wb_valid := 0.U 1315 }.elsewhen (lrsc_count_dup_for_wb_valid > 0.U) { 1316 lrsc_count_dup_for_wb_valid := lrsc_count_dup_for_wb_valid - 1.U 1317 } 1318 1319 val lrsc_valid_dup_for_wb_valid = lrsc_count_dup_for_wb_valid > LRSCBackOff.U 1320 val s3_lrsc_addr_match_dup_for_wb_valid = lrsc_valid_dup_for_wb_valid && lrsc_addr_dup_for_wb_valid === get_block_addr(s3_req_addr_dup_for_wb_valid) 1321 val s3_sc_fail_dup_for_wb_valid = s3_sc_dup_for_wb_valid && !s3_lrsc_addr_match_dup_for_wb_valid 1322 val s3_can_do_amo_write_dup_for_wb_valid = s3_can_do_amo_dup_for_wb_valid && isWrite(s3_req_cmd_dup_for_wb_valid) && !s3_sc_fail_dup_for_wb_valid 1323 val update_data_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid || s3_store_hit_dup_for_wb_valid || s3_can_do_amo_write_dup_for_wb_valid 1324 1325 val s3_probe_can_go_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && 1326 io.wb_ready_dup(wbPort) && 1327 (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) 1328 val s3_store_can_go_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_wb_valid && 1329 (io.meta_write.ready || !store_update_meta_dup_for_wb_valid) && 1330 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) 1331 val s3_amo_can_go_dup_for_wb_valid = s3_amo_hit_dup_for_wb_valid && 1332 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1333 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1334 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) 1335 val s3_miss_can_go_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && 1336 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1337 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1338 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1339 io.tag_write_ready_dup(wbPort) && 1340 io.wb_ready_dup(wbPort) 1341 val s3_replace_can_go_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && 1342 (s3_coh_dup_for_wb_valid.state === ClientStates.Nothing || io.wb_ready_dup(wbPort)) 1343 val s3_can_go_dup_for_wb_valid = s3_probe_can_go_dup_for_wb_valid || 1344 s3_store_can_go_dup_for_wb_valid || 1345 s3_amo_can_go_dup_for_wb_valid || 1346 s3_miss_can_go_dup_for_wb_valid || 1347 s3_replace_can_go_dup_for_wb_valid 1348 val s3_update_data_cango_dup_for_wb_valid = s3_store_can_go_dup_for_wb_valid || s3_amo_can_go_dup_for_wb_valid || s3_miss_can_go_dup_for_wb_valid 1349 1350 val s3_fire_dup_for_wb_valid = s3_valid_dup_for_wb_valid && s3_can_go_dup_for_wb_valid 1351 when (do_amoalu_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := true.B } 1352 when (s3_fire_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := false.B } 1353 1354 val s3_banked_store_wmask_dup_for_wb_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1355 val s3_req_word_idx_dup_for_wb_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1356 val s3_replace_nothing_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && s3_coh_dup_for_wb_valid.state === ClientStates.Nothing 1357 1358 val s3_sc_data_merged_dup_for_wb_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1359 val s3_req_amo_data_dup_for_wb_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1360 val s3_req_amo_mask_dup_for_wb_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1361 for (i <- 0 until DCacheBanks) { 1362 val old_data = s3_store_data_merged(i) 1363 s3_sc_data_merged_dup_for_wb_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_wb_valid, 1364 Mux( 1365 s3_req_word_idx_dup_for_wb_valid === i.U && !s3_sc_fail_dup_for_wb_valid, 1366 s3_req_amo_mask_dup_for_wb_valid, 1367 0.U(wordBytes.W) 1368 ) 1369 ) 1370 } 1371 1372 val s3_need_replacement_dup_for_wb_valid = RegEnable(s2_need_replacement, s2_fire_to_s3) 1373 val miss_wb_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && s3_need_replacement_dup_for_wb_valid && 1374 s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1375 val need_wb_dup_for_wb_valid = miss_wb_dup_for_wb_valid || s3_req_probe_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1376 1377 val s3_tag_dup_for_wb_valid = RegEnable(s2_tag, s2_fire_to_s3) 1378 1379 val (_, probe_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1380 val (_, miss_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onCacheControl(M_FLUSH) 1381 val writeback_param_dup_for_wb_valid = Mux( 1382 s3_req_probe_dup_for_wb_valid, 1383 probe_shrink_param_dup_for_wb_valid, 1384 miss_shrink_param_dup_for_wb_valid 1385 ) 1386 val writeback_data_dup_for_wb_valid = if (dcacheParameters.alwaysReleaseData) { 1387 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || 1388 s3_coh_dup_for_wb_valid === ClientStates.Dirty || (miss_wb_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid) && s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1389 } else { 1390 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || s3_coh_dup_for_wb_valid === ClientStates.Dirty 1391 } 1392 1393 when (s2_fire_to_s3) { s3_valid_dup_for_wb_valid := true.B } 1394 .elsewhen (s3_fire_dup_for_wb_valid) { s3_valid_dup_for_wb_valid := false.B } 1395 1396 // ------------------------------------------------------------------------------------- 1397 1398 val s3_fire = s3_valid_dup(4) && s3_can_go 1399 when (s2_fire_to_s3) { 1400 s3_valid := true.B 1401 s3_valid_dup.foreach(_ := true.B) 1402 s3_valid_dup_for_status.foreach(_ := true.B) 1403 }.elsewhen (s3_fire) { 1404 s3_valid := false.B 1405 s3_valid_dup.foreach(_ := false.B) 1406 s3_valid_dup_for_status.foreach(_ := false.B) 1407 } 1408 s3_ready := !s3_valid_dup(5) || s3_can_go 1409 s3_s0_set_conflict := s3_valid_dup(6) && s3_idx_dup(0) === s0_idx 1410 s3_s0_set_conflict_store := s3_valid_dup(7) && s3_idx_dup(1) === store_idx 1411 assert(RegNext(!s3_valid || !(s3_req_source_dup_2 === STORE_SOURCE.U && !s3_req.probe) || s3_hit)) // miss store should never come to s3 1412 1413 when(s3_fire) { 1414 s3_s_amoalu := false.B 1415 s3_s_amoalu_dup.foreach(_ := false.B) 1416 } 1417 1418 req.ready := s0_can_go 1419 1420 io.meta_read.valid := req.valid && s1_ready && !set_conflict 1421 io.meta_read.bits.idx := get_idx(s0_req.vaddr) 1422 io.meta_read.bits.way_en := Mux(s0_req.replace, s0_req.replace_way_en, ~0.U(nWays.W)) 1423 1424 io.tag_read.valid := req.valid && s1_ready && !set_conflict && !s0_req.replace 1425 io.tag_read.bits.idx := get_idx(s0_req.vaddr) 1426 io.tag_read.bits.way_en := ~0.U(nWays.W) 1427 1428 io.data_read_intend := s1_valid_dup(3) && s1_need_data 1429 io.data_readline.valid := s1_valid_dup(4) && s1_need_data 1430 io.data_readline.bits.rmask := s1_banked_rmask 1431 io.data_readline.bits.way_en := s1_way_en 1432 io.data_readline.bits.addr := s1_req_vaddr_dup_for_data_read 1433 1434 io.miss_req.valid := s2_valid_dup(4) && s2_can_go_to_mq_dup(0) 1435 val miss_req = io.miss_req.bits 1436 miss_req := DontCare 1437 miss_req.source := s2_req.source 1438 miss_req.cmd := s2_req.cmd 1439 miss_req.addr := s2_req.addr 1440 miss_req.vaddr := s2_req_vaddr_dup_for_miss_req 1441 miss_req.way_en := Mux(s2_tag_match, s2_tag_match_way, s2_repl_way_en) 1442 miss_req.store_data := s2_req.store_data 1443 miss_req.store_mask := s2_req.store_mask 1444 miss_req.word_idx := s2_req.word_idx 1445 miss_req.amo_data := s2_req.amo_data 1446 miss_req.amo_mask := s2_req.amo_mask 1447 miss_req.req_coh := s2_hit_coh 1448 miss_req.replace_coh := s2_repl_coh 1449 miss_req.replace_tag := s2_repl_tag 1450 miss_req.id := s2_req.id 1451 miss_req.cancel := false.B 1452 miss_req.pc := DontCare 1453 1454 io.store_replay_resp.valid := s2_valid_dup(5) && s2_can_go_to_mq_dup(1) && replay && s2_req.isStore 1455 io.store_replay_resp.bits.data := DontCare 1456 io.store_replay_resp.bits.miss := true.B 1457 io.store_replay_resp.bits.replay := true.B 1458 io.store_replay_resp.bits.id := s2_req.id 1459 1460 io.store_hit_resp.valid := s3_valid_dup(8) && s3_store_can_go 1461 io.store_hit_resp.bits.data := DontCare 1462 io.store_hit_resp.bits.miss := false.B 1463 io.store_hit_resp.bits.replay := false.B 1464 io.store_hit_resp.bits.id := s3_req.id 1465 1466 io.release_update.valid := s3_valid_dup(9) && (s3_store_can_go || s3_amo_can_go) && s3_hit && update_data 1467 io.release_update.bits.addr := s3_req_addr_dup(3) 1468 io.release_update.bits.mask := Mux(s3_store_hit_dup(1), s3_banked_store_wmask, banked_amo_wmask) 1469 io.release_update.bits.data := Mux( 1470 amo_wait_amoalu, 1471 s3_amo_data_merged_reg, 1472 Mux( 1473 s3_sc, 1474 s3_sc_data_merged, 1475 s3_store_data_merged 1476 ) 1477 ).asUInt 1478 1479 val atomic_hit_resp = Wire(new AtomicsResp) 1480 atomic_hit_resp.data := Mux(s3_sc, s3_sc_resp, s3_data_word) 1481 atomic_hit_resp.miss := false.B 1482 atomic_hit_resp.miss_id := s3_req.miss_id 1483 atomic_hit_resp.error := s3_error 1484 atomic_hit_resp.replay := false.B 1485 atomic_hit_resp.ack_miss_queue := s3_req_miss_dup(5) 1486 atomic_hit_resp.id := lrsc_valid_dup(2) 1487 val atomic_replay_resp = Wire(new AtomicsResp) 1488 atomic_replay_resp.data := DontCare 1489 atomic_replay_resp.miss := true.B 1490 atomic_replay_resp.miss_id := DontCare 1491 atomic_replay_resp.error := false.B 1492 atomic_replay_resp.replay := true.B 1493 atomic_replay_resp.ack_miss_queue := false.B 1494 atomic_replay_resp.id := DontCare 1495 val atomic_replay_resp_valid = s2_valid_dup(6) && s2_can_go_to_mq_dup(2) && replay && s2_req.isAMO 1496 val atomic_hit_resp_valid = s3_valid_dup(10) && (s3_amo_can_go || s3_miss_can_go && s3_req.isAMO) 1497 io.atomic_resp.valid := atomic_replay_resp_valid || atomic_hit_resp_valid 1498 io.atomic_resp.bits := Mux(atomic_replay_resp_valid, atomic_replay_resp, atomic_hit_resp) 1499 1500 io.replace_resp.valid := s3_fire && s3_req_replace_dup(3) 1501 io.replace_resp.bits := s3_req.miss_id 1502 1503 io.meta_write.valid := s3_fire_dup_for_meta_w_valid && update_meta_dup_for_meta_w_valid 1504 io.meta_write.bits.idx := s3_idx_dup(2) 1505 io.meta_write.bits.way_en := s3_way_en_dup(0) 1506 io.meta_write.bits.meta.coh := new_coh 1507 1508 io.error_flag_write.valid := s3_fire_dup_for_err_w_valid && update_meta_dup_for_err_w_valid && s3_l2_error 1509 io.error_flag_write.bits.idx := s3_idx_dup(3) 1510 io.error_flag_write.bits.way_en := s3_way_en_dup(1) 1511 io.error_flag_write.bits.flag := s3_l2_error 1512 1513 // if we use (prefetch_flag && meta =/= ClientStates.Nothing) for prefetch check 1514 // prefetch_flag_write can be omited 1515 // io.prefetch_flag_write.valid := io.meta_write.valid && new_coh === ClientStates.Nothing 1516 // io.prefetch_flag_write.bits.idx := s3_idx_dup(3) 1517 // io.prefetch_flag_write.bits.way_en := s3_way_en_dup(1) 1518 // io.prefetch_flag_write.bits.flag := false.B 1519 io.prefetch_flag_write.valid := false.B 1520 io.prefetch_flag_write.bits := DontCare 1521 1522 // probe / replace will not update access bit 1523 io.access_flag_write.valid := s3_fire_dup_for_meta_w_valid && !s3_req.probe && !s3_req.replace 1524 io.access_flag_write.bits.idx := s3_idx_dup(3) 1525 io.access_flag_write.bits.way_en := s3_way_en_dup(1) 1526 io.access_flag_write.bits.flag := true.B 1527 1528 io.tag_write.valid := s3_fire_dup_for_tag_w_valid && s3_req_miss_dup_for_tag_w_valid 1529 io.tag_write.bits.idx := s3_idx_dup(4) 1530 io.tag_write.bits.way_en := s3_way_en_dup(2) 1531 io.tag_write.bits.tag := get_tag(s3_req_addr_dup(4)) 1532 io.tag_write.bits.vaddr := s3_req_vaddr_dup_for_data_write 1533 1534 io.tag_write_intend := s3_req_miss_dup(7) && s3_valid_dup(11) 1535 XSPerfAccumulate("fake_tag_write_intend", io.tag_write_intend && !io.tag_write.valid) 1536 XSPerfAccumulate("mainpipe_tag_write", io.tag_write.valid) 1537 1538 assert(!RegNext(io.tag_write.valid && !io.tag_write_intend)) 1539 1540 io.data_write.valid := s3_valid_dup_for_data_w_valid && s3_update_data_cango_dup_for_data_w_valid && update_data_dup_for_data_w_valid 1541 io.data_write.bits.way_en := s3_way_en_dup(3) 1542 io.data_write.bits.addr := s3_req_vaddr_dup_for_data_write 1543 io.data_write.bits.wmask := banked_wmask 1544 io.data_write.bits.data := Mux( 1545 amo_wait_amoalu_dup_for_data_w_valid, 1546 s3_amo_data_merged_reg, 1547 Mux( 1548 s3_sc_dup_for_data_w_valid, 1549 s3_sc_data_merged_dup_for_data_w_valid, 1550 s3_store_data_merged 1551 ) 1552 ) 1553 assert(RegNext(!io.meta_write.valid || !s3_req.replace)) 1554 assert(RegNext(!io.tag_write.valid || !s3_req.replace)) 1555 assert(RegNext(!io.data_write.valid || !s3_req.replace)) 1556 1557 io.wb.valid := s3_valid_dup_for_wb_valid && ( 1558 // replace 1559 s3_req_replace_dup_for_wb_valid && !s3_replace_nothing_dup_for_wb_valid || 1560 // probe can go to wbq 1561 s3_req_probe_dup_for_wb_valid && (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) || 1562 // amo miss can go to wbq 1563 s3_req_miss_dup_for_wb_valid && 1564 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1565 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1566 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1567 io.tag_write_ready_dup(wbPort) 1568 ) && need_wb_dup_for_wb_valid 1569 1570 io.wb.bits.addr := get_block_addr(Cat(s3_tag_dup_for_wb_valid, get_untag(s3_req.vaddr))) 1571 io.wb.bits.param := writeback_param_dup_for_wb_valid 1572 io.wb.bits.voluntary := s3_req_miss_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1573 io.wb.bits.hasData := writeback_data_dup_for_wb_valid 1574 io.wb.bits.dirty := s3_coh_dup_for_wb_valid === ClientStates.Dirty 1575 io.wb.bits.data := s3_data.asUInt() 1576 io.wb.bits.delay_release := s3_req_replace_dup_for_wb_valid 1577 io.wb.bits.miss_id := s3_req.miss_id 1578 1579 // update plru in main pipe s3 1580 if (!cfg.updateReplaceOn2ndmiss) { 1581 // replacement is only updated on 1st miss 1582 io.replace_access.valid := RegNext( 1583 // generated in mainpipe s1 1584 RegNext(s1_fire && (s1_req.isAMO || s1_req.isStore) && !s1_req.probe) && 1585 // generated in mainpipe s2 1586 Mux( 1587 io.miss_req.valid, 1588 !io.miss_resp.merged && io.miss_req.ready, // if store miss, only update plru for the first miss 1589 true.B // normal store access 1590 ) 1591 ) 1592 io.replace_access.bits.set := RegNext(s2_idx_dup_for_replace_access) 1593 io.replace_access.bits.way := RegNext(RegNext(OHToUInt(s1_way_en))) 1594 } else { 1595 // replacement is updated on both 1st and 2nd miss 1596 // timing is worse than !cfg.updateReplaceOn2ndmiss 1597 io.replace_access.valid := RegNext( 1598 // generated in mainpipe s1 1599 RegNext(s1_fire && (s1_req.isAMO || s1_req.isStore) && !s1_req.probe) && 1600 // generated in mainpipe s2 1601 Mux( 1602 io.miss_req.valid, 1603 io.miss_req.ready, // if store miss, do not update plru if that req needs to be replayed 1604 true.B // normal store access 1605 ) 1606 ) 1607 io.replace_access.bits.set := RegNext(s2_idx_dup_for_replace_access) 1608 io.replace_access.bits.way := RegNext( 1609 Mux( 1610 io.miss_req.valid && io.miss_resp.merged, 1611 // miss queue 2nd fire: access replace way selected at miss queue allocate time 1612 OHToUInt(io.miss_resp.repl_way_en), 1613 // new selected replace way or hit way 1614 RegNext(OHToUInt(s1_way_en)) 1615 ) 1616 ) 1617 } 1618 1619 io.replace_way.set.valid := RegNext(s0_fire) 1620 io.replace_way.set.bits := s1_idx_dup_for_replace_way 1621 io.replace_way.dmWay := s1_dmWay_dup_for_replace_way 1622 1623 // TODO: consider block policy of a finer granularity 1624 io.status.s0_set.valid := req.valid 1625 io.status.s0_set.bits := get_idx(s0_req.vaddr) 1626 io.status.s1.valid := s1_valid_dup(5) 1627 io.status.s1.bits.set := s1_idx 1628 io.status.s1.bits.way_en := s1_way_en 1629 io.status.s2.valid := s2_valid_dup(7) && !s2_req_replace_dup_2 1630 io.status.s2.bits.set := s2_idx_dup_for_status 1631 io.status.s2.bits.way_en := s2_way_en 1632 io.status.s3.valid := s3_valid && !s3_req_replace_dup(7) 1633 io.status.s3.bits.set := s3_idx_dup(5) 1634 io.status.s3.bits.way_en := s3_way_en 1635 1636 for ((s, i) <- io.status_dup.zipWithIndex) { 1637 s.s1.valid := s1_valid_dup_for_status(i) 1638 s.s1.bits.set := RegEnable(get_idx(s0_req.vaddr), s0_fire) 1639 s.s1.bits.way_en := s1_way_en 1640 s.s2.valid := s2_valid_dup_for_status(i) && !RegEnable(s1_req.replace, s1_fire) 1641 s.s2.bits.set := RegEnable(get_idx(s1_req.vaddr), s1_fire) 1642 s.s2.bits.way_en := RegEnable(s1_way_en, s1_fire) 1643 s.s3.valid := s3_valid_dup_for_status(i) && !RegEnable(s2_req.replace, s2_fire_to_s3) 1644 s.s3.bits.set := RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 1645 s.s3.bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1646 } 1647 dontTouch(io.status_dup) 1648 1649 // report error to beu and csr, 1 cycle after read data resp 1650 io.error := 0.U.asTypeOf(new L1CacheErrorInfo()) 1651 // report error, update error csr 1652 io.error.valid := s3_error && RegNext(s2_fire) 1653 // only tag_error and data_error will be reported to beu 1654 // l2_error should not be reported (l2 will report that) 1655 io.error.report_to_beu := (RegEnable(s2_tag_error, s2_fire) || s3_data_error) && RegNext(s2_fire) 1656 io.error.paddr := RegEnable(s2_req.addr, s2_fire) 1657 io.error.source.tag := RegEnable(s2_tag_error, s2_fire) 1658 io.error.source.data := s3_data_error 1659 io.error.source.l2 := RegEnable(s2_flag_error || s2_l2_error, s2_fire) 1660 io.error.opType.store := RegEnable(s2_req.isStore && !s2_req.probe, s2_fire) 1661 io.error.opType.probe := RegEnable(s2_req.probe, s2_fire) 1662 io.error.opType.release := RegEnable(s2_req.replace, s2_fire) 1663 io.error.opType.atom := RegEnable(s2_req.isAMO && !s2_req.probe, s2_fire) 1664 1665 val perfEvents = Seq( 1666 ("dcache_mp_req ", s0_fire ), 1667 ("dcache_mp_total_penalty", PopCount(VecInit(Seq(s0_fire, s1_valid, s2_valid, s3_valid)))) 1668 ) 1669 generatePerfEvent() 1670} 1671