1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.cache 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import freechips.rocketchip.tilelink.ClientStates._ 23import freechips.rocketchip.tilelink.MemoryOpCategories._ 24import freechips.rocketchip.tilelink.TLPermissions._ 25import freechips.rocketchip.tilelink.{ClientMetadata, ClientStates, TLPermissions} 26import utils._ 27import utility._ 28import xiangshan.{L1CacheErrorInfo, XSCoreParamsKey} 29import xiangshan.mem.prefetch._ 30import xiangshan.mem.HasL1PrefetchSourceParameter 31 32class MainPipeReq(implicit p: Parameters) extends DCacheBundle { 33 val miss = Bool() // only amo miss will refill in main pipe 34 val miss_id = UInt(log2Up(cfg.nMissEntries).W) 35 val miss_param = UInt(TLPermissions.bdWidth.W) 36 val miss_dirty = Bool() 37 38 val probe = Bool() 39 val probe_param = UInt(TLPermissions.bdWidth.W) 40 val probe_need_data = Bool() 41 42 // request info 43 // reqs from Store, AMO use this 44 // probe does not use this 45 val source = UInt(sourceTypeWidth.W) 46 val cmd = UInt(M_SZ.W) 47 // if dcache size > 32KB, vaddr is also needed for store 48 // vaddr is used to get extra index bits 49 val vaddr = UInt(VAddrBits.W) 50 // must be aligned to block 51 val addr = UInt(PAddrBits.W) 52 53 // store 54 val store_data = UInt((cfg.blockBytes * 8).W) 55 val store_mask = UInt(cfg.blockBytes.W) 56 57 // which word does amo work on? 58 val word_idx = UInt(log2Up(cfg.blockBytes * 8 / DataBits).W) 59 val amo_data = UInt(DataBits.W) 60 val amo_mask = UInt((DataBits / 8).W) 61 62 // error 63 val error = Bool() 64 65 // replace 66 val replace = Bool() 67 val replace_way_en = UInt(DCacheWays.W) 68 69 // prefetch 70 val pf_source = UInt(L1PfSourceBits.W) 71 val access = Bool() 72 73 val id = UInt(reqIdWidth.W) 74 75 def isLoad: Bool = source === LOAD_SOURCE.U 76 def isStore: Bool = source === STORE_SOURCE.U 77 def isAMO: Bool = source === AMO_SOURCE.U 78 79 def convertStoreReq(store: DCacheLineReq): MainPipeReq = { 80 val req = Wire(new MainPipeReq) 81 req := DontCare 82 req.miss := false.B 83 req.miss_dirty := false.B 84 req.probe := false.B 85 req.probe_need_data := false.B 86 req.source := STORE_SOURCE.U 87 req.cmd := store.cmd 88 req.addr := store.addr 89 req.vaddr := store.vaddr 90 req.store_data := store.data 91 req.store_mask := store.mask 92 req.replace := false.B 93 req.error := false.B 94 req.id := store.id 95 req 96 } 97} 98 99class MainPipeStatus(implicit p: Parameters) extends DCacheBundle { 100 val set = UInt(idxBits.W) 101 val way_en = UInt(nWays.W) 102} 103 104class MainPipeInfoToMQ(implicit p:Parameters) extends DCacheBundle { 105 val s2_valid = Bool() 106 val s2_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For refill data selection 107 val s2_replay_to_mq = Bool() 108 val s3_valid = Bool() 109 val s3_miss_id = UInt(log2Up(cfg.nMissEntries).W) // For mshr release 110 val s3_refill_resp = Bool() 111} 112 113class MainPipe(implicit p: Parameters) extends DCacheModule with HasPerfEvents with HasL1PrefetchSourceParameter { 114 val io = IO(new Bundle() { 115 // probe queue 116 val probe_req = Flipped(DecoupledIO(new MainPipeReq)) 117 // store miss go to miss queue 118 val miss_req = DecoupledIO(new MissReq) 119 val miss_resp = Input(new MissResp) // miss resp is used to support plru update 120 val refill_req = Flipped(DecoupledIO(new MainPipeReq)) 121 // store buffer 122 val store_req = Flipped(DecoupledIO(new DCacheLineReq)) 123 val store_replay_resp = ValidIO(new DCacheLineResp) 124 val store_hit_resp = ValidIO(new DCacheLineResp) 125 val release_update = ValidIO(new ReleaseUpdate) 126 // atmoics 127 val atomic_req = Flipped(DecoupledIO(new MainPipeReq)) 128 val atomic_resp = ValidIO(new MainPipeResp) 129 // find matched refill data in missentry 130 val mainpipe_info = Output(new MainPipeInfoToMQ) 131 // missqueue refill data 132 val refill_info = Flipped(ValidIO(new MissQueueRefillInfo)) 133 // write-back queue 134 val wb = DecoupledIO(new WritebackReq) 135 val wb_ready_dup = Vec(nDupWbReady, Input(Bool())) 136 137 // data sram 138 val data_read = Vec(LoadPipelineWidth, Input(Bool())) 139 val data_read_intend = Output(Bool()) 140 val data_readline = DecoupledIO(new L1BankedDataReadLineReq) 141 val data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult())) 142 val readline_error_delayed = Input(Bool()) 143 val data_write = DecoupledIO(new L1BankedDataWriteReq) 144 val data_write_dup = Vec(DCacheBanks, Valid(new L1BankedDataWriteReqCtrl)) 145 val data_write_ready_dup = Vec(nDupDataWriteReady, Input(Bool())) 146 147 // meta array 148 val meta_read = DecoupledIO(new MetaReadReq) 149 val meta_resp = Input(Vec(nWays, new Meta)) 150 val meta_write = DecoupledIO(new CohMetaWriteReq) 151 val extra_meta_resp = Input(Vec(nWays, new DCacheExtraMeta)) 152 val error_flag_write = DecoupledIO(new FlagMetaWriteReq) 153 val prefetch_flag_write = DecoupledIO(new SourceMetaWriteReq) 154 val access_flag_write = DecoupledIO(new FlagMetaWriteReq) 155 156 // tag sram 157 val tag_read = DecoupledIO(new TagReadReq) 158 val tag_resp = Input(Vec(nWays, UInt(encTagBits.W))) 159 val tag_write = DecoupledIO(new TagWriteReq) 160 val tag_write_ready_dup = Vec(nDupTagWriteReady, Input(Bool())) 161 val tag_write_intend = Output(new Bool()) 162 163 // update state vec in replacement algo 164 val replace_access = ValidIO(new ReplacementAccessBundle) 165 // find the way to be replaced 166 val replace_way = new ReplacementWayReqIO 167 168 // sms prefetch 169 val sms_agt_evict_req = DecoupledIO(new AGTEvictReq) 170 171 val status = new Bundle() { 172 val s0_set = ValidIO(UInt(idxBits.W)) 173 val s1, s2, s3 = ValidIO(new MainPipeStatus) 174 } 175 val status_dup = Vec(nDupStatus, new Bundle() { 176 val s1, s2, s3 = ValidIO(new MainPipeStatus) 177 }) 178 179 // lrsc locked block should block probe 180 val lrsc_locked_block = Output(Valid(UInt(PAddrBits.W))) 181 val invalid_resv_set = Input(Bool()) 182 val update_resv_set = Output(Bool()) 183 val block_lr = Output(Bool()) 184 185 // ecc error 186 val error = Output(ValidIO(new L1CacheErrorInfo)) 187 // force write 188 val force_write = Input(Bool()) 189 190 val bloom_filter_query = new Bundle { 191 val set = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 192 val clr = ValidIO(new BloomQueryBundle(BLOOM_FILTER_ENTRY_NUM)) 193 } 194 }) 195 196 // meta array is made of regs, so meta write or read should always be ready 197 assert(RegNext(io.meta_read.ready)) 198 assert(RegNext(io.meta_write.ready)) 199 200 val s1_s0_set_conflict, s2_s0_set_conlict, s3_s0_set_conflict = Wire(Bool()) 201 val set_conflict = s1_s0_set_conflict || s2_s0_set_conlict || s3_s0_set_conflict 202 // check sbuffer store req set_conflict in parallel with req arbiter 203 // it will speed up the generation of store_req.ready, which is in crit. path 204 val s1_s0_set_conflict_store, s2_s0_set_conlict_store, s3_s0_set_conflict_store = Wire(Bool()) 205 val store_set_conflict = s1_s0_set_conflict_store || s2_s0_set_conlict_store || s3_s0_set_conflict_store 206 val s1_ready, s2_ready, s3_ready = Wire(Bool()) 207 208 // convert store req to main pipe req, and select a req from store and probe 209 val storeWaitCycles = RegInit(0.U(4.W)) 210 val StoreWaitThreshold = Wire(UInt(4.W)) 211 StoreWaitThreshold := Constantin.createRecord(s"StoreWaitThreshold_${p(XSCoreParamsKey).HartId}", initValue = 0) 212 val storeWaitTooLong = storeWaitCycles >= StoreWaitThreshold 213 val loadsAreComing = io.data_read.asUInt.orR 214 val storeCanAccept = storeWaitTooLong || !loadsAreComing || io.force_write 215 216 val store_req = Wire(DecoupledIO(new MainPipeReq)) 217 store_req.bits := (new MainPipeReq).convertStoreReq(io.store_req.bits) 218 store_req.valid := io.store_req.valid && storeCanAccept 219 io.store_req.ready := store_req.ready && storeCanAccept 220 221 222 when (store_req.fire) { // if wait too long and write success, reset counter. 223 storeWaitCycles := 0.U 224 } .elsewhen (storeWaitCycles < StoreWaitThreshold && io.store_req.valid && !store_req.ready) { // if block store, increase counter. 225 storeWaitCycles := storeWaitCycles + 1.U 226 } 227 228 // s0: read meta and tag 229 val req = Wire(DecoupledIO(new MainPipeReq)) 230 arbiter( 231 in = Seq( 232 io.probe_req, 233 io.refill_req, 234 store_req, // Note: store_req.ready is now manually assigned for better timing 235 io.atomic_req, 236 ), 237 out = req, 238 name = Some("main_pipe_req") 239 ) 240 241 val store_idx = get_idx(io.store_req.bits.vaddr) 242 // manually assign store_req.ready for better timing 243 // now store_req set conflict check is done in parallel with req arbiter 244 store_req.ready := io.meta_read.ready && io.tag_read.ready && s1_ready && !store_set_conflict && 245 !io.probe_req.valid && !io.refill_req.valid && !io.atomic_req.valid 246 val s0_req = req.bits 247 val s0_idx = get_idx(s0_req.vaddr) 248 val s0_need_tag = io.tag_read.valid 249 val s0_can_go = io.meta_read.ready && io.tag_read.ready && s1_ready && !set_conflict 250 val s0_fire = req.valid && s0_can_go 251 252 val bank_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).orR)).asUInt 253 val bank_full_write = VecInit((0 until DCacheBanks).map(i => get_mask_of_bank(i, s0_req.store_mask).andR)).asUInt 254 val banks_full_overwrite = bank_full_write.andR 255 256 val banked_store_rmask = bank_write & ~bank_full_write 257 val banked_full_rmask = ~0.U(DCacheBanks.W) 258 val banked_none_rmask = 0.U(DCacheBanks.W) 259 260 val store_need_data = !s0_req.probe && s0_req.isStore && banked_store_rmask.orR 261 val probe_need_data = s0_req.probe 262 val amo_need_data = !s0_req.probe && s0_req.isAMO 263 val miss_need_data = s0_req.miss 264 val replace_need_data = s0_req.replace 265 266 val banked_need_data = store_need_data || probe_need_data || amo_need_data || miss_need_data || replace_need_data 267 268 val s0_banked_rmask = Mux(store_need_data, banked_store_rmask, 269 Mux(probe_need_data || amo_need_data || miss_need_data || replace_need_data, 270 banked_full_rmask, 271 banked_none_rmask 272 )) 273 274 // generate wmask here and use it in stage 2 275 val banked_store_wmask = bank_write 276 val banked_full_wmask = ~0.U(DCacheBanks.W) 277 val banked_none_wmask = 0.U(DCacheBanks.W) 278 279 // s1: read data 280 val s1_valid = RegInit(false.B) 281 val s1_need_data = RegEnable(banked_need_data, s0_fire) 282 val s1_req = RegEnable(s0_req, s0_fire) 283 val s1_banked_rmask = RegEnable(s0_banked_rmask, s0_fire) 284 val s1_banked_store_wmask = RegEnable(banked_store_wmask, s0_fire) 285 val s1_need_tag = RegEnable(s0_need_tag, s0_fire) 286 val s1_can_go = s2_ready && (io.data_readline.ready || !s1_need_data) 287 val s1_fire = s1_valid && s1_can_go 288 val s1_idx = get_idx(s1_req.vaddr) 289 290 // duplicate regs to reduce fanout 291 val s1_valid_dup = RegInit(VecInit(Seq.fill(6)(false.B))) 292 val s1_req_vaddr_dup_for_data_read = RegEnable(s0_req.vaddr, s0_fire) 293 val s1_idx_dup_for_replace_way = RegEnable(get_idx(s0_req.vaddr), s0_fire) 294 val s1_dmWay_dup_for_replace_way = RegEnable(get_direct_map_way(s0_req.vaddr), s0_fire) 295 296 val s1_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 297 298 when (s0_fire) { 299 s1_valid := true.B 300 s1_valid_dup.foreach(_ := true.B) 301 s1_valid_dup_for_status.foreach(_ := true.B) 302 }.elsewhen (s1_fire) { 303 s1_valid := false.B 304 s1_valid_dup.foreach(_ := false.B) 305 s1_valid_dup_for_status.foreach(_ := false.B) 306 } 307 s1_ready := !s1_valid_dup(0) || s1_can_go 308 s1_s0_set_conflict := s1_valid_dup(1) && s0_idx === s1_idx 309 s1_s0_set_conflict_store := s1_valid_dup(2) && store_idx === s1_idx 310 311 val meta_resp = Wire(Vec(nWays, (new Meta).asUInt)) 312 val tag_resp = Wire(Vec(nWays, UInt(tagBits.W))) 313 val ecc_resp = Wire(Vec(nWays, UInt(eccTagBits.W))) 314 meta_resp := Mux(GatedValidRegNext(s0_fire), VecInit(io.meta_resp.map(_.asUInt)), RegEnable(meta_resp, s1_valid)) 315 tag_resp := Mux(GatedValidRegNext(s0_fire), VecInit(io.tag_resp.map(r => r(tagBits - 1, 0))), RegEnable(tag_resp, s1_valid)) 316 ecc_resp := Mux(GatedValidRegNext(s0_fire), VecInit(io.tag_resp.map(r => r(encTagBits - 1, tagBits))), RegEnable(ecc_resp, s1_valid)) 317 val enc_tag_resp = Wire(io.tag_resp.cloneType) 318 enc_tag_resp := Mux(GatedValidRegNext(s0_fire), io.tag_resp, RegEnable(enc_tag_resp, s1_valid)) 319 320 def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f)) 321 val s1_tag_eq_way = wayMap((w: Int) => tag_resp(w) === get_tag(s1_req.addr)).asUInt 322 val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && Meta(meta_resp(w)).coh.isValid()).asUInt 323 val s1_tag_match = ParallelORR(s1_tag_match_way) 324 325 val s1_hit_tag = Mux(s1_tag_match, ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => tag_resp(w))), get_tag(s1_req.addr)) 326 val s1_hit_coh = ClientMetadata(ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => meta_resp(w)))) 327 val s1_encTag = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => enc_tag_resp(w))) 328 val s1_flag_error = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).error)) 329 val s1_extra_meta = ParallelMux(s1_tag_match_way.asBools, (0 until nWays).map(w => io.extra_meta_resp(w))) 330 331 XSPerfAccumulate("probe_unused_prefetch", s1_req.probe && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 332 XSPerfAccumulate("replace_unused_prefetch", s1_req.replace && isFromL1Prefetch(s1_extra_meta.prefetch) && !s1_extra_meta.access) // may not be accurate 333 334 // replacement policy 335 val s1_invalid_vec = wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()) 336 val s1_have_invalid_way = s1_invalid_vec.asUInt.orR 337 val s1_invalid_way_en = ParallelPriorityMux(s1_invalid_vec.zipWithIndex.map(x => x._1 -> UIntToOH(x._2.U(nWays.W)))) 338 val s1_repl_way_en = WireInit(0.U(nWays.W)) 339 s1_repl_way_en := Mux( 340 GatedValidRegNext(s0_fire), 341 UIntToOH(io.replace_way.way), 342 RegEnable(s1_repl_way_en, s1_valid) 343 ) 344 val s1_repl_tag = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => tag_resp(w))) 345 val s1_repl_coh = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => meta_resp(w))).asTypeOf(new ClientMetadata) 346 val s1_repl_pf = ParallelMux(s1_repl_way_en.asBools, (0 until nWays).map(w => io.extra_meta_resp(w).prefetch)) 347 348 val s1_repl_way_raw = WireInit(0.U(log2Up(nWays).W)) 349 s1_repl_way_raw := Mux(GatedValidRegNext(s0_fire), io.replace_way.way, RegEnable(s1_repl_way_raw, s1_valid)) 350 351 val s1_need_replacement = (s1_req.miss || s1_req.isStore && !s1_req.probe) && !s1_tag_match 352 353 val s1_way_en = Mux(s1_need_replacement, s1_repl_way_en, s1_tag_match_way) 354 assert(!RegNext(s1_fire && PopCount(s1_way_en) > 1.U)) 355 356 val s1_tag = Mux(s1_need_replacement, s1_repl_tag, s1_hit_tag) 357 358 val s1_coh = Mux(s1_need_replacement, s1_repl_coh, s1_hit_coh) 359 360 XSPerfAccumulate("store_has_invalid_way_but_select_valid_way", io.replace_way.set.valid && wayMap(w => !meta_resp(w).asTypeOf(new Meta).coh.isValid()).asUInt.orR && s1_need_replacement && s1_repl_coh.isValid()) 361 XSPerfAccumulate("store_using_replacement", io.replace_way.set.valid && s1_need_replacement) 362 363 val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1 364 val s1_hit = s1_tag_match && s1_has_permission 365 val s1_pregen_can_go_to_mq = !s1_req.replace && !s1_req.probe && !s1_req.miss && (s1_req.isStore || s1_req.isAMO) && !s1_hit 366 367 // s2: select data, return resp if this is a store miss 368 val s2_valid = RegInit(false.B) 369 val s2_req = RegEnable(s1_req, s1_fire) 370 val s2_tag_match = RegEnable(s1_tag_match, s1_fire) 371 val s2_tag_match_way = RegEnable(s1_tag_match_way, s1_fire) 372 val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire) 373 val (s2_has_permission, _, s2_new_hit_coh) = s2_hit_coh.onAccess(s2_req.cmd) 374 375 val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire) 376 val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire) 377 val s2_repl_pf = RegEnable(s1_repl_pf, s1_fire) 378 val s2_need_replacement = RegEnable(s1_need_replacement, s1_fire) 379 val s2_need_data = RegEnable(s1_need_data, s1_fire) 380 val s2_need_tag = RegEnable(s1_need_tag, s1_fire) 381 val s2_encTag = RegEnable(s1_encTag, s1_fire) 382 val s2_idx = get_idx(s2_req.vaddr) 383 384 // duplicate regs to reduce fanout 385 val s2_valid_dup = RegInit(VecInit(Seq.fill(8)(false.B))) 386 val s2_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 387 val s2_req_vaddr_dup_for_miss_req = RegEnable(s1_req.vaddr, s1_fire) 388 val s2_idx_dup_for_status = RegEnable(get_idx(s1_req.vaddr), s1_fire) 389 val s2_idx_dup_for_replace_access = RegEnable(get_idx(s1_req.vaddr), s1_fire) 390 391 val s2_req_replace_dup_1, 392 s2_req_replace_dup_2 = RegEnable(s1_req.replace, s1_fire) 393 394 val s2_can_go_to_mq_dup = (0 until 3).map(_ => RegEnable(s1_pregen_can_go_to_mq, s1_fire)) 395 396 val s2_way_en = RegEnable(s1_way_en, s1_fire) 397 val s2_tag = RegEnable(s1_tag, s1_fire) 398 val s2_coh = RegEnable(s1_coh, s1_fire) 399 val s2_banked_store_wmask = RegEnable(s1_banked_store_wmask, s1_fire) 400 val s2_flag_error = RegEnable(s1_flag_error, s1_fire) 401 val s2_tag_error = dcacheParameters.tagCode.decode(s2_encTag).error && s2_need_tag 402 val s2_l2_error = io.refill_info.bits.error 403 val s2_error = s2_flag_error || s2_tag_error || s2_l2_error // data_error not included 404 405 val s2_may_report_data_error = s2_need_data && s2_coh.state =/= ClientStates.Nothing 406 407 val s2_hit = s2_tag_match && s2_has_permission 408 val s2_amo_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isAMO 409 val s2_store_hit = s2_hit && !s2_req.probe && !s2_req.miss && s2_req.isStore 410 411 s2_s0_set_conlict := s2_valid_dup(0) && s0_idx === s2_idx 412 s2_s0_set_conlict_store := s2_valid_dup(1) && store_idx === s2_idx 413 414 // For a store req, it either hits and goes to s3, or miss and enter miss queue immediately 415 val s2_req_miss_without_data = Mux(s2_valid, s2_req.miss && !io.refill_info.valid, false.B) 416 val s2_can_go_to_mq_replay = s2_req_miss_without_data && RegEnable(s2_req_miss_without_data && !io.mainpipe_info.s2_replay_to_mq, false.B, s2_valid) // miss_req in s2 but refill data is invalid, can block 1 cycle 417 val s2_can_go_to_s3 = (s2_req_replace_dup_1 || s2_req.probe || (s2_req.miss && io.refill_info.valid) || (s2_req.isStore || s2_req.isAMO) && s2_hit) && s3_ready 418 val s2_can_go_to_mq = RegEnable(s1_pregen_can_go_to_mq, s1_fire) 419 assert(RegNext(!(s2_valid && s2_can_go_to_s3 && s2_can_go_to_mq && s2_can_go_to_mq_replay))) 420 val s2_can_go = s2_can_go_to_s3 || s2_can_go_to_mq || s2_can_go_to_mq_replay 421 val s2_fire = s2_valid && s2_can_go 422 val s2_fire_to_s3 = s2_valid_dup(2) && s2_can_go_to_s3 423 when (s1_fire) { 424 s2_valid := true.B 425 s2_valid_dup.foreach(_ := true.B) 426 s2_valid_dup_for_status.foreach(_ := true.B) 427 }.elsewhen (s2_fire) { 428 s2_valid := false.B 429 s2_valid_dup.foreach(_ := false.B) 430 s2_valid_dup_for_status.foreach(_ := false.B) 431 } 432 s2_ready := !s2_valid_dup(3) || s2_can_go 433 val replay = !io.miss_req.ready 434 435 val data_resp = Wire(io.data_resp.cloneType) 436 data_resp := Mux(GatedValidRegNext(s1_fire), io.data_resp, RegEnable(data_resp, s2_valid)) 437 val s2_store_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 438 439 def mergePutData(old_data: UInt, new_data: UInt, wmask: UInt): UInt = { 440 val full_wmask = FillInterleaved(8, wmask) 441 ((~full_wmask & old_data) | (full_wmask & new_data)) 442 } 443 444 val s2_data = WireInit(VecInit((0 until DCacheBanks).map(i => { 445 data_resp(i).raw_data 446 }))) 447 448 for (i <- 0 until DCacheBanks) { 449 val old_data = s2_data(i) 450 val new_data = get_data_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_data, s2_req.store_data)) 451 // for amo hit, we should use read out SRAM data 452 // do not merge with store data 453 val wmask = Mux(s2_amo_hit, 0.U(wordBytes.W), get_mask_of_bank(i, Mux(s2_req.miss, io.refill_info.bits.store_mask, s2_req.store_mask))) 454 s2_store_data_merged(i) := mergePutData(old_data, new_data, wmask) 455 } 456 457 val s2_data_word = s2_store_data_merged(s2_req.word_idx) 458 459 XSError(s2_valid && s2_can_go_to_s3 && s2_req.miss && !io.refill_info.valid, "MainPipe req can go to s3 but no refill data") 460 461 // s3: write data, meta and tag 462 val s3_valid = RegInit(false.B) 463 val s3_req = RegEnable(s2_req, s2_fire_to_s3) 464 val s3_miss_param = RegEnable(io.refill_info.bits.miss_param, s2_fire_to_s3) 465 val s3_miss_dirty = RegEnable(io.refill_info.bits.miss_dirty, s2_fire_to_s3) 466 val s3_tag = RegEnable(s2_tag, s2_fire_to_s3) 467 val s3_tag_match = RegEnable(s2_tag_match, s2_fire_to_s3) 468 val s3_coh = RegEnable(s2_coh, s2_fire_to_s3) 469 val s3_hit = RegEnable(s2_hit, s2_fire_to_s3) 470 val s3_amo_hit = RegEnable(s2_amo_hit, s2_fire_to_s3) 471 val s3_store_hit = RegEnable(s2_store_hit, s2_fire_to_s3) 472 val s3_hit_coh = RegEnable(s2_hit_coh, s2_fire_to_s3) 473 val s3_new_hit_coh = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 474 val s3_way_en = RegEnable(s2_way_en, s2_fire_to_s3) 475 val s3_banked_store_wmask = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 476 val s3_store_data_merged = RegEnable(s2_store_data_merged, s2_fire_to_s3) 477 val s3_data_word = RegEnable(s2_data_word, s2_fire_to_s3) 478 val s3_data = RegEnable(s2_data, s2_fire_to_s3) 479 val s3_l2_error = RegEnable(s2_l2_error, s2_fire_to_s3) 480 // data_error will be reported by data array 1 cycle after data read resp 481 val s3_data_error = Wire(Bool()) 482 s3_data_error := Mux(GatedValidRegNextN(s1_fire,2), // ecc check result is generated 2 cycle after read req 483 io.readline_error_delayed && RegNext(s2_may_report_data_error), 484 RegNext(s3_data_error) // do not update s3_data_error if !s1_fire 485 ) 486 // error signal for amo inst 487 // s3_error = s3_flag_error || s3_tag_error || s3_l2_error || s3_data_error 488 val s3_error = RegEnable(s2_error, s2_fire_to_s3) || s3_data_error 489 val (_, _, probe_new_coh) = s3_coh.onProbe(s3_req.probe_param) 490 val s3_need_replacement = RegEnable(s2_need_replacement, s2_fire_to_s3) 491 492 // duplicate regs to reduce fanout 493 val s3_valid_dup = RegInit(VecInit(Seq.fill(14)(false.B))) 494 val s3_valid_dup_for_status = RegInit(VecInit(Seq.fill(nDupStatus)(false.B))) 495 val s3_way_en_dup = (0 until 4).map(_ => RegEnable(s2_way_en, s2_fire_to_s3)) 496 val s3_coh_dup = (0 until 6).map(_ => RegEnable(s2_coh, s2_fire_to_s3)) 497 val s3_tag_match_dup = RegEnable(s2_tag_match, s2_fire_to_s3) 498 499 val s3_req_vaddr_dup_for_wb, 500 s3_req_vaddr_dup_for_data_write = RegEnable(s2_req.vaddr, s2_fire_to_s3) 501 502 val s3_idx_dup = (0 until 6).map(_ => RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3)) 503 val s3_idx_dup_for_replace_access = RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 504 505 val s3_req_replace_dup = (0 until 8).map(_ => RegEnable(s2_req.replace, s2_fire_to_s3)) 506 val s3_req_cmd_dup = (0 until 6).map(_ => RegEnable(s2_req.cmd, s2_fire_to_s3)) 507 val s3_req_source_dup_1, s3_req_source_dup_2 = RegEnable(s2_req.source, s2_fire_to_s3) 508 val s3_req_addr_dup = (0 until 5).map(_ => RegEnable(s2_req.addr, s2_fire_to_s3)) 509 val s3_req_probe_dup = (0 until 10).map(_ => RegEnable(s2_req.probe, s2_fire_to_s3)) 510 val s3_req_miss_dup = (0 until 10).map(_ => RegEnable(s2_req.miss, s2_fire_to_s3)) 511 val s3_req_word_idx_dup = (0 until DCacheBanks).map(_ => RegEnable(s2_req.word_idx, s2_fire_to_s3)) 512 513 val s3_need_replacement_dup = RegEnable(s2_need_replacement, s2_fire_to_s3) 514 515 val s3_s_amoalu_dup = RegInit(VecInit(Seq.fill(3)(false.B))) 516 517 val s3_hit_coh_dup = RegEnable(s2_hit_coh, s2_fire_to_s3) 518 val s3_new_hit_coh_dup = (0 until 2).map(_ => RegEnable(s2_new_hit_coh, s2_fire_to_s3)) 519 val s3_amo_hit_dup = RegEnable(s2_amo_hit, s2_fire_to_s3) 520 val s3_store_hit_dup = (0 until 2).map(_ => RegEnable(s2_store_hit, s2_fire_to_s3)) 521 522 val lrsc_count_dup = RegInit(VecInit(Seq.fill(3)(0.U(log2Ceil(LRSCCycles).W)))) 523 val lrsc_valid_dup = lrsc_count_dup.map { case cnt => cnt > LRSCBackOff.U } 524 val lrsc_addr_dup = Reg(UInt()) 525 526 val s3_req_probe_param_dup = RegEnable(s2_req.probe_param, s2_fire_to_s3) 527 val (_, probe_shrink_param, _) = s3_coh.onProbe(s3_req_probe_param_dup) 528 529 530 val miss_update_meta = s3_req.miss 531 val probe_update_meta = s3_req_probe_dup(0) && s3_tag_match_dup && s3_coh_dup(0) =/= probe_new_coh 532 val store_update_meta = s3_req.isStore && !s3_req_probe_dup(1) && s3_hit_coh =/= s3_new_hit_coh_dup(0) 533 val amo_update_meta = s3_req.isAMO && !s3_req_probe_dup(2) && s3_hit_coh_dup =/= s3_new_hit_coh_dup(1) 534 val amo_wait_amoalu = s3_req.isAMO && s3_req_cmd_dup(0) =/= M_XLR && s3_req_cmd_dup(1) =/= M_XSC 535 val update_meta = (miss_update_meta || probe_update_meta || store_update_meta || amo_update_meta) && !s3_req_replace_dup(0) 536 537 def missCohGen(cmd: UInt, param: UInt, dirty: Bool) = { 538 val c = categorize(cmd) 539 MuxLookup(Cat(c, param, dirty), Nothing)(Seq( 540 //(effect param) -> (next) 541 Cat(rd, toB, false.B) -> Branch, 542 Cat(rd, toB, true.B) -> Branch, 543 Cat(rd, toT, false.B) -> Trunk, 544 Cat(rd, toT, true.B) -> Dirty, 545 Cat(wi, toT, false.B) -> Trunk, 546 Cat(wi, toT, true.B) -> Dirty, 547 Cat(wr, toT, false.B) -> Dirty, 548 Cat(wr, toT, true.B) -> Dirty)) 549 } 550 551 val miss_new_coh = ClientMetadata(missCohGen(s3_req_cmd_dup(2), s3_miss_param, s3_miss_dirty)) 552 553 // LR, SC and AMO 554 val debug_sc_fail_addr = RegInit(0.U) 555 val debug_sc_fail_cnt = RegInit(0.U(8.W)) 556 val debug_sc_addr_match_fail_cnt = RegInit(0.U(8.W)) 557 558 val lrsc_count = RegInit(0.U(log2Ceil(LRSCCycles).W)) 559 // val lrsc_valid = lrsc_count > LRSCBackOff.U 560 val lrsc_addr = Reg(UInt()) 561 val s3_lr = !s3_req_probe_dup(3) && s3_req.isAMO && s3_req_cmd_dup(3) === M_XLR 562 val s3_sc = !s3_req_probe_dup(4) && s3_req.isAMO && s3_req_cmd_dup(4) === M_XSC 563 val s3_lrsc_addr_match = lrsc_valid_dup(0) && lrsc_addr === get_block_addr(s3_req.addr) 564 val s3_sc_fail = s3_sc && !s3_lrsc_addr_match 565 val debug_s3_sc_fail_addr_match = s3_sc && lrsc_addr === get_block_addr(s3_req.addr) && !lrsc_valid_dup(0) 566 val s3_sc_resp = Mux(s3_sc_fail, 1.U, 0.U) 567 568 val s3_can_do_amo = (s3_req_miss_dup(0) && !s3_req_probe_dup(5) && s3_req.isAMO) || s3_amo_hit 569 val s3_can_do_amo_write = s3_can_do_amo && isWrite(s3_req_cmd_dup(5)) && !s3_sc_fail 570 571 val lrsc_valid = lrsc_count > 0.U 572 573 when (s3_valid_dup(0) && (s3_lr || s3_sc)) { 574 when (s3_can_do_amo && s3_lr) { 575 lrsc_count := (LRSCCycles - 1).U 576 lrsc_count_dup.foreach(_ := (LRSCCycles - 1).U) 577 lrsc_addr := get_block_addr(s3_req_addr_dup(0)) 578 lrsc_addr_dup := get_block_addr(s3_req_addr_dup(0)) 579 } .otherwise { 580 lrsc_count := 0.U 581 lrsc_count_dup.foreach(_ := 0.U) 582 } 583 }.elsewhen (io.invalid_resv_set) { 584 // when we release this block, 585 // we invalidate this reservation set 586 lrsc_count := 0.U 587 lrsc_count_dup.foreach(_ := 0.U) 588 }.elsewhen (lrsc_valid) { 589 lrsc_count := lrsc_count - 1.U 590 lrsc_count_dup.foreach({case cnt => 591 cnt := cnt - 1.U 592 }) 593 } 594 595 596 io.lrsc_locked_block.valid := lrsc_valid_dup(1) 597 io.lrsc_locked_block.bits := lrsc_addr_dup 598 io.block_lr := GatedValidRegNext(lrsc_valid) 599 600 // When we update update_resv_set, block all probe req in the next cycle 601 // It should give Probe reservation set addr compare an independent cycle, 602 // which will lead to better timing 603 io.update_resv_set := s3_valid_dup(1) && s3_lr && s3_can_do_amo 604 605 when (s3_valid_dup(2)) { 606 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 607 when (s3_sc_fail) { 608 debug_sc_fail_cnt := debug_sc_fail_cnt + 1.U 609 } .elsewhen (s3_sc) { 610 debug_sc_fail_cnt := 0.U 611 } 612 } .otherwise { 613 when (s3_sc_fail) { 614 debug_sc_fail_addr := s3_req_addr_dup(2) 615 debug_sc_fail_cnt := 1.U 616 XSWarn(s3_sc_fail === 100.U, p"L1DCache failed too many SCs in a row 0x${Hexadecimal(debug_sc_fail_addr)}, check if sth went wrong\n") 617 } 618 } 619 } 620 XSWarn(debug_sc_fail_cnt > 100.U, "L1DCache failed too many SCs in a row") 621 622 when (s3_valid_dup(2)) { 623 when (s3_req_addr_dup(1) === debug_sc_fail_addr) { 624 when (debug_s3_sc_fail_addr_match) { 625 debug_sc_addr_match_fail_cnt := debug_sc_addr_match_fail_cnt + 1.U 626 } .elsewhen (s3_sc) { 627 debug_sc_addr_match_fail_cnt := 0.U 628 } 629 } .otherwise { 630 when (s3_sc_fail) { 631 debug_sc_addr_match_fail_cnt := 1.U 632 } 633 } 634 } 635 XSError(debug_sc_addr_match_fail_cnt > 100.U, "L1DCache failed too many SCs in a row, resv set addr always match") 636 637 638 val banked_amo_wmask = UIntToOH(s3_req.word_idx) 639 val update_data = s3_req_miss_dup(2) || s3_store_hit_dup(0) || s3_can_do_amo_write 640 641 // generate write data 642 // AMO hits 643 val s3_s_amoalu = RegInit(false.B) 644 val do_amoalu = amo_wait_amoalu && s3_valid_dup(3) && !s3_s_amoalu 645 val amoalu = Module(new AMOALU(wordBits)) 646 amoalu.io.mask := s3_req.amo_mask 647 amoalu.io.cmd := s3_req.cmd 648 amoalu.io.lhs := s3_data_word 649 amoalu.io.rhs := s3_req.amo_data 650 651 // merge amo write data 652// val amo_bitmask = FillInterleaved(8, s3_req.amo_mask) 653 val s3_amo_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 654 val s3_sc_data_merged = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 655 for (i <- 0 until DCacheBanks) { 656 val old_data = s3_store_data_merged(i) 657 val new_data = amoalu.io.out 658 val wmask = Mux( 659 s3_req_word_idx_dup(i) === i.U, 660 ~0.U(wordBytes.W), 661 0.U(wordBytes.W) 662 ) 663 s3_amo_data_merged(i) := mergePutData(old_data, new_data, wmask) 664 s3_sc_data_merged(i) := mergePutData(old_data, s3_req.amo_data, 665 Mux(s3_req_word_idx_dup(i) === i.U && !s3_sc_fail, s3_req.amo_mask, 0.U(wordBytes.W)) 666 ) 667 } 668 val s3_amo_data_merged_reg = RegEnable(s3_amo_data_merged, do_amoalu) 669 when(do_amoalu){ 670 s3_s_amoalu := true.B 671 s3_s_amoalu_dup.foreach(_ := true.B) 672 } 673 674 val miss_wb = s3_req_miss_dup(3) && s3_need_replacement && s3_coh_dup(1).state =/= ClientStates.Nothing 675 val miss_wb_dup = s3_req_miss_dup(3) && s3_need_replacement_dup && s3_coh_dup(1).state =/= ClientStates.Nothing 676 val probe_wb = s3_req.probe 677 val replace_wb = s3_req.replace 678 val need_wb = miss_wb_dup || probe_wb || replace_wb 679 680 val (_, miss_shrink_param, _) = s3_coh_dup(2).onCacheControl(M_FLUSH) 681 val writeback_param = Mux(probe_wb, probe_shrink_param, miss_shrink_param) 682 val writeback_data = if (dcacheParameters.alwaysReleaseData) { 683 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || 684 s3_coh_dup(3) === ClientStates.Dirty || (miss_wb || replace_wb) && s3_coh_dup(3).state =/= ClientStates.Nothing 685 } else { 686 s3_tag_match && s3_req_probe_dup(6) && s3_req.probe_need_data || s3_coh_dup(3) === ClientStates.Dirty 687 } 688 689 val s3_probe_can_go = s3_req_probe_dup(7) && io.wb.ready && (io.meta_write.ready || !probe_update_meta) 690 val s3_store_can_go = s3_req_source_dup_1 === STORE_SOURCE.U && !s3_req_probe_dup(8) && (io.meta_write.ready || !store_update_meta) && (io.data_write.ready || !update_data) && !s3_req.miss 691 val s3_amo_can_go = s3_amo_hit_dup && (io.meta_write.ready || !amo_update_meta) && (io.data_write.ready || !update_data) && (s3_s_amoalu_dup(0) || !amo_wait_amoalu) 692 val s3_miss_can_go = s3_req_miss_dup(4) && 693 (io.meta_write.ready || !amo_update_meta) && 694 (io.data_write.ready || !update_data) && 695 (s3_s_amoalu_dup(1) || !amo_wait_amoalu) && 696 io.tag_write.ready && 697 io.wb.ready 698 val s3_replace_nothing = s3_req_replace_dup(1) && s3_coh_dup(4).state === ClientStates.Nothing 699 val s3_replace_can_go = s3_req_replace_dup(2) && (s3_replace_nothing || io.wb.ready) 700 val s3_can_go = s3_probe_can_go || s3_store_can_go || s3_amo_can_go || s3_miss_can_go || s3_replace_can_go 701 val s3_update_data_cango = s3_store_can_go || s3_amo_can_go || s3_miss_can_go // used to speed up data_write gen 702 703 // ---------------- duplicate regs for meta_write.valid to solve fanout ---------------- 704 val s3_req_miss_dup_for_meta_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 705 val s3_req_probe_dup_for_meta_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 706 val s3_tag_match_dup_for_meta_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 707 val s3_coh_dup_for_meta_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 708 val s3_req_probe_param_dup_for_meta_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 709 val (_, _, probe_new_coh_dup_for_meta_w_valid) = s3_coh_dup_for_meta_w_valid.onProbe(s3_req_probe_param_dup_for_meta_w_valid) 710 val s3_req_source_dup_for_meta_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 711 val s3_req_cmd_dup_for_meta_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 712 val s3_req_replace_dup_for_meta_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 713 val s3_hit_coh_dup_for_meta_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 714 val s3_new_hit_coh_dup_for_meta_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 715 716 val miss_update_meta_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid 717 val probe_update_meta_dup_for_meta_w_valid = WireInit(s3_req_probe_dup_for_meta_w_valid && s3_tag_match_dup_for_meta_w_valid && s3_coh_dup_for_meta_w_valid =/= probe_new_coh_dup_for_meta_w_valid) 718 val store_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && 719 !s3_req_probe_dup_for_meta_w_valid && 720 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 721 val amo_update_meta_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 722 !s3_req_probe_dup_for_meta_w_valid && 723 s3_hit_coh_dup_for_meta_w_valid =/= s3_new_hit_coh_dup_for_meta_w_valid 724 val update_meta_dup_for_meta_w_valid = 725 miss_update_meta_dup_for_meta_w_valid || 726 probe_update_meta_dup_for_meta_w_valid || 727 store_update_meta_dup_for_meta_w_valid || 728 amo_update_meta_dup_for_meta_w_valid || 729 s3_req_replace_dup_for_meta_w_valid 730 731 val s3_valid_dup_for_meta_w_valid = RegInit(false.B) 732 val s3_amo_hit_dup_for_meta_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 733 val s3_s_amoalu_dup_for_meta_w_valid = RegInit(false.B) 734 val amo_wait_amoalu_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && 735 s3_req_cmd_dup_for_meta_w_valid =/= M_XLR && 736 s3_req_cmd_dup_for_meta_w_valid =/= M_XSC 737 val do_amoalu_dup_for_meta_w_valid = amo_wait_amoalu_dup_for_meta_w_valid && s3_valid_dup_for_meta_w_valid && !s3_s_amoalu_dup_for_meta_w_valid 738 739 val s3_store_hit_dup_for_meta_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 740 val s3_req_addr_dup_for_meta_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 741 val s3_can_do_amo_dup_for_meta_w_valid = (s3_req_miss_dup_for_meta_w_valid && !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U) || 742 s3_amo_hit_dup_for_meta_w_valid 743 744 val s3_lr_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XLR 745 val s3_sc_dup_for_meta_w_valid = !s3_req_probe_dup_for_meta_w_valid && s3_req_source_dup_for_meta_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_meta_w_valid === M_XSC 746 val lrsc_addr_dup_for_meta_w_valid = Reg(UInt()) 747 val lrsc_count_dup_for_meta_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 748 749 when (s3_valid_dup_for_meta_w_valid && (s3_lr_dup_for_meta_w_valid || s3_sc_dup_for_meta_w_valid)) { 750 when (s3_can_do_amo_dup_for_meta_w_valid && s3_lr_dup_for_meta_w_valid) { 751 lrsc_count_dup_for_meta_w_valid := (LRSCCycles - 1).U 752 lrsc_addr_dup_for_meta_w_valid := get_block_addr(s3_req_addr_dup_for_meta_w_valid) 753 }.otherwise { 754 lrsc_count_dup_for_meta_w_valid := 0.U 755 } 756 }.elsewhen (io.invalid_resv_set) { 757 lrsc_count_dup_for_meta_w_valid := 0.U 758 }.elsewhen (lrsc_count_dup_for_meta_w_valid > 0.U) { 759 lrsc_count_dup_for_meta_w_valid := lrsc_count_dup_for_meta_w_valid - 1.U 760 } 761 762 val lrsc_valid_dup_for_meta_w_valid = lrsc_count_dup_for_meta_w_valid > LRSCBackOff.U 763 val s3_lrsc_addr_match_dup_for_meta_w_valid = lrsc_valid_dup_for_meta_w_valid && lrsc_addr_dup_for_meta_w_valid === get_block_addr(s3_req_addr_dup_for_meta_w_valid) 764 val s3_sc_fail_dup_for_meta_w_valid = s3_sc_dup_for_meta_w_valid && !s3_lrsc_addr_match_dup_for_meta_w_valid 765 val s3_can_do_amo_write_dup_for_meta_w_valid = s3_can_do_amo_dup_for_meta_w_valid && isWrite(s3_req_cmd_dup_for_meta_w_valid) && !s3_sc_fail_dup_for_meta_w_valid 766 val update_data_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid || s3_store_hit_dup_for_meta_w_valid || s3_can_do_amo_write_dup_for_meta_w_valid 767 768 val s3_probe_can_go_dup_for_meta_w_valid = s3_req_probe_dup_for_meta_w_valid && 769 io.wb_ready_dup(metaWritePort) && 770 (io.meta_write.ready || !probe_update_meta_dup_for_meta_w_valid) 771 val s3_store_can_go_dup_for_meta_w_valid = s3_req_source_dup_for_meta_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_meta_w_valid && 772 (io.meta_write.ready || !store_update_meta_dup_for_meta_w_valid) && 773 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && !s3_req_miss_dup_for_meta_w_valid 774 val s3_amo_can_go_dup_for_meta_w_valid = s3_amo_hit_dup_for_meta_w_valid && 775 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 776 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 777 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) 778 val s3_miss_can_go_dup_for_meta_w_valid = s3_req_miss_dup_for_meta_w_valid && 779 (io.meta_write.ready || !amo_update_meta_dup_for_meta_w_valid) && 780 (io.data_write_ready_dup(metaWritePort) || !update_data_dup_for_meta_w_valid) && 781 (s3_s_amoalu_dup_for_meta_w_valid || !amo_wait_amoalu_dup_for_meta_w_valid) && 782 io.tag_write_ready_dup(metaWritePort) && 783 io.wb_ready_dup(metaWritePort) 784 val s3_replace_can_go_dup_for_meta_w_valid = s3_req_replace_dup_for_meta_w_valid && 785 (s3_coh_dup_for_meta_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(metaWritePort)) && 786 (io.meta_write.ready || !s3_req_replace_dup_for_meta_w_valid) 787 788 val s3_can_go_dup_for_meta_w_valid = s3_probe_can_go_dup_for_meta_w_valid || 789 s3_store_can_go_dup_for_meta_w_valid || 790 s3_amo_can_go_dup_for_meta_w_valid || 791 s3_miss_can_go_dup_for_meta_w_valid || 792 s3_replace_can_go_dup_for_meta_w_valid 793 794 val s3_fire_dup_for_meta_w_valid = s3_valid_dup_for_meta_w_valid && s3_can_go_dup_for_meta_w_valid 795 when (do_amoalu_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := true.B } 796 when (s3_fire_dup_for_meta_w_valid) { s3_s_amoalu_dup_for_meta_w_valid := false.B } 797 798 val s3_probe_new_coh = probe_new_coh_dup_for_meta_w_valid 799 800 val new_coh = Mux( 801 miss_update_meta_dup_for_meta_w_valid, 802 miss_new_coh, 803 Mux( 804 probe_update_meta, 805 s3_probe_new_coh, 806 Mux( 807 store_update_meta_dup_for_meta_w_valid || amo_update_meta_dup_for_meta_w_valid, 808 s3_new_hit_coh_dup_for_meta_w_valid, 809 ClientMetadata.onReset 810 ) 811 ) 812 ) 813 814 when (s2_fire_to_s3) { s3_valid_dup_for_meta_w_valid := true.B } 815 .elsewhen (s3_fire_dup_for_meta_w_valid) { s3_valid_dup_for_meta_w_valid := false.B } 816 // ------------------------------------------------------------------------------------- 817 818 // ---------------- duplicate regs for err_write.valid to solve fanout ----------------- 819 val s3_req_miss_dup_for_err_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 820 val s3_req_probe_dup_for_err_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 821 val s3_tag_match_dup_for_err_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 822 val s3_coh_dup_for_err_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 823 val s3_req_probe_param_dup_for_err_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 824 val (_, _, probe_new_coh_dup_for_err_w_valid) = s3_coh_dup_for_err_w_valid.onProbe(s3_req_probe_param_dup_for_err_w_valid) 825 val s3_req_source_dup_for_err_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 826 val s3_req_cmd_dup_for_err_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 827 val s3_req_replace_dup_for_err_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 828 val s3_hit_coh_dup_for_err_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 829 val s3_new_hit_coh_dup_for_err_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 830 831 val miss_update_meta_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid 832 val probe_update_meta_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && s3_tag_match_dup_for_err_w_valid && s3_coh_dup_for_err_w_valid =/= probe_new_coh_dup_for_err_w_valid 833 val store_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && 834 !s3_req_probe_dup_for_err_w_valid && 835 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 836 val amo_update_meta_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 837 !s3_req_probe_dup_for_err_w_valid && 838 s3_hit_coh_dup_for_err_w_valid =/= s3_new_hit_coh_dup_for_err_w_valid 839 val update_meta_dup_for_err_w_valid = ( 840 miss_update_meta_dup_for_err_w_valid || 841 probe_update_meta_dup_for_err_w_valid || 842 store_update_meta_dup_for_err_w_valid || 843 amo_update_meta_dup_for_err_w_valid 844 ) && !s3_req_replace_dup_for_err_w_valid 845 846 val s3_valid_dup_for_err_w_valid = RegInit(false.B) 847 val s3_amo_hit_dup_for_err_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 848 val s3_s_amoalu_dup_for_err_w_valid = RegInit(false.B) 849 val amo_wait_amoalu_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && 850 s3_req_cmd_dup_for_err_w_valid =/= M_XLR && 851 s3_req_cmd_dup_for_err_w_valid =/= M_XSC 852 val do_amoalu_dup_for_err_w_valid = amo_wait_amoalu_dup_for_err_w_valid && s3_valid_dup_for_err_w_valid && !s3_s_amoalu_dup_for_err_w_valid 853 854 val s3_store_hit_dup_for_err_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 855 val s3_req_addr_dup_for_err_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 856 val s3_can_do_amo_dup_for_err_w_valid = (s3_req_miss_dup_for_err_w_valid && !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U) || 857 s3_amo_hit_dup_for_err_w_valid 858 859 val s3_lr_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XLR 860 val s3_sc_dup_for_err_w_valid = !s3_req_probe_dup_for_err_w_valid && s3_req_source_dup_for_err_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_err_w_valid === M_XSC 861 val lrsc_addr_dup_for_err_w_valid = Reg(UInt()) 862 val lrsc_count_dup_for_err_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 863 864 when (s3_valid_dup_for_err_w_valid && (s3_lr_dup_for_err_w_valid || s3_sc_dup_for_err_w_valid)) { 865 when (s3_can_do_amo_dup_for_err_w_valid && s3_lr_dup_for_err_w_valid) { 866 lrsc_count_dup_for_err_w_valid := (LRSCCycles - 1).U 867 lrsc_addr_dup_for_err_w_valid := get_block_addr(s3_req_addr_dup_for_err_w_valid) 868 }.otherwise { 869 lrsc_count_dup_for_err_w_valid := 0.U 870 } 871 }.elsewhen (io.invalid_resv_set) { 872 lrsc_count_dup_for_err_w_valid := 0.U 873 }.elsewhen (lrsc_count_dup_for_err_w_valid > 0.U) { 874 lrsc_count_dup_for_err_w_valid := lrsc_count_dup_for_err_w_valid - 1.U 875 } 876 877 val lrsc_valid_dup_for_err_w_valid = lrsc_count_dup_for_err_w_valid > LRSCBackOff.U 878 val s3_lrsc_addr_match_dup_for_err_w_valid = lrsc_valid_dup_for_err_w_valid && lrsc_addr_dup_for_err_w_valid === get_block_addr(s3_req_addr_dup_for_err_w_valid) 879 val s3_sc_fail_dup_for_err_w_valid = s3_sc_dup_for_err_w_valid && !s3_lrsc_addr_match_dup_for_err_w_valid 880 val s3_can_do_amo_write_dup_for_err_w_valid = s3_can_do_amo_dup_for_err_w_valid && isWrite(s3_req_cmd_dup_for_err_w_valid) && !s3_sc_fail_dup_for_err_w_valid 881 val update_data_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid || s3_store_hit_dup_for_err_w_valid || s3_can_do_amo_write_dup_for_err_w_valid 882 883 val s3_probe_can_go_dup_for_err_w_valid = s3_req_probe_dup_for_err_w_valid && 884 io.wb_ready_dup(errWritePort) && 885 (io.meta_write.ready || !probe_update_meta_dup_for_err_w_valid) 886 val s3_store_can_go_dup_for_err_w_valid = s3_req_source_dup_for_err_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_err_w_valid && 887 (io.meta_write.ready || !store_update_meta_dup_for_err_w_valid) && 888 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && !s3_req_miss_dup_for_err_w_valid 889 val s3_amo_can_go_dup_for_err_w_valid = s3_amo_hit_dup_for_err_w_valid && 890 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 891 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 892 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) 893 val s3_miss_can_go_dup_for_err_w_valid = s3_req_miss_dup_for_err_w_valid && 894 (io.meta_write.ready || !amo_update_meta_dup_for_err_w_valid) && 895 (io.data_write_ready_dup(errWritePort) || !update_data_dup_for_err_w_valid) && 896 (s3_s_amoalu_dup_for_err_w_valid || !amo_wait_amoalu_dup_for_err_w_valid) && 897 io.tag_write_ready_dup(errWritePort) && 898 io.wb_ready_dup(errWritePort) 899 val s3_replace_can_go_dup_for_err_w_valid = s3_req_replace_dup_for_err_w_valid && 900 (s3_coh_dup_for_err_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(errWritePort)) 901 val s3_can_go_dup_for_err_w_valid = s3_probe_can_go_dup_for_err_w_valid || 902 s3_store_can_go_dup_for_err_w_valid || 903 s3_amo_can_go_dup_for_err_w_valid || 904 s3_miss_can_go_dup_for_err_w_valid || 905 s3_replace_can_go_dup_for_err_w_valid 906 907 val s3_fire_dup_for_err_w_valid = s3_valid_dup_for_err_w_valid && s3_can_go_dup_for_err_w_valid 908 when (do_amoalu_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := true.B } 909 when (s3_fire_dup_for_err_w_valid) { s3_s_amoalu_dup_for_err_w_valid := false.B } 910 911 when (s2_fire_to_s3) { s3_valid_dup_for_err_w_valid := true.B } 912 .elsewhen (s3_fire_dup_for_err_w_valid) { s3_valid_dup_for_err_w_valid := false.B } 913 // ------------------------------------------------------------------------------------- 914 // ---------------- duplicate regs for tag_write.valid to solve fanout ----------------- 915 val s3_req_miss_dup_for_tag_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 916 val s3_req_probe_dup_for_tag_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 917 val s3_tag_match_dup_for_tag_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 918 val s3_coh_dup_for_tag_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 919 val s3_req_probe_param_dup_for_tag_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 920 val (_, _, probe_new_coh_dup_for_tag_w_valid) = s3_coh_dup_for_tag_w_valid.onProbe(s3_req_probe_param_dup_for_tag_w_valid) 921 val s3_req_source_dup_for_tag_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 922 val s3_req_cmd_dup_for_tag_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 923 val s3_req_replace_dup_for_tag_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 924 val s3_hit_coh_dup_for_tag_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 925 val s3_new_hit_coh_dup_for_tag_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 926 927 val miss_update_meta_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid 928 val probe_update_meta_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && s3_tag_match_dup_for_tag_w_valid && s3_coh_dup_for_tag_w_valid =/= probe_new_coh_dup_for_tag_w_valid 929 val store_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && 930 !s3_req_probe_dup_for_tag_w_valid && 931 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 932 val amo_update_meta_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 933 !s3_req_probe_dup_for_tag_w_valid && 934 s3_hit_coh_dup_for_tag_w_valid =/= s3_new_hit_coh_dup_for_tag_w_valid 935 val update_meta_dup_for_tag_w_valid = ( 936 miss_update_meta_dup_for_tag_w_valid || 937 probe_update_meta_dup_for_tag_w_valid || 938 store_update_meta_dup_for_tag_w_valid || 939 amo_update_meta_dup_for_tag_w_valid 940 ) && !s3_req_replace_dup_for_tag_w_valid 941 942 val s3_valid_dup_for_tag_w_valid = RegInit(false.B) 943 val s3_amo_hit_dup_for_tag_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 944 val s3_s_amoalu_dup_for_tag_w_valid = RegInit(false.B) 945 val amo_wait_amoalu_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && 946 s3_req_cmd_dup_for_tag_w_valid =/= M_XLR && 947 s3_req_cmd_dup_for_tag_w_valid =/= M_XSC 948 val do_amoalu_dup_for_tag_w_valid = amo_wait_amoalu_dup_for_tag_w_valid && s3_valid_dup_for_tag_w_valid && !s3_s_amoalu_dup_for_tag_w_valid 949 950 val s3_store_hit_dup_for_tag_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 951 val s3_req_addr_dup_for_tag_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 952 val s3_can_do_amo_dup_for_tag_w_valid = (s3_req_miss_dup_for_tag_w_valid && !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U) || 953 s3_amo_hit_dup_for_tag_w_valid 954 955 val s3_lr_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XLR 956 val s3_sc_dup_for_tag_w_valid = !s3_req_probe_dup_for_tag_w_valid && s3_req_source_dup_for_tag_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_tag_w_valid === M_XSC 957 val lrsc_addr_dup_for_tag_w_valid = Reg(UInt()) 958 val lrsc_count_dup_for_tag_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 959 960 when (s3_valid_dup_for_tag_w_valid && (s3_lr_dup_for_tag_w_valid || s3_sc_dup_for_tag_w_valid)) { 961 when (s3_can_do_amo_dup_for_tag_w_valid && s3_lr_dup_for_tag_w_valid) { 962 lrsc_count_dup_for_tag_w_valid := (LRSCCycles - 1).U 963 lrsc_addr_dup_for_tag_w_valid := get_block_addr(s3_req_addr_dup_for_tag_w_valid) 964 }.otherwise { 965 lrsc_count_dup_for_tag_w_valid := 0.U 966 } 967 }.elsewhen (io.invalid_resv_set) { 968 lrsc_count_dup_for_tag_w_valid := 0.U 969 }.elsewhen (lrsc_count_dup_for_tag_w_valid > 0.U) { 970 lrsc_count_dup_for_tag_w_valid := lrsc_count_dup_for_tag_w_valid - 1.U 971 } 972 973 val lrsc_valid_dup_for_tag_w_valid = lrsc_count_dup_for_tag_w_valid > LRSCBackOff.U 974 val s3_lrsc_addr_match_dup_for_tag_w_valid = lrsc_valid_dup_for_tag_w_valid && lrsc_addr_dup_for_tag_w_valid === get_block_addr(s3_req_addr_dup_for_tag_w_valid) 975 val s3_sc_fail_dup_for_tag_w_valid = s3_sc_dup_for_tag_w_valid && !s3_lrsc_addr_match_dup_for_tag_w_valid 976 val s3_can_do_amo_write_dup_for_tag_w_valid = s3_can_do_amo_dup_for_tag_w_valid && isWrite(s3_req_cmd_dup_for_tag_w_valid) && !s3_sc_fail_dup_for_tag_w_valid 977 val update_data_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid || s3_store_hit_dup_for_tag_w_valid || s3_can_do_amo_write_dup_for_tag_w_valid 978 979 val s3_probe_can_go_dup_for_tag_w_valid = s3_req_probe_dup_for_tag_w_valid && 980 io.wb_ready_dup(tagWritePort) && 981 (io.meta_write.ready || !probe_update_meta_dup_for_tag_w_valid) 982 val s3_store_can_go_dup_for_tag_w_valid = s3_req_source_dup_for_tag_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_tag_w_valid && 983 (io.meta_write.ready || !store_update_meta_dup_for_tag_w_valid) && 984 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && !s3_req_miss_dup_for_tag_w_valid 985 val s3_amo_can_go_dup_for_tag_w_valid = s3_amo_hit_dup_for_tag_w_valid && 986 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 987 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 988 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) 989 val s3_miss_can_go_dup_for_tag_w_valid = s3_req_miss_dup_for_tag_w_valid && 990 (io.meta_write.ready || !amo_update_meta_dup_for_tag_w_valid) && 991 (io.data_write_ready_dup(tagWritePort) || !update_data_dup_for_tag_w_valid) && 992 (s3_s_amoalu_dup_for_tag_w_valid || !amo_wait_amoalu_dup_for_tag_w_valid) && 993 io.tag_write_ready_dup(tagWritePort) && 994 io.wb_ready_dup(tagWritePort) 995 val s3_replace_can_go_dup_for_tag_w_valid = s3_req_replace_dup_for_tag_w_valid && 996 (s3_coh_dup_for_tag_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(tagWritePort)) 997 val s3_can_go_dup_for_tag_w_valid = s3_probe_can_go_dup_for_tag_w_valid || 998 s3_store_can_go_dup_for_tag_w_valid || 999 s3_amo_can_go_dup_for_tag_w_valid || 1000 s3_miss_can_go_dup_for_tag_w_valid || 1001 s3_replace_can_go_dup_for_tag_w_valid 1002 1003 val s3_fire_dup_for_tag_w_valid = s3_valid_dup_for_tag_w_valid && s3_can_go_dup_for_tag_w_valid 1004 when (do_amoalu_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := true.B } 1005 when (s3_fire_dup_for_tag_w_valid) { s3_s_amoalu_dup_for_tag_w_valid := false.B } 1006 1007 when (s2_fire_to_s3) { s3_valid_dup_for_tag_w_valid := true.B } 1008 .elsewhen (s3_fire_dup_for_tag_w_valid) { s3_valid_dup_for_tag_w_valid := false.B } 1009 // ------------------------------------------------------------------------------------- 1010 // ---------------- duplicate regs for data_write.valid to solve fanout ---------------- 1011 val s3_req_miss_dup_for_data_w_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1012 val s3_req_probe_dup_for_data_w_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1013 val s3_tag_match_dup_for_data_w_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1014 val s3_coh_dup_for_data_w_valid = RegEnable(s2_coh, s2_fire_to_s3) 1015 val s3_req_probe_param_dup_for_data_w_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1016 val (_, _, probe_new_coh_dup_for_data_w_valid) = s3_coh_dup_for_data_w_valid.onProbe(s3_req_probe_param_dup_for_data_w_valid) 1017 val s3_req_source_dup_for_data_w_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1018 val s3_req_cmd_dup_for_data_w_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1019 val s3_req_replace_dup_for_data_w_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1020 val s3_hit_coh_dup_for_data_w_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1021 val s3_new_hit_coh_dup_for_data_w_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1022 1023 val miss_update_meta_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid 1024 val probe_update_meta_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && s3_tag_match_dup_for_data_w_valid && s3_coh_dup_for_data_w_valid =/= probe_new_coh_dup_for_data_w_valid 1025 val store_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && 1026 !s3_req_probe_dup_for_data_w_valid && 1027 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1028 val amo_update_meta_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1029 !s3_req_probe_dup_for_data_w_valid && 1030 s3_hit_coh_dup_for_data_w_valid =/= s3_new_hit_coh_dup_for_data_w_valid 1031 val update_meta_dup_for_data_w_valid = ( 1032 miss_update_meta_dup_for_data_w_valid || 1033 probe_update_meta_dup_for_data_w_valid || 1034 store_update_meta_dup_for_data_w_valid || 1035 amo_update_meta_dup_for_data_w_valid 1036 ) && !s3_req_replace_dup_for_data_w_valid 1037 1038 val s3_valid_dup_for_data_w_valid = RegInit(false.B) 1039 val s3_amo_hit_dup_for_data_w_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1040 val s3_s_amoalu_dup_for_data_w_valid = RegInit(false.B) 1041 val amo_wait_amoalu_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && 1042 s3_req_cmd_dup_for_data_w_valid =/= M_XLR && 1043 s3_req_cmd_dup_for_data_w_valid =/= M_XSC 1044 val do_amoalu_dup_for_data_w_valid = amo_wait_amoalu_dup_for_data_w_valid && s3_valid_dup_for_data_w_valid && !s3_s_amoalu_dup_for_data_w_valid 1045 1046 val s3_store_hit_dup_for_data_w_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1047 val s3_req_addr_dup_for_data_w_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1048 val s3_can_do_amo_dup_for_data_w_valid = (s3_req_miss_dup_for_data_w_valid && !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U) || 1049 s3_amo_hit_dup_for_data_w_valid 1050 1051 val s3_lr_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XLR 1052 val s3_sc_dup_for_data_w_valid = !s3_req_probe_dup_for_data_w_valid && s3_req_source_dup_for_data_w_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_valid === M_XSC 1053 val lrsc_addr_dup_for_data_w_valid = Reg(UInt()) 1054 val lrsc_count_dup_for_data_w_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1055 1056 when (s3_valid_dup_for_data_w_valid && (s3_lr_dup_for_data_w_valid || s3_sc_dup_for_data_w_valid)) { 1057 when (s3_can_do_amo_dup_for_data_w_valid && s3_lr_dup_for_data_w_valid) { 1058 lrsc_count_dup_for_data_w_valid := (LRSCCycles - 1).U 1059 lrsc_addr_dup_for_data_w_valid := get_block_addr(s3_req_addr_dup_for_data_w_valid) 1060 }.otherwise { 1061 lrsc_count_dup_for_data_w_valid := 0.U 1062 } 1063 }.elsewhen (io.invalid_resv_set) { 1064 lrsc_count_dup_for_data_w_valid := 0.U 1065 }.elsewhen (lrsc_count_dup_for_data_w_valid > 0.U) { 1066 lrsc_count_dup_for_data_w_valid := lrsc_count_dup_for_data_w_valid - 1.U 1067 } 1068 1069 val lrsc_valid_dup_for_data_w_valid = lrsc_count_dup_for_data_w_valid > LRSCBackOff.U 1070 val s3_lrsc_addr_match_dup_for_data_w_valid = lrsc_valid_dup_for_data_w_valid && lrsc_addr_dup_for_data_w_valid === get_block_addr(s3_req_addr_dup_for_data_w_valid) 1071 val s3_sc_fail_dup_for_data_w_valid = s3_sc_dup_for_data_w_valid && !s3_lrsc_addr_match_dup_for_data_w_valid 1072 val s3_can_do_amo_write_dup_for_data_w_valid = s3_can_do_amo_dup_for_data_w_valid && isWrite(s3_req_cmd_dup_for_data_w_valid) && !s3_sc_fail_dup_for_data_w_valid 1073 val update_data_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid || s3_store_hit_dup_for_data_w_valid || s3_can_do_amo_write_dup_for_data_w_valid 1074 1075 val s3_probe_can_go_dup_for_data_w_valid = s3_req_probe_dup_for_data_w_valid && 1076 io.wb_ready_dup(dataWritePort) && 1077 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_valid) 1078 val s3_store_can_go_dup_for_data_w_valid = s3_req_source_dup_for_data_w_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_valid && 1079 (io.meta_write.ready || !store_update_meta_dup_for_data_w_valid) && 1080 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && !s3_req_miss_dup_for_data_w_valid 1081 val s3_amo_can_go_dup_for_data_w_valid = s3_amo_hit_dup_for_data_w_valid && 1082 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1083 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1084 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) 1085 val s3_miss_can_go_dup_for_data_w_valid = s3_req_miss_dup_for_data_w_valid && 1086 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_valid) && 1087 (io.data_write_ready_dup(dataWritePort) || !update_data_dup_for_data_w_valid) && 1088 (s3_s_amoalu_dup_for_data_w_valid || !amo_wait_amoalu_dup_for_data_w_valid) && 1089 io.tag_write_ready_dup(dataWritePort) && 1090 io.wb_ready_dup(dataWritePort) 1091 val s3_replace_can_go_dup_for_data_w_valid = s3_req_replace_dup_for_data_w_valid && 1092 (s3_coh_dup_for_data_w_valid.state === ClientStates.Nothing || io.wb_ready_dup(dataWritePort)) 1093 val s3_can_go_dup_for_data_w_valid = s3_probe_can_go_dup_for_data_w_valid || 1094 s3_store_can_go_dup_for_data_w_valid || 1095 s3_amo_can_go_dup_for_data_w_valid || 1096 s3_miss_can_go_dup_for_data_w_valid || 1097 s3_replace_can_go_dup_for_data_w_valid 1098 val s3_update_data_cango_dup_for_data_w_valid = s3_store_can_go_dup_for_data_w_valid || s3_amo_can_go_dup_for_data_w_valid || s3_miss_can_go_dup_for_data_w_valid 1099 1100 val s3_fire_dup_for_data_w_valid = s3_valid_dup_for_data_w_valid && s3_can_go_dup_for_data_w_valid 1101 when (do_amoalu_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := true.B } 1102 when (s3_fire_dup_for_data_w_valid) { s3_s_amoalu_dup_for_data_w_valid := false.B } 1103 1104 val s3_banked_store_wmask_dup_for_data_w_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1105 val s3_req_word_idx_dup_for_data_w_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1106 val banked_wmask = Mux( 1107 s3_req_miss_dup_for_data_w_valid, 1108 banked_full_wmask, 1109 Mux( 1110 s3_store_hit_dup_for_data_w_valid, 1111 s3_banked_store_wmask_dup_for_data_w_valid, 1112 Mux( 1113 s3_can_do_amo_write_dup_for_data_w_valid, 1114 UIntToOH(s3_req_word_idx_dup_for_data_w_valid), 1115 banked_none_wmask 1116 ) 1117 ) 1118 ) 1119 assert(!(s3_valid && banked_wmask.orR && !update_data)) 1120 1121 val s3_sc_data_merged_dup_for_data_w_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1122 val s3_req_amo_data_dup_for_data_w_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1123 val s3_req_amo_mask_dup_for_data_w_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1124 for (i <- 0 until DCacheBanks) { 1125 val old_data = s3_store_data_merged(i) 1126 s3_sc_data_merged_dup_for_data_w_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_data_w_valid, 1127 Mux( 1128 s3_req_word_idx_dup_for_data_w_valid === i.U && !s3_sc_fail_dup_for_data_w_valid, 1129 s3_req_amo_mask_dup_for_data_w_valid, 1130 0.U(wordBytes.W) 1131 ) 1132 ) 1133 } 1134 1135 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_valid := true.B } 1136 .elsewhen (s3_fire_dup_for_data_w_valid) { s3_valid_dup_for_data_w_valid := false.B } 1137 1138 val s3_valid_dup_for_data_w_bank = RegInit(VecInit(Seq.fill(DCacheBanks)(false.B))) // TODO 1139 val data_write_ready_dup_for_data_w_bank = io.data_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1140 val tag_write_ready_dup_for_data_w_bank = io.tag_write_ready_dup.drop(dataWritePort).take(DCacheBanks) 1141 val wb_ready_dup_for_data_w_bank = io.wb_ready_dup.drop(dataWritePort).take(DCacheBanks) 1142 for (i <- 0 until DCacheBanks) { 1143 val s3_req_miss_dup_for_data_w_bank = RegEnable(s2_req.miss, s2_fire_to_s3) 1144 val s3_req_probe_dup_for_data_w_bank = RegEnable(s2_req.probe, s2_fire_to_s3) 1145 val s3_tag_match_dup_for_data_w_bank = RegEnable(s2_tag_match, s2_fire_to_s3) 1146 val s3_coh_dup_for_data_w_bank = RegEnable(s2_coh, s2_fire_to_s3) 1147 val s3_req_probe_param_dup_for_data_w_bank = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1148 val (_, _, probe_new_coh_dup_for_data_w_bank) = s3_coh_dup_for_data_w_bank.onProbe(s3_req_probe_param_dup_for_data_w_bank) 1149 val s3_req_source_dup_for_data_w_bank = RegEnable(s2_req.source, s2_fire_to_s3) 1150 val s3_req_cmd_dup_for_data_w_bank = RegEnable(s2_req.cmd, s2_fire_to_s3) 1151 val s3_req_replace_dup_for_data_w_bank = RegEnable(s2_req.replace, s2_fire_to_s3) 1152 val s3_hit_coh_dup_for_data_w_bank = RegEnable(s2_hit_coh, s2_fire_to_s3) 1153 val s3_new_hit_coh_dup_for_data_w_bank = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1154 1155 val miss_update_meta_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank 1156 val probe_update_meta_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && s3_tag_match_dup_for_data_w_bank && s3_coh_dup_for_data_w_bank =/= probe_new_coh_dup_for_data_w_bank 1157 val store_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && 1158 !s3_req_probe_dup_for_data_w_bank && 1159 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1160 val amo_update_meta_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1161 !s3_req_probe_dup_for_data_w_bank && 1162 s3_hit_coh_dup_for_data_w_bank =/= s3_new_hit_coh_dup_for_data_w_bank 1163 val update_meta_dup_for_data_w_bank = ( 1164 miss_update_meta_dup_for_data_w_bank || 1165 probe_update_meta_dup_for_data_w_bank || 1166 store_update_meta_dup_for_data_w_bank || 1167 amo_update_meta_dup_for_data_w_bank 1168 ) && !s3_req_replace_dup_for_data_w_bank 1169 1170 val s3_amo_hit_dup_for_data_w_bank = RegEnable(s2_amo_hit, s2_fire_to_s3) 1171 val s3_s_amoalu_dup_for_data_w_bank = RegInit(false.B) 1172 val amo_wait_amoalu_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && 1173 s3_req_cmd_dup_for_data_w_bank =/= M_XLR && 1174 s3_req_cmd_dup_for_data_w_bank =/= M_XSC 1175 val do_amoalu_dup_for_data_w_bank = amo_wait_amoalu_dup_for_data_w_bank && s3_valid_dup_for_data_w_bank(i) && !s3_s_amoalu_dup_for_data_w_bank 1176 1177 val s3_store_hit_dup_for_data_w_bank = RegEnable(s2_store_hit, s2_fire_to_s3) 1178 val s3_req_addr_dup_for_data_w_bank = RegEnable(s2_req.addr, s2_fire_to_s3) 1179 val s3_can_do_amo_dup_for_data_w_bank = (s3_req_miss_dup_for_data_w_bank && !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U) || 1180 s3_amo_hit_dup_for_data_w_bank 1181 1182 val s3_lr_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XLR 1183 val s3_sc_dup_for_data_w_bank = !s3_req_probe_dup_for_data_w_bank && s3_req_source_dup_for_data_w_bank === AMO_SOURCE.U && s3_req_cmd_dup_for_data_w_bank === M_XSC 1184 val lrsc_addr_dup_for_data_w_bank = Reg(UInt()) 1185 val lrsc_count_dup_for_data_w_bank = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1186 1187 when (s3_valid_dup_for_data_w_bank(i) && (s3_lr_dup_for_data_w_bank || s3_sc_dup_for_data_w_bank)) { 1188 when (s3_can_do_amo_dup_for_data_w_bank && s3_lr_dup_for_data_w_bank) { 1189 lrsc_count_dup_for_data_w_bank := (LRSCCycles - 1).U 1190 lrsc_addr_dup_for_data_w_bank := get_block_addr(s3_req_addr_dup_for_data_w_bank) 1191 }.otherwise { 1192 lrsc_count_dup_for_data_w_bank := 0.U 1193 } 1194 }.elsewhen (io.invalid_resv_set) { 1195 lrsc_count_dup_for_data_w_bank := 0.U 1196 }.elsewhen (lrsc_count_dup_for_data_w_bank > 0.U) { 1197 lrsc_count_dup_for_data_w_bank := lrsc_count_dup_for_data_w_bank - 1.U 1198 } 1199 1200 val lrsc_valid_dup_for_data_w_bank = lrsc_count_dup_for_data_w_bank > LRSCBackOff.U 1201 val s3_lrsc_addr_match_dup_for_data_w_bank = lrsc_valid_dup_for_data_w_bank && lrsc_addr_dup_for_data_w_bank === get_block_addr(s3_req_addr_dup_for_data_w_bank) 1202 val s3_sc_fail_dup_for_data_w_bank = s3_sc_dup_for_data_w_bank && !s3_lrsc_addr_match_dup_for_data_w_bank 1203 val s3_can_do_amo_write_dup_for_data_w_bank = s3_can_do_amo_dup_for_data_w_bank && isWrite(s3_req_cmd_dup_for_data_w_bank) && !s3_sc_fail_dup_for_data_w_bank 1204 val update_data_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank || s3_store_hit_dup_for_data_w_bank || s3_can_do_amo_write_dup_for_data_w_bank 1205 1206 val s3_probe_can_go_dup_for_data_w_bank = s3_req_probe_dup_for_data_w_bank && 1207 wb_ready_dup_for_data_w_bank(i) && 1208 (io.meta_write.ready || !probe_update_meta_dup_for_data_w_bank) 1209 val s3_store_can_go_dup_for_data_w_bank = s3_req_source_dup_for_data_w_bank === STORE_SOURCE.U && !s3_req_probe_dup_for_data_w_bank && 1210 (io.meta_write.ready || !store_update_meta_dup_for_data_w_bank) && 1211 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && !s3_req_miss_dup_for_data_w_bank 1212 val s3_amo_can_go_dup_for_data_w_bank = s3_amo_hit_dup_for_data_w_bank && 1213 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1214 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1215 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) 1216 val s3_miss_can_go_dup_for_data_w_bank = s3_req_miss_dup_for_data_w_bank && 1217 (io.meta_write.ready || !amo_update_meta_dup_for_data_w_bank) && 1218 (data_write_ready_dup_for_data_w_bank(i) || !update_data_dup_for_data_w_bank) && 1219 (s3_s_amoalu_dup_for_data_w_bank || !amo_wait_amoalu_dup_for_data_w_bank) && 1220 tag_write_ready_dup_for_data_w_bank(i) && 1221 wb_ready_dup_for_data_w_bank(i) 1222 wb_ready_dup_for_data_w_bank(i) 1223 val s3_replace_can_go_dup_for_data_w_bank = s3_req_replace_dup_for_data_w_bank && 1224 (s3_coh_dup_for_data_w_bank.state === ClientStates.Nothing || wb_ready_dup_for_data_w_bank(i)) 1225 val s3_can_go_dup_for_data_w_bank = s3_probe_can_go_dup_for_data_w_bank || 1226 s3_store_can_go_dup_for_data_w_bank || 1227 s3_amo_can_go_dup_for_data_w_bank || 1228 s3_miss_can_go_dup_for_data_w_bank || 1229 s3_replace_can_go_dup_for_data_w_bank 1230 val s3_update_data_cango_dup_for_data_w_bank = s3_store_can_go_dup_for_data_w_bank || s3_amo_can_go_dup_for_data_w_bank || s3_miss_can_go_dup_for_data_w_bank 1231 1232 val s3_fire_dup_for_data_w_bank = s3_valid_dup_for_data_w_bank(i) && s3_can_go_dup_for_data_w_bank 1233 1234 when (do_amoalu_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := true.B } 1235 when (s3_fire_dup_for_data_w_bank) { s3_s_amoalu_dup_for_data_w_bank := false.B } 1236 1237 when (s2_fire_to_s3) { s3_valid_dup_for_data_w_bank(i) := true.B } 1238 .elsewhen (s3_fire_dup_for_data_w_bank) { s3_valid_dup_for_data_w_bank(i) := false.B } 1239 1240 io.data_write_dup(i).valid := s3_valid_dup_for_data_w_bank(i) && s3_update_data_cango_dup_for_data_w_bank && update_data_dup_for_data_w_bank 1241 io.data_write_dup(i).bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1242 io.data_write_dup(i).bits.addr := RegEnable(s2_req.vaddr, s2_fire_to_s3) 1243 } 1244 // ------------------------------------------------------------------------------------- 1245 1246 // ---------------- duplicate regs for wb.valid to solve fanout ---------------- 1247 val s3_req_miss_dup_for_wb_valid = RegEnable(s2_req.miss, s2_fire_to_s3) 1248 val s3_req_probe_dup_for_wb_valid = RegEnable(s2_req.probe, s2_fire_to_s3) 1249 val s3_tag_match_dup_for_wb_valid = RegEnable(s2_tag_match, s2_fire_to_s3) 1250 val s3_coh_dup_for_wb_valid = RegEnable(s2_coh, s2_fire_to_s3) 1251 val s3_req_probe_param_dup_for_wb_valid = RegEnable(s2_req.probe_param, s2_fire_to_s3) 1252 val (_, _, probe_new_coh_dup_for_wb_valid) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1253 val s3_req_source_dup_for_wb_valid = RegEnable(s2_req.source, s2_fire_to_s3) 1254 val s3_req_cmd_dup_for_wb_valid = RegEnable(s2_req.cmd, s2_fire_to_s3) 1255 val s3_req_replace_dup_for_wb_valid = RegEnable(s2_req.replace, s2_fire_to_s3) 1256 val s3_hit_coh_dup_for_wb_valid = RegEnable(s2_hit_coh, s2_fire_to_s3) 1257 val s3_new_hit_coh_dup_for_wb_valid = RegEnable(s2_new_hit_coh, s2_fire_to_s3) 1258 1259 val miss_update_meta_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid 1260 val probe_update_meta_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && s3_tag_match_dup_for_wb_valid && s3_coh_dup_for_wb_valid =/= probe_new_coh_dup_for_wb_valid 1261 val store_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && 1262 !s3_req_probe_dup_for_wb_valid && 1263 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1264 val amo_update_meta_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1265 !s3_req_probe_dup_for_wb_valid && 1266 s3_hit_coh_dup_for_wb_valid =/= s3_new_hit_coh_dup_for_wb_valid 1267 val update_meta_dup_for_wb_valid = ( 1268 miss_update_meta_dup_for_wb_valid || 1269 probe_update_meta_dup_for_wb_valid || 1270 store_update_meta_dup_for_wb_valid || 1271 amo_update_meta_dup_for_wb_valid 1272 ) && !s3_req_replace_dup_for_wb_valid 1273 1274 val s3_valid_dup_for_wb_valid = RegInit(false.B) 1275 val s3_amo_hit_dup_for_wb_valid = RegEnable(s2_amo_hit, s2_fire_to_s3) 1276 val s3_s_amoalu_dup_for_wb_valid = RegInit(false.B) 1277 val amo_wait_amoalu_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && 1278 s3_req_cmd_dup_for_wb_valid =/= M_XLR && 1279 s3_req_cmd_dup_for_wb_valid =/= M_XSC 1280 val do_amoalu_dup_for_wb_valid = amo_wait_amoalu_dup_for_wb_valid && s3_valid_dup_for_wb_valid && !s3_s_amoalu_dup_for_wb_valid 1281 1282 val s3_store_hit_dup_for_wb_valid = RegEnable(s2_store_hit, s2_fire_to_s3) 1283 val s3_req_addr_dup_for_wb_valid = RegEnable(s2_req.addr, s2_fire_to_s3) 1284 val s3_can_do_amo_dup_for_wb_valid = (s3_req_miss_dup_for_wb_valid && !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U) || 1285 s3_amo_hit_dup_for_wb_valid 1286 1287 val s3_lr_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XLR 1288 val s3_sc_dup_for_wb_valid = !s3_req_probe_dup_for_wb_valid && s3_req_source_dup_for_wb_valid === AMO_SOURCE.U && s3_req_cmd_dup_for_wb_valid === M_XSC 1289 val lrsc_addr_dup_for_wb_valid = Reg(UInt()) 1290 val lrsc_count_dup_for_wb_valid = RegInit(0.U(log2Ceil(LRSCCycles).W)) 1291 1292 when (s3_valid_dup_for_wb_valid && (s3_lr_dup_for_wb_valid || s3_sc_dup_for_wb_valid)) { 1293 when (s3_can_do_amo_dup_for_wb_valid && s3_lr_dup_for_wb_valid) { 1294 lrsc_count_dup_for_wb_valid := (LRSCCycles - 1).U 1295 lrsc_addr_dup_for_wb_valid := get_block_addr(s3_req_addr_dup_for_wb_valid) 1296 }.otherwise { 1297 lrsc_count_dup_for_wb_valid := 0.U 1298 } 1299 }.elsewhen (io.invalid_resv_set) { 1300 lrsc_count_dup_for_wb_valid := 0.U 1301 }.elsewhen (lrsc_count_dup_for_wb_valid > 0.U) { 1302 lrsc_count_dup_for_wb_valid := lrsc_count_dup_for_wb_valid - 1.U 1303 } 1304 1305 val lrsc_valid_dup_for_wb_valid = lrsc_count_dup_for_wb_valid > LRSCBackOff.U 1306 val s3_lrsc_addr_match_dup_for_wb_valid = lrsc_valid_dup_for_wb_valid && lrsc_addr_dup_for_wb_valid === get_block_addr(s3_req_addr_dup_for_wb_valid) 1307 val s3_sc_fail_dup_for_wb_valid = s3_sc_dup_for_wb_valid && !s3_lrsc_addr_match_dup_for_wb_valid 1308 val s3_can_do_amo_write_dup_for_wb_valid = s3_can_do_amo_dup_for_wb_valid && isWrite(s3_req_cmd_dup_for_wb_valid) && !s3_sc_fail_dup_for_wb_valid 1309 val update_data_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid || s3_store_hit_dup_for_wb_valid || s3_can_do_amo_write_dup_for_wb_valid 1310 1311 val s3_probe_can_go_dup_for_wb_valid = s3_req_probe_dup_for_wb_valid && 1312 io.wb_ready_dup(wbPort) && 1313 (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) 1314 val s3_store_can_go_dup_for_wb_valid = s3_req_source_dup_for_wb_valid === STORE_SOURCE.U && !s3_req_probe_dup_for_wb_valid && 1315 (io.meta_write.ready || !store_update_meta_dup_for_wb_valid) && 1316 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && !s3_req_miss_dup_for_wb_valid 1317 val s3_amo_can_go_dup_for_wb_valid = s3_amo_hit_dup_for_wb_valid && 1318 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1319 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1320 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) 1321 val s3_miss_can_go_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && 1322 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1323 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1324 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1325 io.tag_write_ready_dup(wbPort) && 1326 io.wb_ready_dup(wbPort) 1327 val s3_replace_can_go_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && 1328 (s3_coh_dup_for_wb_valid.state === ClientStates.Nothing || io.wb_ready_dup(wbPort)) 1329 val s3_can_go_dup_for_wb_valid = s3_probe_can_go_dup_for_wb_valid || 1330 s3_store_can_go_dup_for_wb_valid || 1331 s3_amo_can_go_dup_for_wb_valid || 1332 s3_miss_can_go_dup_for_wb_valid || 1333 s3_replace_can_go_dup_for_wb_valid 1334 val s3_update_data_cango_dup_for_wb_valid = s3_store_can_go_dup_for_wb_valid || s3_amo_can_go_dup_for_wb_valid || s3_miss_can_go_dup_for_wb_valid 1335 1336 val s3_fire_dup_for_wb_valid = s3_valid_dup_for_wb_valid && s3_can_go_dup_for_wb_valid 1337 when (do_amoalu_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := true.B } 1338 when (s3_fire_dup_for_wb_valid) { s3_s_amoalu_dup_for_wb_valid := false.B } 1339 1340 val s3_banked_store_wmask_dup_for_wb_valid = RegEnable(s2_banked_store_wmask, s2_fire_to_s3) 1341 val s3_req_word_idx_dup_for_wb_valid = RegEnable(s2_req.word_idx, s2_fire_to_s3) 1342 val s3_replace_nothing_dup_for_wb_valid = s3_req_replace_dup_for_wb_valid && s3_coh_dup_for_wb_valid.state === ClientStates.Nothing 1343 1344 val s3_sc_data_merged_dup_for_wb_valid = Wire(Vec(DCacheBanks, UInt(DCacheSRAMRowBits.W))) 1345 val s3_req_amo_data_dup_for_wb_valid = RegEnable(s2_req.amo_data, s2_fire_to_s3) 1346 val s3_req_amo_mask_dup_for_wb_valid = RegEnable(s2_req.amo_mask, s2_fire_to_s3) 1347 for (i <- 0 until DCacheBanks) { 1348 val old_data = s3_store_data_merged(i) 1349 s3_sc_data_merged_dup_for_wb_valid(i) := mergePutData(old_data, s3_req_amo_data_dup_for_wb_valid, 1350 Mux( 1351 s3_req_word_idx_dup_for_wb_valid === i.U && !s3_sc_fail_dup_for_wb_valid, 1352 s3_req_amo_mask_dup_for_wb_valid, 1353 0.U(wordBytes.W) 1354 ) 1355 ) 1356 } 1357 1358 val s3_need_replacement_dup_for_wb_valid = RegEnable(s2_need_replacement, s2_fire_to_s3) 1359 val miss_wb_dup_for_wb_valid = s3_req_miss_dup_for_wb_valid && s3_need_replacement_dup_for_wb_valid && 1360 s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1361 val need_wb_dup_for_wb_valid = miss_wb_dup_for_wb_valid || s3_req_probe_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1362 1363 val s3_tag_dup_for_wb_valid = RegEnable(s2_tag, s2_fire_to_s3) 1364 1365 val (_, probe_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onProbe(s3_req_probe_param_dup_for_wb_valid) 1366 val (_, miss_shrink_param_dup_for_wb_valid, _) = s3_coh_dup_for_wb_valid.onCacheControl(M_FLUSH) 1367 val writeback_param_dup_for_wb_valid = Mux( 1368 s3_req_probe_dup_for_wb_valid, 1369 probe_shrink_param_dup_for_wb_valid, 1370 miss_shrink_param_dup_for_wb_valid 1371 ) 1372 val writeback_data_dup_for_wb_valid = if (dcacheParameters.alwaysReleaseData) { 1373 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || 1374 s3_coh_dup_for_wb_valid === ClientStates.Dirty || (miss_wb_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid) && s3_coh_dup_for_wb_valid.state =/= ClientStates.Nothing 1375 } else { 1376 s3_tag_match_dup_for_wb_valid && s3_req_probe_dup_for_wb_valid && RegEnable(s2_req.probe_need_data, s2_fire_to_s3) || s3_coh_dup_for_wb_valid === ClientStates.Dirty 1377 } 1378 1379 when (s2_fire_to_s3) { s3_valid_dup_for_wb_valid := true.B } 1380 .elsewhen (s3_fire_dup_for_wb_valid) { s3_valid_dup_for_wb_valid := false.B } 1381 1382 // ------------------------------------------------------------------------------------- 1383 1384 val s3_fire = s3_valid_dup(4) && s3_can_go 1385 when (s2_fire_to_s3) { 1386 s3_valid := true.B 1387 s3_valid_dup.foreach(_ := true.B) 1388 s3_valid_dup_for_status.foreach(_ := true.B) 1389 }.elsewhen (s3_fire) { 1390 s3_valid := false.B 1391 s3_valid_dup.foreach(_ := false.B) 1392 s3_valid_dup_for_status.foreach(_ := false.B) 1393 } 1394 s3_ready := !s3_valid_dup(5) || s3_can_go 1395 s3_s0_set_conflict := s3_valid_dup(6) && s3_idx_dup(0) === s0_idx 1396 s3_s0_set_conflict_store := s3_valid_dup(7) && s3_idx_dup(1) === store_idx 1397 //assert(RegNext(!s3_valid || !(s3_req_source_dup_2 === STORE_SOURCE.U && !s3_req.probe) || s3_hit)) // miss store should never come to s3 ,fixed(reserve) 1398 1399 when(s3_fire) { 1400 s3_s_amoalu := false.B 1401 s3_s_amoalu_dup.foreach(_ := false.B) 1402 } 1403 1404 req.ready := s0_can_go 1405 1406 io.meta_read.valid := req.valid && s1_ready && !set_conflict 1407 io.meta_read.bits.idx := get_idx(s0_req.vaddr) 1408 io.meta_read.bits.way_en := Mux(s0_req.replace, s0_req.replace_way_en, ~0.U(nWays.W)) 1409 1410 io.tag_read.valid := req.valid && s1_ready && !set_conflict && !s0_req.replace 1411 io.tag_read.bits.idx := get_idx(s0_req.vaddr) 1412 io.tag_read.bits.way_en := ~0.U(nWays.W) 1413 1414 io.data_read_intend := s1_valid_dup(3) && s1_need_data 1415 io.data_readline.valid := s1_valid_dup(4) && s1_need_data 1416 io.data_readline.bits.rmask := s1_banked_rmask 1417 io.data_readline.bits.way_en := s1_way_en 1418 io.data_readline.bits.addr := s1_req_vaddr_dup_for_data_read 1419 1420 io.miss_req.valid := s2_valid_dup(4) && s2_can_go_to_mq_dup(0) 1421 val miss_req = io.miss_req.bits 1422 miss_req := DontCare 1423 miss_req.source := s2_req.source 1424 miss_req.pf_source := L1_HW_PREFETCH_NULL 1425 miss_req.cmd := s2_req.cmd 1426 miss_req.addr := s2_req.addr 1427 miss_req.vaddr := s2_req_vaddr_dup_for_miss_req 1428 miss_req.store_data := s2_req.store_data 1429 miss_req.store_mask := s2_req.store_mask 1430 miss_req.word_idx := s2_req.word_idx 1431 miss_req.amo_data := s2_req.amo_data 1432 miss_req.amo_mask := s2_req.amo_mask 1433 miss_req.req_coh := s2_hit_coh 1434 miss_req.id := s2_req.id 1435 miss_req.cancel := false.B 1436 miss_req.pc := DontCare 1437 miss_req.full_overwrite := s2_req.isStore && s2_req.store_mask.andR 1438 1439 io.store_replay_resp.valid := s2_valid_dup(5) && s2_can_go_to_mq_dup(1) && replay && s2_req.isStore 1440 io.store_replay_resp.bits.data := DontCare 1441 io.store_replay_resp.bits.miss := true.B 1442 io.store_replay_resp.bits.replay := true.B 1443 io.store_replay_resp.bits.id := s2_req.id 1444 1445 io.store_hit_resp.valid := s3_valid_dup(8) && (s3_store_can_go || (s3_miss_can_go && s3_req.isStore)) 1446 io.store_hit_resp.bits.data := DontCare 1447 io.store_hit_resp.bits.miss := false.B 1448 io.store_hit_resp.bits.replay := false.B 1449 io.store_hit_resp.bits.id := s3_req.id 1450 1451 io.release_update.valid := s3_valid_dup(9) && (s3_store_can_go || s3_amo_can_go) && s3_hit && update_data 1452 io.release_update.bits.addr := s3_req_addr_dup(3) 1453 io.release_update.bits.mask := Mux(s3_store_hit_dup(1), s3_banked_store_wmask, banked_amo_wmask) 1454 io.release_update.bits.data := Mux( 1455 amo_wait_amoalu, 1456 s3_amo_data_merged_reg, 1457 Mux( 1458 s3_sc, 1459 s3_sc_data_merged, 1460 s3_store_data_merged 1461 ) 1462 ).asUInt 1463 1464 val atomic_hit_resp = Wire(new MainPipeResp) 1465 atomic_hit_resp.source := s3_req.source 1466 atomic_hit_resp.data := Mux(s3_sc, s3_sc_resp, s3_data_word) 1467 atomic_hit_resp.miss := false.B 1468 atomic_hit_resp.miss_id := s3_req.miss_id 1469 atomic_hit_resp.error := s3_error 1470 atomic_hit_resp.replay := false.B 1471 atomic_hit_resp.ack_miss_queue := s3_req_miss_dup(5) 1472 atomic_hit_resp.id := lrsc_valid_dup(2) 1473 val atomic_replay_resp = Wire(new MainPipeResp) 1474 atomic_replay_resp.source := s2_req.source 1475 atomic_replay_resp.data := DontCare 1476 atomic_replay_resp.miss := true.B 1477 atomic_replay_resp.miss_id := DontCare 1478 atomic_replay_resp.error := false.B 1479 atomic_replay_resp.replay := true.B 1480 atomic_replay_resp.ack_miss_queue := false.B 1481 atomic_replay_resp.id := DontCare 1482 1483 val atomic_replay_resp_valid = s2_valid_dup(6) && s2_can_go_to_mq_dup(2) && replay && (s2_req.isAMO || s2_req.miss) 1484 val atomic_hit_resp_valid = s3_valid_dup(10) && (s3_amo_can_go || s3_miss_can_go && (s3_req.isAMO || s3_req.miss)) 1485 1486 io.atomic_resp.valid := atomic_replay_resp_valid || atomic_hit_resp_valid 1487 io.atomic_resp.bits := Mux(atomic_replay_resp_valid, atomic_replay_resp, atomic_hit_resp) 1488 1489 // io.replace_resp.valid := s3_fire && s3_req_replace_dup(3) 1490 // io.replace_resp.bits := s3_req.miss_id 1491 1492 io.meta_write.valid := s3_fire_dup_for_meta_w_valid && update_meta_dup_for_meta_w_valid 1493 io.meta_write.bits.idx := s3_idx_dup(2) 1494 io.meta_write.bits.way_en := s3_way_en_dup(0) 1495 io.meta_write.bits.meta.coh := new_coh 1496 1497 io.error_flag_write.valid := s3_fire_dup_for_err_w_valid && update_meta_dup_for_err_w_valid && s3_l2_error 1498 io.error_flag_write.bits.idx := s3_idx_dup(3) 1499 io.error_flag_write.bits.way_en := s3_way_en_dup(1) 1500 io.error_flag_write.bits.flag := s3_l2_error 1501 1502 // if we use (prefetch_flag && meta =/= ClientStates.Nothing) for prefetch check 1503 // prefetch_flag_write can be omited 1504 io.prefetch_flag_write.valid := s3_fire_dup_for_meta_w_valid && s3_req.miss 1505 io.prefetch_flag_write.bits.idx := s3_idx_dup(3) 1506 io.prefetch_flag_write.bits.way_en := s3_way_en_dup(1) 1507 io.prefetch_flag_write.bits.source := s3_req.pf_source 1508 1509 // regenerate repl_way & repl_coh 1510 io.bloom_filter_query.set.valid := s2_fire_to_s3 && s2_req.miss && !isFromL1Prefetch(s2_repl_pf) && s2_repl_coh.isValid() && isFromL1Prefetch(s2_req.pf_source) 1511 io.bloom_filter_query.set.bits.addr := io.bloom_filter_query.set.bits.get_addr(Cat(s2_repl_tag, get_untag(s2_req.vaddr))) // the evict block address 1512 1513 io.bloom_filter_query.clr.valid := s3_fire && isFromL1Prefetch(s3_req.pf_source) 1514 io.bloom_filter_query.clr.bits.addr := io.bloom_filter_query.clr.bits.get_addr(s3_req.addr) 1515 1516 XSPerfAccumulate("mainpipe_update_prefetchArray", io.prefetch_flag_write.valid) 1517 XSPerfAccumulate("mainpipe_s2_miss_req", s2_valid && s2_req.miss) 1518 XSPerfAccumulate("mainpipe_s2_block_penalty", s2_valid && s2_req.miss && !io.refill_info.valid) 1519 XSPerfAccumulate("mainpipe_s2_missqueue_replay", s2_valid && s2_can_go_to_mq_replay) 1520 XSPerfAccumulate("mainpipe_slot_conflict_1_2", (s1_idx === s2_idx && s1_way_en === s2_way_en && s1_req.miss && s2_req.miss && s1_valid && s2_valid )) 1521 XSPerfAccumulate("mainpipe_slot_conflict_1_3", (s1_idx === s3_idx_dup_for_replace_access && s1_way_en === s3_way_en && s1_req.miss && s3_req.miss && s1_valid && s3_valid)) 1522 XSPerfAccumulate("mainpipe_slot_conflict_2_3", (s2_idx === s3_idx_dup_for_replace_access && s2_way_en === s3_way_en && s2_req.miss && s3_req.miss && s2_valid && s3_valid)) 1523 // probe / replace will not update access bit 1524 io.access_flag_write.valid := s3_fire_dup_for_meta_w_valid && !s3_req.probe && !s3_req.replace 1525 io.access_flag_write.bits.idx := s3_idx_dup(3) 1526 io.access_flag_write.bits.way_en := s3_way_en_dup(1) 1527 // io.access_flag_write.bits.flag := true.B 1528 io.access_flag_write.bits.flag :=Mux(s3_req.miss, s3_req.access, true.B) 1529 1530 io.tag_write.valid := s3_fire_dup_for_tag_w_valid && s3_req_miss_dup_for_tag_w_valid 1531 io.tag_write.bits.idx := s3_idx_dup(4) 1532 io.tag_write.bits.way_en := s3_way_en_dup(2) 1533 io.tag_write.bits.tag := get_tag(s3_req_addr_dup(4)) 1534 io.tag_write.bits.vaddr := s3_req_vaddr_dup_for_data_write 1535 1536 io.tag_write_intend := s3_req_miss_dup(7) && s3_valid_dup(11) 1537 XSPerfAccumulate("fake_tag_write_intend", io.tag_write_intend && !io.tag_write.valid) 1538 XSPerfAccumulate("mainpipe_tag_write", io.tag_write.valid) 1539 1540 assert(!RegNext(io.tag_write.valid && !io.tag_write_intend)) 1541 1542 io.data_write.valid := s3_valid_dup_for_data_w_valid && s3_update_data_cango_dup_for_data_w_valid && update_data_dup_for_data_w_valid 1543 io.data_write.bits.way_en := s3_way_en_dup(3) 1544 io.data_write.bits.addr := s3_req_vaddr_dup_for_data_write 1545 io.data_write.bits.wmask := banked_wmask 1546 io.data_write.bits.data := Mux( 1547 amo_wait_amoalu_dup_for_data_w_valid, 1548 s3_amo_data_merged_reg, 1549 Mux( 1550 s3_sc_dup_for_data_w_valid, 1551 s3_sc_data_merged_dup_for_data_w_valid, 1552 s3_store_data_merged 1553 ) 1554 ) 1555 //assert(RegNext(!io.meta_write.valid || !s3_req.replace)) 1556 assert(RegNext(!io.tag_write.valid || !s3_req.replace)) 1557 assert(RegNext(!io.data_write.valid || !s3_req.replace)) 1558 1559 io.wb.valid := s3_valid_dup_for_wb_valid && ( 1560 // replace 1561 s3_req_replace_dup_for_wb_valid && !s3_replace_nothing_dup_for_wb_valid || 1562 // probe can go to wbq 1563 s3_req_probe_dup_for_wb_valid && (io.meta_write.ready || !probe_update_meta_dup_for_wb_valid) || 1564 // amo miss can go to wbq 1565 s3_req_miss_dup_for_wb_valid && 1566 (io.meta_write.ready || !amo_update_meta_dup_for_wb_valid) && 1567 (io.data_write_ready_dup(wbPort) || !update_data_dup_for_wb_valid) && 1568 (s3_s_amoalu_dup_for_wb_valid || !amo_wait_amoalu_dup_for_wb_valid) && 1569 io.tag_write_ready_dup(wbPort) 1570 ) && need_wb_dup_for_wb_valid 1571 1572 io.wb.bits.addr := get_block_addr(Cat(s3_tag_dup_for_wb_valid, get_untag(s3_req.vaddr))) 1573 io.wb.bits.param := writeback_param_dup_for_wb_valid 1574 io.wb.bits.voluntary := s3_req_miss_dup_for_wb_valid || s3_req_replace_dup_for_wb_valid 1575 io.wb.bits.hasData := writeback_data_dup_for_wb_valid 1576 io.wb.bits.dirty := s3_coh_dup_for_wb_valid === ClientStates.Dirty 1577 io.wb.bits.data := s3_data.asUInt 1578 io.wb.bits.delay_release := s3_req_replace_dup_for_wb_valid 1579 io.wb.bits.miss_id := s3_req.miss_id 1580 1581 // update plru in main pipe s3 1582 io.replace_access.valid := GatedValidRegNext(s2_fire_to_s3) && !s3_req.probe && (s3_req.miss || ((s3_req.isAMO || s3_req.isStore) && s3_hit)) 1583 io.replace_access.bits.set := s3_idx_dup_for_replace_access 1584 io.replace_access.bits.way := OHToUInt(s3_way_en) 1585 1586 io.replace_way.set.valid := GatedValidRegNext(s0_fire) 1587 io.replace_way.set.bits := s1_idx_dup_for_replace_way 1588 io.replace_way.dmWay := s1_dmWay_dup_for_replace_way 1589 1590 // send evict hint to sms 1591 io.sms_agt_evict_req.valid := s2_valid && s2_req.miss && s2_fire_to_s3 1592 io.sms_agt_evict_req.bits.vaddr := Cat(s2_repl_tag(tagBits - 1, 2), s2_req.vaddr(13,12), 0.U((VAddrBits - tagBits).W)) 1593 1594 // TODO: consider block policy of a finer granularity 1595 io.status.s0_set.valid := req.valid 1596 io.status.s0_set.bits := get_idx(s0_req.vaddr) 1597 io.status.s1.valid := s1_valid_dup(5) 1598 io.status.s1.bits.set := s1_idx 1599 io.status.s1.bits.way_en := s1_way_en 1600 io.status.s2.valid := s2_valid_dup(7) && !s2_req_replace_dup_2 1601 io.status.s2.bits.set := s2_idx_dup_for_status 1602 io.status.s2.bits.way_en := s2_way_en 1603 io.status.s3.valid := s3_valid && !s3_req_replace_dup(7) 1604 io.status.s3.bits.set := s3_idx_dup(5) 1605 io.status.s3.bits.way_en := s3_way_en 1606 1607 for ((s, i) <- io.status_dup.zipWithIndex) { 1608 s.s1.valid := s1_valid_dup_for_status(i) 1609 s.s1.bits.set := RegEnable(get_idx(s0_req.vaddr), s0_fire) 1610 s.s1.bits.way_en := s1_way_en 1611 s.s2.valid := s2_valid_dup_for_status(i) && !RegEnable(s1_req.replace, s1_fire) 1612 s.s2.bits.set := RegEnable(get_idx(s1_req.vaddr), s1_fire) 1613 s.s2.bits.way_en := RegEnable(s1_way_en, s1_fire) 1614 s.s3.valid := s3_valid_dup_for_status(i) && !RegEnable(s2_req.replace, s2_fire_to_s3) 1615 s.s3.bits.set := RegEnable(get_idx(s2_req.vaddr), s2_fire_to_s3) 1616 s.s3.bits.way_en := RegEnable(s2_way_en, s2_fire_to_s3) 1617 } 1618 dontTouch(io.status_dup) 1619 1620 io.mainpipe_info.s2_valid := s2_valid 1621 io.mainpipe_info.s2_miss_id := s2_req.miss_id 1622 io.mainpipe_info.s2_replay_to_mq := s2_valid && s2_can_go_to_mq_replay 1623 io.mainpipe_info.s3_valid := s3_valid 1624 io.mainpipe_info.s3_miss_id := s3_req.miss_id 1625 io.mainpipe_info.s3_refill_resp := RegNext(s2_valid && s2_req.miss && s2_fire_to_s3) 1626 1627 // report error to beu and csr, 1 cycle after read data resp 1628 io.error := 0.U.asTypeOf(ValidIO(new L1CacheErrorInfo)) 1629 // report error, update error csr 1630 io.error.valid := s3_error && GatedValidRegNext(s2_fire) 1631 // only tag_error and data_error will be reported to beu 1632 // l2_error should not be reported (l2 will report that) 1633 io.error.bits.report_to_beu := (RegEnable(s2_tag_error, s2_fire) || s3_data_error) && RegNext(s2_fire) 1634 io.error.bits.paddr := RegEnable(s2_req.addr, s2_fire) 1635 io.error.bits.source.tag := RegEnable(s2_tag_error, s2_fire) 1636 io.error.bits.source.data := s3_data_error 1637 io.error.bits.source.l2 := RegEnable(s2_flag_error || s2_l2_error, s2_fire) 1638 io.error.bits.opType.store := RegEnable(s2_req.isStore && !s2_req.probe, s2_fire) 1639 io.error.bits.opType.probe := RegEnable(s2_req.probe, s2_fire) 1640 io.error.bits.opType.release := RegEnable(s2_req.replace, s2_fire) 1641 io.error.bits.opType.atom := RegEnable(s2_req.isAMO && !s2_req.probe, s2_fire) 1642 1643 val perfEvents = Seq( 1644 ("dcache_mp_req ", s0_fire ), 1645 ("dcache_mp_total_penalty", PopCount(VecInit(Seq(s0_fire, s1_valid, s2_valid, s3_valid)))) 1646 ) 1647 generatePerfEvent() 1648}