xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/loadpipe/LoadPipe.scala (revision e13d224a171ca31556118081225ebfc4b6018142)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import freechips.rocketchip.tilelink.ClientMetadata
23import utils.{HasPerfEvents, XSDebug, XSPerfAccumulate}
24import xiangshan.L1CacheErrorInfo
25
26class LoadPipe(id: Int)(implicit p: Parameters) extends DCacheModule with HasPerfEvents {
27  def metaBits = (new Meta).getWidth
28  def encMetaBits = cacheParams.tagCode.width((new MetaAndTag).getWidth) - tagBits
29  def getMeta(encMeta: UInt): UInt = {
30    require(encMeta.getWidth == encMetaBits)
31    encMeta(metaBits - 1, 0)
32  }
33  def getECC(encMeta: UInt): UInt = {
34    require(encMeta.getWidth == encMetaBits)
35    encMeta(encMetaBits - 1, metaBits)
36  }
37
38  val io = IO(new DCacheBundle {
39    // incoming requests
40    val lsu = Flipped(new DCacheLoadIO)
41    // req got nacked in stage 0?
42    val nack      = Input(Bool())
43
44    // meta and data array read port
45//    val meta_read = DecoupledIO(new L1MetaReadReq)
46//    val meta_resp = Input(Vec(nWays, UInt(encMetaBits.W)))
47    val meta_read = DecoupledIO(new MetaReadReq)
48    val meta_resp = Input(Vec(nWays, UInt(encMetaBits.W)))
49
50    val tag_read = DecoupledIO(new TagReadReq)
51    val tag_resp = Input(Vec(nWays, UInt(tagBits.W)))
52
53    val banked_data_read = DecoupledIO(new L1BankedDataReadReq)
54    val banked_data_resp = Input(Vec(DCacheBanks, new L1BankedDataReadResult()))
55
56    // banked data read conflict
57    val bank_conflict_slow = Input(Bool())
58    val bank_conflict_fast = Input(Bool())
59
60    // send miss request to miss queue
61    val miss_req    = DecoupledIO(new MissReq)
62
63    // update state vec in replacement algo
64    val replace_access = ValidIO(new ReplacementAccessBundle)
65    // find the way to be replaced
66    val replace_way = new ReplacementWayReqIO
67
68    // load fast wakeup should be disabled when data read is not ready
69    val disable_ld_fast_wakeup = Input(Bool())
70
71    // ecc error
72    val error = Output(new L1CacheErrorInfo())
73  })
74
75  assert(RegNext(io.meta_read.ready))
76
77  val s1_ready = Wire(Bool())
78  val s2_ready = Wire(Bool())
79  // LSU requests
80  // it you got nacked, you can directly passdown
81  val not_nacked_ready = io.meta_read.ready && io.tag_read.ready && s1_ready
82  val nacked_ready     = true.B
83
84  // ready can wait for valid
85  io.lsu.req.ready := (!io.nack && not_nacked_ready) || (io.nack && nacked_ready)
86  io.meta_read.valid := io.lsu.req.fire() && !io.nack
87  io.tag_read.valid := io.lsu.req.fire() && !io.nack
88
89  val meta_read = io.meta_read.bits
90  val tag_read = io.tag_read.bits
91
92  // Tag read for new requests
93  meta_read.idx := get_idx(io.lsu.req.bits.addr)
94  meta_read.way_en := ~0.U(nWays.W)
95//  meta_read.tag := DontCare
96
97  tag_read.idx := get_idx(io.lsu.req.bits.addr)
98  tag_read.way_en := ~0.U(nWays.W)
99
100  // Pipeline
101  // --------------------------------------------------------------------------------
102  // stage 0
103  val s0_valid = io.lsu.req.fire()
104  val s0_req = io.lsu.req.bits
105  val s0_fire = s0_valid && s1_ready
106
107  assert(RegNext(!(s0_valid && (s0_req.cmd =/= MemoryOpConstants.M_XRD && s0_req.cmd =/= MemoryOpConstants.M_PFR && s0_req.cmd =/= MemoryOpConstants.M_PFW))), "LoadPipe only accepts load req / softprefetch read or write!")
108  dump_pipeline_reqs("LoadPipe s0", s0_valid, s0_req)
109
110  // --------------------------------------------------------------------------------
111  // stage 1
112  val s1_valid = RegInit(false.B)
113  val s1_req = RegEnable(s0_req, s0_fire)
114  // in stage 1, load unit gets the physical address
115  val s1_addr = io.lsu.s1_paddr
116  val s1_vaddr = s1_req.addr
117  val s1_bank_oh = UIntToOH(addr_to_dcache_bank(s1_req.addr))
118  val s1_nack = RegNext(io.nack)
119  val s1_nack_data = !io.banked_data_read.ready
120  val s1_fire = s1_valid && s2_ready
121  s1_ready := !s1_valid || s1_fire
122
123  when (s0_fire) { s1_valid := true.B }
124  .elsewhen (s1_fire) { s1_valid := false.B }
125
126  dump_pipeline_reqs("LoadPipe s1", s1_valid, s1_req)
127
128  // tag check
129  val meta_resp = VecInit(io.meta_resp.map(r => getMeta(r).asTypeOf(new Meta)))
130  def wayMap[T <: Data](f: Int => T) = VecInit((0 until nWays).map(f))
131  val s1_tag_eq_way = wayMap((w: Int) => io.tag_resp(w) === (get_tag(s1_addr))).asUInt
132  val s1_tag_match_way = wayMap((w: Int) => s1_tag_eq_way(w) && meta_resp(w).coh.isValid()).asUInt
133  val s1_tag_match = s1_tag_match_way.orR
134  assert(RegNext(!s1_valid || PopCount(s1_tag_match_way) <= 1.U), "tag should not match with more than 1 way")
135
136  val s1_fake_meta = Wire(new Meta)
137//  s1_fake_meta.tag := get_tag(s1_addr)
138  s1_fake_meta.coh := ClientMetadata.onReset
139  val s1_fake_tag = get_tag(s1_addr)
140
141  // when there are no tag match, we give it a Fake Meta
142  // this simplifies our logic in s2 stage
143  val s1_hit_meta = Mux(s1_tag_match, Mux1H(s1_tag_match_way, wayMap((w: Int) => meta_resp(w))), s1_fake_meta)
144  val s1_hit_coh = s1_hit_meta.coh
145
146  io.replace_way.set.valid := RegNext(s0_fire)
147  io.replace_way.set.bits := get_idx(s1_vaddr)
148  val s1_repl_way_en = UIntToOH(io.replace_way.way)
149  val s1_repl_tag = Mux1H(s1_repl_way_en, wayMap(w => io.tag_resp(w)))
150  val s1_repl_coh = Mux1H(s1_repl_way_en, wayMap(w => meta_resp(w).coh))
151
152  val s1_need_replacement = !s1_tag_match
153  val s1_way_en = Mux(s1_need_replacement, s1_repl_way_en, s1_tag_match_way)
154  val s1_coh = Mux(s1_need_replacement, s1_repl_coh, s1_hit_coh)
155  val s1_tag = Mux(s1_need_replacement, s1_repl_tag, get_tag(s1_addr))
156
157  // data read
158  io.banked_data_read.valid := s1_fire && !s1_nack
159  io.banked_data_read.bits.addr := s1_vaddr
160  io.banked_data_read.bits.way_en := s1_tag_match_way
161
162  io.replace_access.valid := RegNext(RegNext(io.meta_read.fire()) && s1_tag_match && s1_valid)
163  io.replace_access.bits.set := RegNext(get_idx(s1_req.addr))
164  io.replace_access.bits.way := RegNext(OHToUInt(s1_tag_match_way))
165
166  // TODO: optimize implementation
167  val s1_has_permission = s1_hit_coh.onAccess(s1_req.cmd)._1
168  val s1_new_hit_coh = s1_hit_coh.onAccess(s1_req.cmd)._3
169  val s1_hit = s1_tag_match && s1_has_permission && s1_hit_coh === s1_new_hit_coh
170  val s1_will_send_miss_req = s1_valid && !s1_nack && !s1_nack_data && !s1_hit
171
172  // tag ecc check
173  //  (0 until nWays).foreach(w => assert(!RegNext(s1_valid && s1_tag_match_way(w) && cacheParams.tagCode.decode(io.meta_resp(w)).uncorrectable)))
174
175  // --------------------------------------------------------------------------------
176  // stage 2
177  // val s2_valid = RegEnable(next = s1_valid && !io.lsu.s1_kill, init = false.B, enable = s1_fire)
178  val s2_valid = RegInit(false.B)
179  val s2_req = RegEnable(s1_req, s1_fire)
180  val s2_addr = RegEnable(s1_addr, s1_fire)
181  val s2_vaddr = RegEnable(s1_vaddr, s1_fire)
182  val s2_bank_oh = RegEnable(s1_bank_oh, s1_fire)
183  s2_ready := true.B
184
185  when (s1_fire) { s2_valid := !io.lsu.s1_kill }
186  .elsewhen(io.lsu.resp.fire()) { s2_valid := false.B }
187
188  dump_pipeline_reqs("LoadPipe s2", s2_valid, s2_req)
189
190  // hit, miss, nack, permission checking
191  val s2_tag_match_way = RegEnable(s1_tag_match_way, s1_fire)
192  val s2_tag_match = RegEnable(s1_tag_match, s1_fire)
193
194  val s2_hit_meta = RegEnable(s1_hit_meta, s1_fire)
195  val s2_hit_coh = RegEnable(s1_hit_coh, s1_fire)
196  val s2_has_permission = s2_hit_coh.onAccess(s2_req.cmd)._1
197  val s2_new_hit_coh = s2_hit_coh.onAccess(s2_req.cmd)._3
198
199  val s2_hit = s2_tag_match && s2_has_permission && s2_hit_coh === s2_new_hit_coh
200
201  val s2_way_en = RegEnable(s1_way_en, s1_fire)
202  val s2_repl_coh = RegEnable(s1_repl_coh, s1_fire)
203  val s2_repl_tag = RegEnable(s1_repl_tag, s1_fire)
204
205  // when req got nacked, upper levels should replay this request
206  // nacked or not
207  val s2_nack_hit = RegEnable(s1_nack, s1_fire)
208  // can no allocate mshr for load miss
209  val s2_nack_no_mshr = io.miss_req.valid && !io.miss_req.ready
210  // Bank conflict on data arrays
211  val s2_nack_data = RegEnable(!io.banked_data_read.ready, s1_fire)
212  val s2_nack = s2_nack_hit || s2_nack_no_mshr || s2_nack_data
213
214  val banked_data_resp = io.banked_data_resp
215  val s2_bank_addr = addr_to_dcache_bank(s2_addr)
216  val banked_data_resp_word = Mux1H(s2_bank_oh, io.banked_data_resp) // io.banked_data_resp(s2_bank_addr)
217  dontTouch(s2_bank_addr)
218
219  val s2_instrtype = s2_req.instrtype
220
221  // only dump these signals when they are actually valid
222  dump_pipeline_valids("LoadPipe s2", "s2_hit", s2_valid && s2_hit)
223  dump_pipeline_valids("LoadPipe s2", "s2_nack", s2_valid && s2_nack)
224  dump_pipeline_valids("LoadPipe s2", "s2_nack_hit", s2_valid && s2_nack_hit)
225  dump_pipeline_valids("LoadPipe s2", "s2_nack_no_mshr", s2_valid && s2_nack_no_mshr)
226
227  val s2_can_send_miss_req = RegEnable(s1_will_send_miss_req, s1_fire)
228
229  // send load miss to miss queue
230  io.miss_req.valid := s2_valid && s2_can_send_miss_req
231  io.miss_req.bits := DontCare
232  io.miss_req.bits.source := s2_instrtype
233  io.miss_req.bits.cmd := s2_req.cmd
234  io.miss_req.bits.addr := get_block_addr(s2_addr)
235  io.miss_req.bits.vaddr := s2_vaddr
236  io.miss_req.bits.way_en := s2_way_en
237  io.miss_req.bits.req_coh := s2_hit_coh
238  io.miss_req.bits.replace_coh := s2_repl_coh
239  io.miss_req.bits.replace_tag := s2_repl_tag
240  io.miss_req.bits.cancel := io.lsu.s2_kill
241
242  // send back response
243  val resp = Wire(ValidIO(new DCacheWordResp))
244  resp.valid := s2_valid
245  resp.bits := DontCare
246  // resp.bits.data := s2_word_decoded
247  resp.bits.data := banked_data_resp_word.raw_data
248  // * on miss or nack, upper level should replay request
249  // but if we successfully sent the request to miss queue
250  // upper level does not need to replay request
251  // they can sit in load queue and wait for refill
252  //
253  // * report a miss if bank conflict is detected
254  val real_miss = !s2_hit
255  resp.bits.miss := real_miss || io.bank_conflict_slow
256  if (id == 0) {
257    // load pipe 0 will not be influenced by bank conflict
258    resp.bits.replay := resp.bits.miss && (!io.miss_req.fire() || s2_nack)
259  } else {
260    // load pipe 1 need replay when there is a bank conflict
261    resp.bits.replay := resp.bits.miss && (!io.miss_req.fire() || s2_nack) || io.bank_conflict_slow
262    XSPerfAccumulate("dcache_read_bank_conflict", io.bank_conflict_slow && s2_valid)
263  }
264
265  resp.bits.miss_enter := io.miss_req.fire()
266
267  io.lsu.resp.valid := resp.valid
268  io.lsu.resp.bits := resp.bits
269  assert(RegNext(!(resp.valid && !io.lsu.resp.ready)), "lsu should be ready in s2")
270
271  when (resp.valid) {
272    resp.bits.dump()
273  }
274
275  io.lsu.s1_hit_way := s1_tag_match_way
276  io.lsu.s1_disable_fast_wakeup := io.disable_ld_fast_wakeup
277  io.lsu.s1_bank_conflict := io.bank_conflict_fast
278  assert(RegNext(s1_ready && s2_ready), "load pipeline should never be blocked")
279
280  // check ecc error
281  val ecc_resp = VecInit(io.meta_resp.map(r => getECC(r)))
282  val s1_ecc = Mux1H(s1_tag_match_way, wayMap((w: Int) => ecc_resp(w)))
283  val s1_eccMetaAndTag = Cat(s1_ecc, MetaAndTag(s1_hit_coh, get_tag(s1_addr)).asUInt)
284  io.error.ecc_error.valid := RegNext(s1_fire && s1_hit) && RegNext(dcacheParameters.dataCode.decode(s1_eccMetaAndTag).error)
285  io.error.ecc_error.bits := true.B
286  io.error.paddr.valid := io.error.ecc_error.valid
287  io.error.paddr.bits := s2_addr
288
289  // -------
290  // Debug logging functions
291  def dump_pipeline_reqs(pipeline_stage_name: String, valid: Bool,
292    req: DCacheWordReq ) = {
293      when (valid) {
294        XSDebug(s"$pipeline_stage_name: ")
295        req.dump()
296      }
297  }
298
299  def dump_pipeline_valids(pipeline_stage_name: String, signal_name: String, valid: Bool) = {
300    when (valid) {
301      XSDebug(s"$pipeline_stage_name $signal_name\n")
302    }
303  }
304
305  // performance counters
306  XSPerfAccumulate("load_req", io.lsu.req.fire())
307  XSPerfAccumulate("load_s1_kill", s1_fire && io.lsu.s1_kill)
308  XSPerfAccumulate("load_hit_way", s1_fire && s1_tag_match)
309  XSPerfAccumulate("load_replay", io.lsu.resp.fire() && resp.bits.replay)
310  XSPerfAccumulate("load_replay_for_data_nack", io.lsu.resp.fire() && resp.bits.replay && s2_nack_data)
311  XSPerfAccumulate("load_replay_for_no_mshr", io.lsu.resp.fire() && resp.bits.replay && s2_nack_no_mshr)
312  XSPerfAccumulate("load_replay_for_conflict", io.lsu.resp.fire() && resp.bits.replay && io.bank_conflict_slow)
313  XSPerfAccumulate("load_hit", io.lsu.resp.fire() && !real_miss)
314  XSPerfAccumulate("load_miss", io.lsu.resp.fire() && real_miss)
315  XSPerfAccumulate("load_succeed", io.lsu.resp.fire() && !resp.bits.miss && !resp.bits.replay)
316  XSPerfAccumulate("load_miss_or_conflict", io.lsu.resp.fire() && resp.bits.miss)
317  XSPerfAccumulate("actual_ld_fast_wakeup", s1_fire && s1_tag_match && !io.disable_ld_fast_wakeup)
318  XSPerfAccumulate("ideal_ld_fast_wakeup", io.banked_data_read.fire() && s1_tag_match)
319
320  val perfEvents = Seq(
321    ("load_req                 ", io.lsu.req.fire()                                               ),
322    ("load_replay              ", io.lsu.resp.fire() && resp.bits.replay                          ),
323    ("load_replay_for_data_nack", io.lsu.resp.fire() && resp.bits.replay && s2_nack_data          ),
324    ("load_replay_for_no_mshr  ", io.lsu.resp.fire() && resp.bits.replay && s2_nack_no_mshr       ),
325    ("load_replay_for_conflict ", io.lsu.resp.fire() && resp.bits.replay && io.bank_conflict_slow ),
326  )
327  generatePerfEvent()
328}
329