xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision e4d4d30585412eb8ac83b5c75599a348356342a2)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache
18
19import chisel3._
20import chisel3.experimental.ExtModule
21import chisel3.util._
22import coupledL2.VaddrField
23import freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
24import freechips.rocketchip.tilelink._
25import freechips.rocketchip.util.BundleFieldBase
26import huancun.{AliasField, PrefetchField}
27import org.chipsalliance.cde.config.Parameters
28import utility._
29import utils._
30import xiangshan._
31import xiangshan.backend.rob.RobDebugRollingIO
32import xiangshan.cache.wpu._
33import xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter}
34import xiangshan.mem.prefetch._
35
36// DCache specific parameters
37case class DCacheParameters
38(
39  nSets: Int = 256,
40  nWays: Int = 8,
41  rowBits: Int = 64,
42  tagECC: Option[String] = None,
43  dataECC: Option[String] = None,
44  replacer: Option[String] = Some("setplru"),
45  updateReplaceOn2ndmiss: Boolean = true,
46  nMissEntries: Int = 1,
47  nProbeEntries: Int = 1,
48  nReleaseEntries: Int = 1,
49  nMMIOEntries: Int = 1,
50  nMMIOs: Int = 1,
51  blockBytes: Int = 64,
52  nMaxPrefetchEntry: Int = 1,
53  alwaysReleaseData: Boolean = false
54) extends L1CacheParameters {
55  // if sets * blockBytes > 4KB(page size),
56  // cache alias will happen,
57  // we need to avoid this by recoding additional bits in L2 cache
58  val setBytes = nSets * blockBytes
59  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
60
61  def tagCode: Code = Code.fromString(tagECC)
62
63  def dataCode: Code = Code.fromString(dataECC)
64}
65
66//           Physical Address
67// --------------------------------------
68// |   Physical Tag |  PIndex  | Offset |
69// --------------------------------------
70//                  |
71//                  DCacheTagOffset
72//
73//           Virtual Address
74// --------------------------------------
75// | Above index  | Set | Bank | Offset |
76// --------------------------------------
77//                |     |      |        |
78//                |     |      |        0
79//                |     |      DCacheBankOffset
80//                |     DCacheSetOffset
81//                DCacheAboveIndexOffset
82
83// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
84
85trait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{
86  val cacheParams = dcacheParameters
87  val cfg = cacheParams
88
89  def encWordBits = cacheParams.dataCode.width(wordBits)
90
91  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
92  def eccBits = encWordBits - wordBits
93
94  def encTagBits = cacheParams.tagCode.width(tagBits)
95  def eccTagBits = encTagBits - tagBits
96
97  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
98
99  def nSourceType = 10
100  def sourceTypeWidth = log2Up(nSourceType)
101  // non-prefetch source < 3
102  def LOAD_SOURCE = 0
103  def STORE_SOURCE = 1
104  def AMO_SOURCE = 2
105  // prefetch source >= 3
106  def DCACHE_PREFETCH_SOURCE = 3
107  def SOFT_PREFETCH = 4
108  // the following sources are only used inside SMS
109  def HW_PREFETCH_AGT = 5
110  def HW_PREFETCH_PHT_CUR = 6
111  def HW_PREFETCH_PHT_INC = 7
112  def HW_PREFETCH_PHT_DEC = 8
113  def HW_PREFETCH_BOP = 9
114  def HW_PREFETCH_STRIDE = 10
115
116  def BLOOM_FILTER_ENTRY_NUM = 4096
117
118  // each source use a id to distinguish its multiple reqs
119  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
120
121  require(isPow2(cfg.nMissEntries)) // TODO
122  // require(isPow2(cfg.nReleaseEntries))
123  require(cfg.nMissEntries < cfg.nReleaseEntries)
124  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
125  val releaseIdBase = cfg.nMissEntries
126
127  // banked dcache support
128  val DCacheSetDiv = 1
129  val DCacheSets = cacheParams.nSets
130  val DCacheWays = cacheParams.nWays
131  val DCacheBanks = 8 // hardcoded
132  val DCacheDupNum = 16
133  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
134  val DCacheWordBits = 64 // hardcoded
135  val DCacheWordBytes = DCacheWordBits / 8
136  val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry
137  val DCacheVWordBytes = VLEN / 8
138  require(DCacheSRAMRowBits == 64)
139
140  val DCacheSetDivBits = log2Ceil(DCacheSetDiv)
141  val DCacheSetBits = log2Ceil(DCacheSets)
142  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
143  val DCacheSizeBytes = DCacheSizeBits / 8
144  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
145
146  val DCacheSameVPAddrLength = 12
147
148  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
149  val DCacheWordOffset = log2Up(DCacheWordBytes)
150  val DCacheVWordOffset = log2Up(DCacheVWordBytes)
151
152  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
153  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
154  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
155  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
156  val DCacheLineOffset = DCacheSetOffset
157
158  // uncache
159  val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1)
160  // hardware prefetch parameters
161  // high confidence hardware prefetch port
162  val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default
163  val IgnorePrefetchConfidence = false
164
165  // parameters about duplicating regs to solve fanout
166  // In Main Pipe:
167    // tag_write.ready -> data_write.valid * 8 banks
168    // tag_write.ready -> meta_write.valid
169    // tag_write.ready -> tag_write.valid
170    // tag_write.ready -> err_write.valid
171    // tag_write.ready -> wb.valid
172  val nDupTagWriteReady = DCacheBanks + 4
173  // In Main Pipe:
174    // data_write.ready -> data_write.valid * 8 banks
175    // data_write.ready -> meta_write.valid
176    // data_write.ready -> tag_write.valid
177    // data_write.ready -> err_write.valid
178    // data_write.ready -> wb.valid
179  val nDupDataWriteReady = DCacheBanks + 4
180  val nDupWbReady = DCacheBanks + 4
181  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
182  val dataWritePort = 0
183  val metaWritePort = DCacheBanks
184  val tagWritePort = metaWritePort + 1
185  val errWritePort = tagWritePort + 1
186  val wbPort = errWritePort + 1
187
188  def set_to_dcache_div(set: UInt) = {
189    require(set.getWidth >= DCacheSetBits)
190    if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0)
191  }
192
193  def set_to_dcache_div_set(set: UInt) = {
194    require(set.getWidth >= DCacheSetBits)
195    set(DCacheSetBits - 1, DCacheSetDivBits)
196  }
197
198  def addr_to_dcache_bank(addr: UInt) = {
199    require(addr.getWidth >= DCacheSetOffset)
200    addr(DCacheSetOffset-1, DCacheBankOffset)
201  }
202
203  def addr_to_dcache_div(addr: UInt) = {
204    require(addr.getWidth >= DCacheAboveIndexOffset)
205    if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset)
206  }
207
208  def addr_to_dcache_div_set(addr: UInt) = {
209    require(addr.getWidth >= DCacheAboveIndexOffset)
210    addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits)
211  }
212
213  def addr_to_dcache_set(addr: UInt) = {
214    require(addr.getWidth >= DCacheAboveIndexOffset)
215    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
216  }
217
218  def get_data_of_bank(bank: Int, data: UInt) = {
219    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
220    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
221  }
222
223  def get_mask_of_bank(bank: Int, data: UInt) = {
224    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
225    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
226  }
227
228  def get_alias(vaddr: UInt): UInt ={
229    require(blockOffBits + idxBits > pgIdxBits)
230    if(blockOffBits + idxBits > pgIdxBits){
231      vaddr(blockOffBits + idxBits - 1, pgIdxBits)
232    }else{
233      0.U
234    }
235  }
236
237  def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = {
238    require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits)
239    if(blockOffBits + idxBits > pgIdxBits) {
240      vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits)
241    }else {
242      // no alias problem
243      true.B
244    }
245  }
246
247  def get_direct_map_way(addr:UInt): UInt = {
248    addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset)
249  }
250
251  def arbiter[T <: Bundle](
252    in: Seq[DecoupledIO[T]],
253    out: DecoupledIO[T],
254    name: Option[String] = None): Unit = {
255    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
256    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
257    for ((a, req) <- arb.io.in.zip(in)) {
258      a <> req
259    }
260    out <> arb.io.out
261  }
262
263  def arbiter_with_pipereg[T <: Bundle](
264    in: Seq[DecoupledIO[T]],
265    out: DecoupledIO[T],
266    name: Option[String] = None): Unit = {
267    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
268    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
269    for ((a, req) <- arb.io.in.zip(in)) {
270      a <> req
271    }
272    AddPipelineReg(arb.io.out, out, false.B)
273  }
274
275  def arbiter_with_pipereg_N_dup[T <: Bundle](
276    in: Seq[DecoupledIO[T]],
277    out: DecoupledIO[T],
278    dups: Seq[DecoupledIO[T]],
279    name: Option[String] = None): Unit = {
280    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
281    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
282    for ((a, req) <- arb.io.in.zip(in)) {
283      a <> req
284    }
285    for (dup <- dups) {
286      AddPipelineReg(arb.io.out, dup, false.B)
287    }
288    AddPipelineReg(arb.io.out, out, false.B)
289  }
290
291  def rrArbiter[T <: Bundle](
292    in: Seq[DecoupledIO[T]],
293    out: DecoupledIO[T],
294    name: Option[String] = None): Unit = {
295    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
296    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
297    for ((a, req) <- arb.io.in.zip(in)) {
298      a <> req
299    }
300    out <> arb.io.out
301  }
302
303  def fastArbiter[T <: Bundle](
304    in: Seq[DecoupledIO[T]],
305    out: DecoupledIO[T],
306    name: Option[String] = None): Unit = {
307    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
308    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
309    for ((a, req) <- arb.io.in.zip(in)) {
310      a <> req
311    }
312    out <> arb.io.out
313  }
314
315  val numReplaceRespPorts = 2
316
317  require(isPow2(nSets), s"nSets($nSets) must be pow2")
318  require(isPow2(nWays), s"nWays($nWays) must be pow2")
319  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
320  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
321}
322
323abstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
324  with HasDCacheParameters
325
326abstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
327  with HasDCacheParameters
328
329class ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
330  val set = UInt(log2Up(nSets).W)
331  val way = UInt(log2Up(nWays).W)
332}
333
334class ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
335  val set = ValidIO(UInt(log2Up(nSets).W))
336  val dmWay = Output(UInt(log2Up(nWays).W))
337  val way = Input(UInt(log2Up(nWays).W))
338}
339
340class DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle
341{
342  val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store
343  val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch
344  val access = Bool() // cache line has been accessed by load / store
345
346  // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline
347}
348
349// memory request in word granularity(load, mmio, lr/sc, atomics)
350class DCacheWordReq(implicit p: Parameters) extends DCacheBundle
351{
352  val cmd    = UInt(M_SZ.W)
353  val vaddr  = UInt(VAddrBits.W)
354  val data   = UInt(VLEN.W)
355  val mask   = UInt((VLEN/8).W)
356  val id     = UInt(reqIdWidth.W)
357  val instrtype   = UInt(sourceTypeWidth.W)
358  val isFirstIssue = Bool()
359  val replayCarry = new ReplayCarry(nWays)
360
361  val debug_robIdx = UInt(log2Ceil(RobSize).W)
362  def dump() = {
363    XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n",
364      cmd, vaddr, data, mask, id)
365  }
366}
367
368// memory request in word granularity(store)
369class DCacheLineReq(implicit p: Parameters) extends DCacheBundle
370{
371  val cmd    = UInt(M_SZ.W)
372  val vaddr  = UInt(VAddrBits.W)
373  val addr   = UInt(PAddrBits.W)
374  val data   = UInt((cfg.blockBytes * 8).W)
375  val mask   = UInt(cfg.blockBytes.W)
376  val id     = UInt(reqIdWidth.W)
377  def dump() = {
378    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
379      cmd, addr, data, mask, id)
380  }
381  def idx: UInt = get_idx(vaddr)
382}
383
384class DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
385  val addr = UInt(PAddrBits.W)
386  val wline = Bool()
387}
388
389class DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr {
390  val prefetch = Bool()
391
392  def toDCacheWordReqWithVaddr() = {
393    val res = Wire(new DCacheWordReqWithVaddr)
394    res.vaddr := vaddr
395    res.wline := wline
396    res.cmd := cmd
397    res.addr := addr
398    res.data := data
399    res.mask := mask
400    res.id := id
401    res.instrtype := instrtype
402    res.replayCarry := replayCarry
403    res.isFirstIssue := isFirstIssue
404    res.debug_robIdx := debug_robIdx
405
406    res
407  }
408}
409
410class BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
411{
412  // read in s2
413  val data = UInt(VLEN.W)
414  // select in s3
415  val data_delayed = UInt(VLEN.W)
416  val id     = UInt(reqIdWidth.W)
417  // cache req missed, send it to miss queue
418  val miss   = Bool()
419  // cache miss, and failed to enter the missqueue, replay from RS is needed
420  val replay = Bool()
421  val replayCarry = new ReplayCarry(nWays)
422  // data has been corrupted
423  val tag_error = Bool() // tag error
424  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)
425
426  val debug_robIdx = UInt(log2Ceil(RobSize).W)
427  def dump() = {
428    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
429      data, id, miss, replay)
430  }
431}
432
433class DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
434{
435  val meta_prefetch = UInt(L1PfSourceBits.W)
436  val meta_access = Bool()
437  // s2
438  val handled = Bool()
439  val real_miss = Bool()
440  // s3: 1 cycle after data resp
441  val error_delayed = Bool() // all kinds of errors, include tag error
442  val replacementUpdated = Bool()
443}
444
445class BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp
446{
447  val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W))
448  val bank_oh = UInt(DCacheBanks.W)
449}
450
451class DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
452{
453  val error = Bool() // all kinds of errors, include tag error
454}
455
456class DCacheLineResp(implicit p: Parameters) extends DCacheBundle
457{
458  val data   = UInt((cfg.blockBytes * 8).W)
459  // cache req missed, send it to miss queue
460  val miss   = Bool()
461  // cache req nacked, replay it later
462  val replay = Bool()
463  val id     = UInt(reqIdWidth.W)
464  def dump() = {
465    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
466      data, id, miss, replay)
467  }
468}
469
470class Refill(implicit p: Parameters) extends DCacheBundle
471{
472  val addr   = UInt(PAddrBits.W)
473  val data   = UInt(l1BusDataWidth.W)
474  val error  = Bool() // refilled data has been corrupted
475  // for debug usage
476  val data_raw = UInt((cfg.blockBytes * 8).W)
477  val hasdata = Bool()
478  val refill_done = Bool()
479  def dump() = {
480    XSDebug("Refill: addr: %x data: %x\n", addr, data)
481  }
482  val id     = UInt(log2Up(cfg.nMissEntries).W)
483}
484
485class Release(implicit p: Parameters) extends DCacheBundle
486{
487  val paddr  = UInt(PAddrBits.W)
488  def dump() = {
489    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
490  }
491}
492
493class DCacheWordIO(implicit p: Parameters) extends DCacheBundle
494{
495  val req  = DecoupledIO(new DCacheWordReq)
496  val resp = Flipped(DecoupledIO(new DCacheWordResp))
497}
498
499
500class UncacheWordReq(implicit p: Parameters) extends DCacheBundle
501{
502  val cmd  = UInt(M_SZ.W)
503  val addr = UInt(PAddrBits.W)
504  val data = UInt(XLEN.W)
505  val mask = UInt((XLEN/8).W)
506  val id   = UInt(uncacheIdxBits.W)
507  val instrtype = UInt(sourceTypeWidth.W)
508  val atomic = Bool()
509  val isFirstIssue = Bool()
510  val replayCarry = new ReplayCarry(nWays)
511
512  def dump() = {
513    XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
514      cmd, addr, data, mask, id)
515  }
516}
517
518class UncacheWordResp(implicit p: Parameters) extends DCacheBundle
519{
520  val data      = UInt(XLEN.W)
521  val data_delayed = UInt(XLEN.W)
522  val id        = UInt(uncacheIdxBits.W)
523  val miss      = Bool()
524  val replay    = Bool()
525  val tag_error = Bool()
526  val error     = Bool()
527  val replayCarry = new ReplayCarry(nWays)
528  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)  // FIXME: why uncacheWordResp is not merged to baseDcacheResp
529
530  val debug_robIdx = UInt(log2Ceil(RobSize).W)
531  def dump() = {
532    XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n",
533      data, id, miss, replay, tag_error, error)
534  }
535}
536
537class UncacheWordIO(implicit p: Parameters) extends DCacheBundle
538{
539  val req  = DecoupledIO(new UncacheWordReq)
540  val resp = Flipped(DecoupledIO(new UncacheWordResp))
541}
542
543class AtomicsResp(implicit p: Parameters) extends DCacheBundle {
544  val data    = UInt(DataBits.W)
545  val miss    = Bool()
546  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
547  val replay  = Bool()
548  val error   = Bool()
549
550  val ack_miss_queue = Bool()
551
552  val id     = UInt(reqIdWidth.W)
553}
554
555class AtomicWordIO(implicit p: Parameters) extends DCacheBundle
556{
557  val req  = DecoupledIO(new MainPipeReq)
558  val resp = Flipped(ValidIO(new AtomicsResp))
559  val block_lr = Input(Bool())
560}
561
562// used by load unit
563class DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
564{
565  // kill previous cycle's req
566  val s1_kill  = Output(Bool())
567  val s2_kill  = Output(Bool())
568  val s0_pc = Output(UInt(VAddrBits.W))
569  val s1_pc = Output(UInt(VAddrBits.W))
570  val s2_pc = Output(UInt(VAddrBits.W))
571  // cycle 0: load has updated replacement before
572  val replacementUpdated = Output(Bool())
573  // cycle 0: prefetch source bits
574  val pf_source = Output(UInt(L1PfSourceBits.W))
575  // cycle 0: virtual address: req.addr
576  // cycle 1: physical address: s1_paddr
577  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
578  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
579  val s1_disable_fast_wakeup = Input(Bool())
580  // cycle 2: hit signal
581  val s2_hit = Input(Bool()) // hit signal for lsu,
582  val s2_first_hit = Input(Bool())
583  val s2_bank_conflict = Input(Bool())
584  val s2_wpu_pred_fail = Input(Bool())
585  val s2_mq_nack = Input(Bool())
586
587  // debug
588  val debug_s1_hit_way = Input(UInt(nWays.W))
589  val debug_s2_pred_way_num = Input(UInt(XLEN.W))
590  val debug_s2_dm_way_num = Input(UInt(XLEN.W))
591  val debug_s2_real_way_num = Input(UInt(XLEN.W))
592}
593
594class DCacheLineIO(implicit p: Parameters) extends DCacheBundle
595{
596  val req  = DecoupledIO(new DCacheLineReq)
597  val resp = Flipped(DecoupledIO(new DCacheLineResp))
598}
599
600class DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
601  // sbuffer will directly send request to dcache main pipe
602  val req = Flipped(Decoupled(new DCacheLineReq))
603
604  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
605  val refill_hit_resp = ValidIO(new DCacheLineResp)
606
607  val replay_resp = ValidIO(new DCacheLineResp)
608
609  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
610}
611
612// forward tilelink channel D's data to ldu
613class DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle {
614  val valid = Bool()
615  val data = UInt(l1BusDataWidth.W)
616  val mshrid = UInt(log2Up(cfg.nMissEntries).W)
617  val last = Bool()
618
619  def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = {
620    valid := req_valid
621    data := req_data
622    mshrid := req_mshrid
623    last := req_last
624  }
625
626  def dontCare() = {
627    valid := false.B
628    data := DontCare
629    mshrid := DontCare
630    last := DontCare
631  }
632
633  def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = {
634    val all_match = req_valid && valid &&
635                req_mshr_id === mshrid &&
636                req_paddr(log2Up(refillBytes)) === last
637
638    val forward_D = RegInit(false.B)
639    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
640
641    val block_idx = req_paddr(log2Up(refillBytes) - 1, 3)
642    val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W)))
643    (0 until l1BusDataWidth / 64).map(i => {
644      block_data(i) := data(64 * i + 63, 64 * i)
645    })
646    val selected_data = Wire(UInt(128.W))
647    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
648
649    forward_D := all_match
650    for (i <- 0 until VLEN/8) {
651      forwardData(i) := selected_data(8 * i + 7, 8 * i)
652    }
653
654    (forward_D, forwardData)
655  }
656}
657
658class MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle {
659  val inflight = Bool()
660  val paddr = UInt(PAddrBits.W)
661  val raw_data = Vec(blockRows, UInt(rowBits.W))
662  val firstbeat_valid = Bool()
663  val lastbeat_valid = Bool()
664
665  def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = {
666    inflight := mshr_valid
667    paddr := mshr_paddr
668    raw_data := mshr_rawdata
669    firstbeat_valid := mshr_first_valid
670    lastbeat_valid := mshr_last_valid
671  }
672
673  // check if we can forward from mshr or D channel
674  def check(req_valid : Bool, req_paddr : UInt) = {
675    RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits))
676  }
677
678  def forward(req_valid : Bool, req_paddr : UInt) = {
679    val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) ||
680                    (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid)
681
682    val forward_mshr = RegInit(false.B)
683    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
684
685    val block_idx = req_paddr(log2Up(refillBytes), 3)
686    val block_data = raw_data
687
688    val selected_data = Wire(UInt(128.W))
689    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
690
691    forward_mshr := all_match
692    for (i <- 0 until VLEN/8) {
693      forwardData(i) := selected_data(8 * i + 7, 8 * i)
694    }
695
696    (forward_mshr, forwardData)
697  }
698}
699
700// forward mshr's data to ldu
701class LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle {
702  // req
703  val valid = Input(Bool())
704  val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W))
705  val paddr = Input(UInt(PAddrBits.W))
706  // resp
707  val forward_mshr = Output(Bool())
708  val forwardData = Output(Vec(VLEN/8, UInt(8.W)))
709  val forward_result_valid = Output(Bool())
710
711  def connect(sink: LduToMissqueueForwardIO) = {
712    sink.valid := valid
713    sink.mshrid := mshrid
714    sink.paddr := paddr
715    forward_mshr := sink.forward_mshr
716    forwardData := sink.forwardData
717    forward_result_valid := sink.forward_result_valid
718  }
719
720  def forward() = {
721    (forward_result_valid, forward_mshr, forwardData)
722  }
723}
724
725class StorePrefetchReq(implicit p: Parameters) extends DCacheBundle {
726  val paddr = UInt(PAddrBits.W)
727  val vaddr = UInt(VAddrBits.W)
728}
729
730class DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
731  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
732  val sta   = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store
733  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
734  val tl_d_channel = Output(new DcacheToLduForwardIO)
735  val store = new DCacheToSbufferIO // for sbuffer
736  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
737  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
738  val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO))
739  val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO)
740}
741
742class DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle {
743  val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W)))
744  val robHeadMissInDCache = Output(Bool())
745  val robHeadOtherReplay = Input(Bool())
746}
747
748class DCacheIO(implicit p: Parameters) extends DCacheBundle {
749  val hartId = Input(UInt(8.W))
750  val l2_pf_store_only = Input(Bool())
751  val lsu = new DCacheToLsuIO
752  val csr = new L1CacheToCsrIO
753  val error = new L1CacheErrorInfo
754  val mshrFull = Output(Bool())
755  val memSetPattenDetected = Output(Bool())
756  val lqEmpty = Input(Bool())
757  val pf_ctrl = Output(new PrefetchControlBundle)
758  val force_write = Input(Bool())
759  val sms_agt_evict_req = DecoupledIO(new AGTEvictReq)
760  val debugTopDown = new DCacheTopDownIO
761  val debugRolling = Flipped(new RobDebugRollingIO)
762}
763
764class DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
765  override def shouldBeInlined: Boolean = false
766
767  val reqFields: Seq[BundleFieldBase] = Seq(
768    PrefetchField(),
769    ReqSourceField(),
770    VaddrField(VAddrBits - blockOffBits),
771  ) ++ cacheParams.aliasBitsOpt.map(AliasField)
772  val echoFields: Seq[BundleFieldBase] = Nil
773
774  val clientParameters = TLMasterPortParameters.v1(
775    Seq(TLMasterParameters.v1(
776      name = "dcache",
777      sourceId = IdRange(0, nEntries + 1),
778      supportsProbe = TransferSizes(cfg.blockBytes)
779    )),
780    requestFields = reqFields,
781    echoFields = echoFields
782  )
783
784  val clientNode = TLClientNode(Seq(clientParameters))
785
786  lazy val module = new DCacheImp(this)
787}
788
789
790class DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter {
791
792  val io = IO(new DCacheIO)
793
794  val (bus, edge) = outer.clientNode.out.head
795  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
796
797  println("DCache:")
798  println("  DCacheSets: " + DCacheSets)
799  println("  DCacheSetDiv: " + DCacheSetDiv)
800  println("  DCacheWays: " + DCacheWays)
801  println("  DCacheBanks: " + DCacheBanks)
802  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
803  println("  DCacheWordOffset: " + DCacheWordOffset)
804  println("  DCacheBankOffset: " + DCacheBankOffset)
805  println("  DCacheSetOffset: " + DCacheSetOffset)
806  println("  DCacheTagOffset: " + DCacheTagOffset)
807  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
808  println("  DcacheMaxPrefetchEntry: " + MaxPrefetchEntry)
809  println("  WPUEnable: " + dwpuParam.enWPU)
810  println("  WPUEnableCfPred: " + dwpuParam.enCfPred)
811  println("  WPUAlgorithm: " + dwpuParam.algoName)
812
813  // Enable L1 Store prefetch
814  val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB
815  val MetaReadPort =
816        if (StorePrefetchL1Enabled)
817          1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt
818        else
819          1 + backendParams.LduCnt + backendParams.HyuCnt
820  val TagReadPort =
821        if (StorePrefetchL1Enabled)
822          1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt
823        else
824          1 + backendParams.LduCnt + backendParams.HyuCnt
825
826  // Enable L1 Load prefetch
827  val LoadPrefetchL1Enabled = true
828  val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
829  val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
830
831  //----------------------------------------
832  // core data structures
833  val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray)
834  val metaArray = Module(new L1CohMetaArray(readPorts = MetaReadPort, writePorts = 2))
835  val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
836  val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 2 + LoadPipelineWidth)) // prefetch flag array
837  val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 2))
838  val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort))
839  val prefetcherMonitor = Module(new PrefetcherMonitor)
840  val fdpMonitor =  Module(new FDPrefetcherMonitor)
841  val bloomFilter =  Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true))
842  val counterFilter = Module(new CounterFilter)
843  bankedDataArray.dump()
844
845  //----------------------------------------
846  // core modules
847  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
848  val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))})
849  val mainPipe     = Module(new MainPipe)
850  val refillPipe   = Module(new RefillPipe)
851  val missQueue    = Module(new MissQueue(edge))
852  val probeQueue   = Module(new ProbeQueue(edge))
853  val wb           = Module(new WritebackQueue(edge))
854
855  missQueue.io.lqEmpty := io.lqEmpty
856  missQueue.io.hartId := io.hartId
857  missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B)
858  missQueue.io.debugTopDown <> io.debugTopDown
859  missQueue.io.sms_agt_evict_req <> io.sms_agt_evict_req
860  io.memSetPattenDetected := missQueue.io.memSetPattenDetected
861
862  val errors = ldu.map(_.io.error) ++ // load error
863    Seq(mainPipe.io.error) // store / misc error
864  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
865
866  //----------------------------------------
867  // meta array
868  val HybridLoadReadBase = LoadPipelineWidth - backendParams.HyuCnt
869  val HybridStoreReadBase = StorePipelineWidth - backendParams.HyuCnt
870
871  val hybrid_meta_read_ports = Wire(Vec(backendParams.HyuCnt, DecoupledIO(new MetaReadReq)))
872  val hybrid_meta_resp_ports = Wire(Vec(backendParams.HyuCnt, ldu(0).io.meta_resp.cloneType))
873  for (i <- 0 until backendParams.HyuCnt) {
874    val HybridLoadMetaReadPort = HybridLoadReadBase + i
875    val HybridStoreMetaReadPort = HybridStoreReadBase + i
876
877    hybrid_meta_read_ports(i).valid := ldu(HybridLoadMetaReadPort).io.meta_read.valid ||
878                                       (stu(HybridStoreMetaReadPort).io.meta_read.valid && StorePrefetchL1Enabled.B)
879    hybrid_meta_read_ports(i).bits := Mux(ldu(HybridLoadMetaReadPort).io.meta_read.valid, ldu(HybridLoadMetaReadPort).io.meta_read.bits,
880                                          stu(HybridStoreMetaReadPort).io.meta_read.bits)
881
882    ldu(HybridLoadMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready
883    stu(HybridStoreMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready && StorePrefetchL1Enabled.B
884
885    ldu(HybridLoadMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i)
886    stu(HybridStoreMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i)
887  }
888
889  // read / write coh meta
890  val meta_read_ports = ldu.map(_.io.meta_read).take(HybridLoadReadBase) ++
891    Seq(mainPipe.io.meta_read) ++
892    stu.map(_.io.meta_read).take(HybridStoreReadBase) ++ hybrid_meta_read_ports
893
894  val meta_resp_ports = ldu.map(_.io.meta_resp).take(HybridLoadReadBase) ++
895    Seq(mainPipe.io.meta_resp) ++
896    stu.map(_.io.meta_resp).take(HybridStoreReadBase) ++ hybrid_meta_resp_ports
897
898  val meta_write_ports = Seq(
899    mainPipe.io.meta_write,
900    refillPipe.io.meta_write
901  )
902  if(StorePrefetchL1Enabled) {
903    meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
904    meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
905  } else {
906    (meta_read_ports.take(HybridLoadReadBase + 1) ++
907     meta_read_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.read).foreach { case (p, r) => r <> p }
908    (meta_resp_ports.take(HybridLoadReadBase + 1) ++
909     meta_resp_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.resp).foreach { case (p, r) => p := r }
910
911    meta_read_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p.ready := false.B }
912    meta_resp_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p := 0.U.asTypeOf(p) }
913  }
914  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
915
916  // read extra meta (exclude stu)
917  (meta_read_ports.take(HybridLoadReadBase + 1) ++
918   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(errorArray.io.read).foreach { case (p, r) => r <> p }
919  (meta_read_ports.take(HybridLoadReadBase + 1) ++
920   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p }
921  (meta_read_ports.take(HybridLoadReadBase + 1) ++
922   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(accessArray.io.read).foreach { case (p, r) => r <> p }
923  val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp).take(HybridLoadReadBase) ++
924    Seq(mainPipe.io.extra_meta_resp) ++
925    ldu.map(_.io.extra_meta_resp).takeRight(backendParams.HyuCnt)
926  extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => {
927    (0 until nWays).map(i => { p(i).error := r(i) })
928  }}
929  extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => {
930    (0 until nWays).map(i => { p(i).prefetch := r(i) })
931  }}
932  extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => {
933    (0 until nWays).map(i => { p(i).access := r(i) })
934  }}
935
936  if(LoadPrefetchL1Enabled) {
937    // use last port to read prefetch and access flag
938    prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
939    prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
940    prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
941
942    accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
943    accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
944    accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
945
946    val extra_flag_valid = RegNext(refillPipe.io.prefetch_flag_write.valid)
947    val extra_flag_way_en = RegEnable(refillPipe.io.prefetch_flag_write.bits.way_en, refillPipe.io.prefetch_flag_write.valid)
948    val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last)
949    val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last)
950
951    prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && extra_flag_access
952    prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && !extra_flag_access
953  }
954
955  // write extra meta
956  val error_flag_write_ports = Seq(
957    mainPipe.io.error_flag_write, // error flag generated by corrupted store
958    refillPipe.io.error_flag_write // corrupted signal from l2
959  )
960  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
961
962  val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq(
963    mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing
964    refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag
965  )
966  prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p }
967
968  // FIXME: add hybrid unit?
969  val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en)
970  XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag)
971
972  val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq(
973    mainPipe.io.access_flag_write,
974    refillPipe.io.access_flag_write
975  )
976  access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p }
977
978  //----------------------------------------
979  // tag array
980  if(StorePrefetchL1Enabled) {
981    require(tagArray.io.read.size == (LoadPipelineWidth + StorePipelineWidth - backendParams.HyuCnt + 1))
982  }else {
983    require(tagArray.io.read.size == (LoadPipelineWidth + 1))
984  }
985  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
986  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
987  ldu.take(HybridLoadReadBase).zipWithIndex.foreach {
988    case (ld, i) =>
989      tagArray.io.read(i) <> ld.io.tag_read
990      ld.io.tag_resp := tagArray.io.resp(i)
991      ld.io.tag_read.ready := !tag_write_intend
992  }
993  if(StorePrefetchL1Enabled) {
994    stu.take(HybridStoreReadBase).zipWithIndex.foreach {
995      case (st, i) =>
996        tagArray.io.read(HybridLoadReadBase + i) <> st.io.tag_read
997        st.io.tag_resp := tagArray.io.resp(HybridLoadReadBase + i)
998        st.io.tag_read.ready := !tag_write_intend
999    }
1000  }else {
1001    stu.foreach {
1002      case st =>
1003        st.io.tag_read.ready := false.B
1004        st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp)
1005    }
1006  }
1007  for (i <- 0 until backendParams.HyuCnt) {
1008    val HybridLoadTagReadPort = HybridLoadReadBase + i
1009    val HybridStoreTagReadPort = HybridStoreReadBase + i
1010    val TagReadPort =
1011      if (EnableStorePrefetchSPB)
1012        HybridLoadReadBase + HybridStoreReadBase + i
1013      else
1014        HybridLoadReadBase + i
1015
1016    // read tag
1017    ldu(HybridLoadTagReadPort).io.tag_read.ready := false.B
1018    stu(HybridStoreTagReadPort).io.tag_read.ready := false.B
1019
1020    if (StorePrefetchL1Enabled) {
1021      when (ldu(HybridLoadTagReadPort).io.tag_read.valid) {
1022        tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read
1023        ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend
1024      } .otherwise {
1025        tagArray.io.read(TagReadPort) <> stu(HybridStoreTagReadPort).io.tag_read
1026        stu(HybridStoreTagReadPort).io.tag_read.ready := !tag_write_intend
1027      }
1028    } else {
1029      tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read
1030      ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend
1031    }
1032
1033    // tag resp
1034    ldu(HybridLoadTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort)
1035    stu(HybridStoreTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort)
1036  }
1037  tagArray.io.read.last <> mainPipe.io.tag_read
1038  mainPipe.io.tag_resp := tagArray.io.resp.last
1039
1040  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
1041  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
1042
1043  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
1044  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
1045  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
1046  tagArray.io.write <> tag_write_arb.io.out
1047
1048  ldu.map(m => {
1049    m.io.vtag_update.valid := tagArray.io.write.valid
1050    m.io.vtag_update.bits := tagArray.io.write.bits
1051  })
1052
1053  //----------------------------------------
1054  // data array
1055  mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid)
1056
1057  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
1058  dataWriteArb.io.in(0) <> refillPipe.io.data_write
1059  dataWriteArb.io.in(1) <> mainPipe.io.data_write
1060
1061  bankedDataArray.io.write <> dataWriteArb.io.out
1062
1063  for (bank <- 0 until DCacheBanks) {
1064    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
1065    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
1066    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
1067    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
1068    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
1069
1070    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
1071  }
1072
1073  bankedDataArray.io.readline <> mainPipe.io.data_readline
1074  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
1075  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
1076  mainPipe.io.data_resp := bankedDataArray.io.readline_resp
1077
1078  (0 until LoadPipelineWidth).map(i => {
1079    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
1080    bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req
1081    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
1082
1083    ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i)
1084
1085    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
1086  })
1087
1088  (0 until LoadPipelineWidth).map(i => {
1089    val (_, _, done, _) = edge.count(bus.d)
1090    when(bus.d.bits.opcode === TLMessages.GrantData) {
1091      io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1092    }.otherwise {
1093      io.lsu.forward_D(i).dontCare()
1094    }
1095  })
1096  // tl D channel wakeup
1097  val (_, _, done, _) = edge.count(bus.d)
1098  when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) {
1099    io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1100  } .otherwise {
1101    io.lsu.tl_d_channel.dontCare()
1102  }
1103  mainPipe.io.force_write <> io.force_write
1104
1105  /** dwpu */
1106  val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth))
1107  for(i <- 0 until LoadPipelineWidth){
1108    dwpu.io.req(i) <> ldu(i).io.dwpu.req(0)
1109    dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0)
1110    dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0)
1111    dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0)
1112  }
1113  dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid
1114  dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr
1115  dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en
1116
1117  //----------------------------------------
1118  // load pipe
1119  // the s1 kill signal
1120  // only lsu uses this, replay never kills
1121  for (w <- 0 until LoadPipelineWidth) {
1122    ldu(w).io.lsu <> io.lsu.load(w)
1123
1124    // TODO:when have load128Req
1125    ldu(w).io.load128Req := false.B
1126
1127    // replay and nack not needed anymore
1128    // TODO: remove replay and nack
1129    ldu(w).io.nack := false.B
1130
1131    ldu(w).io.disable_ld_fast_wakeup :=
1132      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
1133  }
1134
1135  prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _)
1136  prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _)
1137  prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch
1138  prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit))
1139  io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl
1140  XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)))
1141  XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))
1142  XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _))
1143  XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _))
1144
1145  /** LoadMissDB: record load miss state */
1146  val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString))
1147  val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString))
1148  val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString
1149  val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString
1150  val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry)
1151  for( i <- 0 until LoadPipelineWidth){
1152    val loadMissEntry = Wire(new LoadMissEntry)
1153    val loadMissWriteEn =
1154      (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) ||
1155      (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR)
1156    loadMissEntry.timeCnt := GTimer()
1157    loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1158    loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr
1159    loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1160    loadMissEntry.missState := OHToUInt(Cat(Seq(
1161      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1162      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1163      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1164    )))
1165    loadMissTable.log(
1166      data = loadMissEntry,
1167      en = isWriteLoadMissTable.orR && loadMissWriteEn,
1168      site = siteName,
1169      clock = clock,
1170      reset = reset
1171    )
1172  }
1173
1174  val isWriteLoadAccessTable = WireInit(Constantin.createRecord("isWriteLoadAccessTable" + p(XSCoreParamsKey).HartId.toString))
1175  val loadAccessTable = ChiselDB.createTable("LoadAccessDB" + p(XSCoreParamsKey).HartId.toString, new LoadAccessEntry)
1176  for (i <- 0 until LoadPipelineWidth) {
1177    val loadAccessEntry = Wire(new LoadAccessEntry)
1178    loadAccessEntry.timeCnt := GTimer()
1179    loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1180    loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr
1181    loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1182    loadAccessEntry.missState := OHToUInt(Cat(Seq(
1183      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1184      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1185      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1186    )))
1187    loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num
1188    loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num
1189    loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num
1190    loadAccessTable.log(
1191      data = loadAccessEntry,
1192      en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid,
1193      site = siteName + "_loadpipe" + i.toString,
1194      clock = clock,
1195      reset = reset
1196    )
1197  }
1198
1199  //----------------------------------------
1200  // Sta pipe
1201  for (w <- 0 until StorePipelineWidth) {
1202    stu(w).io.lsu <> io.lsu.sta(w)
1203  }
1204
1205  //----------------------------------------
1206  // atomics
1207  // atomics not finished yet
1208  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
1209  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
1210  io.lsu.atomics.block_lr := mainPipe.io.block_lr
1211  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
1212  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
1213
1214  //----------------------------------------
1215  // miss queue
1216  // missReqArb port:
1217  // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 1 +
1218  // hybrid * 1; disable: main pipe * 1 + load pipe * 2 + hybrid * 1
1219  // higher priority is given to lower indices
1220  val MissReqPortCount = if(StorePrefetchL1Enabled) 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt else 1 + backendParams.LduCnt + backendParams.HyuCnt
1221  val MainPipeMissReqPort = 0
1222  val HybridMissReqBase = MissReqPortCount - backendParams.HyuCnt
1223
1224  // Request
1225  val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits))
1226
1227  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
1228  for (w <- 0 until backendParams.LduCnt)  { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
1229
1230  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp }
1231  mainPipe.io.miss_resp := missQueue.io.resp
1232
1233  if(StorePrefetchL1Enabled) {
1234    for (w <- 0 until backendParams.StaCnt) { missReqArb.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req }
1235  }else {
1236    for (w <- 0 until backendParams.StaCnt) { stu(w).io.miss_req.ready := false.B }
1237  }
1238
1239  for (i <- 0 until backendParams.HyuCnt) {
1240    val HybridLoadReqPort = HybridLoadReadBase + i
1241    val HybridStoreReqPort = HybridStoreReadBase + i
1242    val HybridMissReqPort = HybridMissReqBase + i
1243
1244    ldu(HybridLoadReqPort).io.miss_req.ready := false.B
1245    stu(HybridStoreReqPort).io.miss_req.ready := false.B
1246
1247    if (StorePrefetchL1Enabled) {
1248      when (ldu(HybridLoadReqPort).io.miss_req.valid) {
1249        missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req
1250      } .otherwise {
1251        missReqArb.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req
1252      }
1253    } else {
1254      missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req
1255    }
1256  }
1257
1258
1259  wb.io.miss_req.valid := missReqArb.io.out.valid
1260  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
1261
1262  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
1263  missReqArb.io.out <> missQueue.io.req
1264  when(wb.io.block_miss_req) {
1265    missQueue.io.req.bits.cancel := true.B
1266    missReqArb.io.out.ready := false.B
1267  }
1268
1269  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel }
1270
1271  XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U)
1272  XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U)
1273
1274  XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U)
1275  XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U)
1276  XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U)
1277
1278  // forward missqueue
1279  (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i)))
1280
1281  // refill to load queue
1282  io.lsu.lsq <> missQueue.io.refill_to_ldq
1283
1284  // tilelink stuff
1285  bus.a <> missQueue.io.mem_acquire
1286  bus.e <> missQueue.io.mem_finish
1287  missQueue.io.probe_addr := bus.b.bits.address
1288
1289  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
1290
1291  //----------------------------------------
1292  // probe
1293  // probeQueue.io.mem_probe <> bus.b
1294  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
1295  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
1296  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
1297
1298  //----------------------------------------
1299  // mainPipe
1300  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
1301  // block the req in main pipe
1302  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
1303  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
1304
1305  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
1306  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
1307
1308  arbiter_with_pipereg(
1309    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
1310    out = mainPipe.io.atomic_req,
1311    name = Some("main_pipe_atomic_req")
1312  )
1313
1314  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
1315
1316  //----------------------------------------
1317  // replace (main pipe)
1318  val mpStatus = mainPipe.io.status
1319  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
1320  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
1321
1322  //----------------------------------------
1323  // refill pipe
1324  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
1325    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
1326      s.valid &&
1327        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
1328        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
1329    )).orR
1330  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
1331
1332  val mpStatus_dup = mainPipe.io.status_dup
1333  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
1334  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
1335    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
1336    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
1337      s.valid &&
1338        s.bits.set === mq_refill_dup(i).bits.idx &&
1339        s.bits.way_en === mq_refill_dup(i).bits.way_en
1340    )).orR
1341  })
1342  dontTouch(refillShouldBeBlocked_dup)
1343
1344  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
1345    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
1346  }
1347  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
1348  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
1349  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
1350  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
1351    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
1352      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
1353  }
1354  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
1355  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
1356  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
1357
1358  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
1359    x => x._1.valid && !x._2
1360  ))
1361  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
1362  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
1363  dontTouch(refillPipe_io_req_valid_dup)
1364  dontTouch(refillPipe_io_data_write_valid_dup)
1365  dontTouch(refillPipe_io_tag_write_valid_dup)
1366  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
1367  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
1368  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
1369
1370  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
1371    r.ready := refillPipe.io.req.ready && !block
1372  }
1373
1374  missQueue.io.refill_pipe_resp := refillPipe.io.resp
1375  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
1376
1377  //----------------------------------------
1378  // wb
1379  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
1380
1381  wb.io.req <> mainPipe.io.wb
1382  bus.c     <> wb.io.mem_release
1383  wb.io.release_wakeup := refillPipe.io.release_wakeup
1384  wb.io.release_update := mainPipe.io.release_update
1385  wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req
1386  wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp
1387
1388  io.lsu.release.valid := RegNext(wb.io.req.fire)
1389  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
1390  // Note: RegNext() is required by:
1391  // * load queue released flag update logic
1392  // * load / load violation check logic
1393  // * and timing requirements
1394  // CHANGE IT WITH CARE
1395
1396  // connect bus d
1397  missQueue.io.mem_grant.valid := false.B
1398  missQueue.io.mem_grant.bits  := DontCare
1399
1400  wb.io.mem_grant.valid := false.B
1401  wb.io.mem_grant.bits  := DontCare
1402
1403  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
1404  bus.d.ready := false.B
1405  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
1406    missQueue.io.mem_grant <> bus.d
1407  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
1408    wb.io.mem_grant <> bus.d
1409  } .otherwise {
1410    assert (!bus.d.fire)
1411  }
1412
1413  //----------------------------------------
1414  // Feedback Direct Prefetch Monitor
1415  fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt
1416  fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch
1417  fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch
1418  for (w <- 0 until LoadPipelineWidth)  {
1419    if(w == 0) {
1420      fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch
1421    }else {
1422      fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch)
1423    }
1424  }
1425  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.cache_pollution(w) :=  ldu(w).io.prefetch_info.fdp.pollution }
1426  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.demand_miss(w) :=  ldu(w).io.prefetch_info.fdp.demand_miss }
1427  fdpMonitor.io.debugRolling := io.debugRolling
1428
1429  //----------------------------------------
1430  // Bloom Filter
1431  bloomFilter.io.set <> missQueue.io.bloom_filter_query.set
1432  bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr
1433
1434  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query }
1435  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp }
1436
1437  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq }
1438  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query }
1439
1440  //----------------------------------------
1441  // replacement algorithm
1442  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
1443  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way)
1444
1445  val victimList = VictimList(nSets)
1446  if (dwpuParam.enCfPred) {
1447    when(missQueue.io.replace_pipe_req.valid) {
1448      victimList.replace(get_idx(missQueue.io.replace_pipe_req.bits.vaddr))
1449    }
1450    replWayReqs.foreach {
1451      case req =>
1452        req.way := DontCare
1453        when(req.set.valid) {
1454          when(victimList.whether_sa(req.set.bits)) {
1455            req.way := replacer.way(req.set.bits)
1456          }.otherwise {
1457            req.way := req.dmWay
1458          }
1459        }
1460    }
1461  } else {
1462    replWayReqs.foreach {
1463      case req =>
1464        req.way := DontCare
1465        when(req.set.valid) {
1466          req.way := replacer.way(req.set.bits)
1467        }
1468    }
1469  }
1470
1471  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
1472    mainPipe.io.replace_access
1473  ) ++ stu.map(_.io.replace_access)
1474  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
1475  touchWays.zip(replAccessReqs).foreach {
1476    case (w, req) =>
1477      w.valid := req.valid
1478      w.bits := req.bits.way
1479  }
1480  val touchSets = replAccessReqs.map(_.bits.set)
1481  replacer.access(touchSets, touchWays)
1482
1483  //----------------------------------------
1484  // assertions
1485  // dcache should only deal with DRAM addresses
1486  when (bus.a.fire) {
1487    assert(bus.a.bits.address >= 0x80000000L.U)
1488  }
1489  when (bus.b.fire) {
1490    assert(bus.b.bits.address >= 0x80000000L.U)
1491  }
1492  when (bus.c.fire) {
1493    assert(bus.c.bits.address >= 0x80000000L.U)
1494  }
1495
1496  //----------------------------------------
1497  // utility functions
1498  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
1499    sink.valid   := source.valid && !block_signal
1500    source.ready := sink.ready   && !block_signal
1501    sink.bits    := source.bits
1502  }
1503
1504  //----------------------------------------
1505  // Customized csr cache op support
1506  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
1507  cacheOpDecoder.io.csr <> io.csr
1508  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1509  // dup cacheOp_req_valid
1510  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1511  // dup cacheOp_req_bits_opCode
1512  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1513
1514  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1515  // dup cacheOp_req_valid
1516  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1517  // dup cacheOp_req_bits_opCode
1518  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1519
1520  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
1521    tagArray.io.cacheOp.resp.valid
1522  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
1523    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
1524    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
1525  ))
1526  cacheOpDecoder.io.error := io.error
1527  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
1528
1529  //----------------------------------------
1530  // performance counters
1531  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire))
1532  XSPerfAccumulate("num_loads", num_loads)
1533
1534  io.mshrFull := missQueue.io.full
1535
1536  // performance counter
1537  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
1538  val st_access = Wire(ld_access.last.cloneType)
1539  ld_access.zip(ldu).foreach {
1540    case (a, u) =>
1541      a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill
1542      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr))
1543      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
1544  }
1545  st_access.valid := RegNext(mainPipe.io.store_req.fire)
1546  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
1547  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
1548  val access_info = ld_access.toSeq ++ Seq(st_access)
1549  val early_replace = RegNext(missQueue.io.debug_early_replace)
1550  val access_early_replace = access_info.map {
1551    case acc =>
1552      Cat(early_replace.map {
1553        case r =>
1554          acc.valid && r.valid &&
1555            acc.bits.tag === r.bits.tag &&
1556            acc.bits.idx === r.bits.idx
1557      })
1558  }
1559  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
1560
1561  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
1562  generatePerfEvent()
1563}
1564
1565class AMOHelper() extends ExtModule {
1566  val clock  = IO(Input(Clock()))
1567  val enable = IO(Input(Bool()))
1568  val cmd    = IO(Input(UInt(5.W)))
1569  val addr   = IO(Input(UInt(64.W)))
1570  val wdata  = IO(Input(UInt(64.W)))
1571  val mask   = IO(Input(UInt(8.W)))
1572  val rdata  = IO(Output(UInt(64.W)))
1573}
1574
1575class DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
1576  override def shouldBeInlined: Boolean = false
1577
1578  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
1579  val clientNode = if (useDcache) TLIdentityNode() else null
1580  val dcache = if (useDcache) LazyModule(new DCache()) else null
1581  if (useDcache) {
1582    clientNode := dcache.clientNode
1583  }
1584
1585  class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents {
1586    val io = IO(new DCacheIO)
1587    val perfEvents = if (!useDcache) {
1588      // a fake dcache which uses dpi-c to access memory, only for debug usage!
1589      val fake_dcache = Module(new FakeDCache())
1590      io <> fake_dcache.io
1591      Seq()
1592    }
1593    else {
1594      io <> dcache.module.io
1595      dcache.module.getPerfEvents
1596    }
1597    generatePerfEvent()
1598  }
1599
1600  lazy val module = new DCacheWrapperImp(this)
1601}
1602