xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 32977e5d951f49e0633396890c3cb0e880a36321)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.cache
18
19import chisel3._
20import chisel3.experimental.ExtModule
21import chisel3.util._
22import coupledL2.VaddrField
23import freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
24import freechips.rocketchip.tilelink._
25import freechips.rocketchip.util.BundleFieldBase
26import huancun.{AliasField, PrefetchField}
27import org.chipsalliance.cde.config.Parameters
28import utility._
29import utils._
30import xiangshan._
31import xiangshan.backend.rob.RobDebugRollingIO
32import xiangshan.cache.wpu._
33import xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter}
34import xiangshan.mem.prefetch._
35
36// DCache specific parameters
37case class DCacheParameters
38(
39  nSets: Int = 256,
40  nWays: Int = 8,
41  rowBits: Int = 64,
42  tagECC: Option[String] = None,
43  dataECC: Option[String] = None,
44  replacer: Option[String] = Some("setplru"),
45  updateReplaceOn2ndmiss: Boolean = true,
46  nMissEntries: Int = 1,
47  nProbeEntries: Int = 1,
48  nReleaseEntries: Int = 1,
49  nMMIOEntries: Int = 1,
50  nMMIOs: Int = 1,
51  blockBytes: Int = 64,
52  nMaxPrefetchEntry: Int = 1,
53  alwaysReleaseData: Boolean = false
54) extends L1CacheParameters {
55  // if sets * blockBytes > 4KB(page size),
56  // cache alias will happen,
57  // we need to avoid this by recoding additional bits in L2 cache
58  val setBytes = nSets * blockBytes
59  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
60
61  def tagCode: Code = Code.fromString(tagECC)
62
63  def dataCode: Code = Code.fromString(dataECC)
64}
65
66//           Physical Address
67// --------------------------------------
68// |   Physical Tag |  PIndex  | Offset |
69// --------------------------------------
70//                  |
71//                  DCacheTagOffset
72//
73//           Virtual Address
74// --------------------------------------
75// | Above index  | Set | Bank | Offset |
76// --------------------------------------
77//                |     |      |        |
78//                |     |      |        0
79//                |     |      DCacheBankOffset
80//                |     DCacheSetOffset
81//                DCacheAboveIndexOffset
82
83// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
84
85trait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{
86  val cacheParams = dcacheParameters
87  val cfg = cacheParams
88
89  def encWordBits = cacheParams.dataCode.width(wordBits)
90
91  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
92  def eccBits = encWordBits - wordBits
93
94  def encTagBits = cacheParams.tagCode.width(tagBits)
95  def eccTagBits = encTagBits - tagBits
96
97  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
98
99  def nSourceType = 10
100  def sourceTypeWidth = log2Up(nSourceType)
101  // non-prefetch source < 3
102  def LOAD_SOURCE = 0
103  def STORE_SOURCE = 1
104  def AMO_SOURCE = 2
105  // prefetch source >= 3
106  def DCACHE_PREFETCH_SOURCE = 3
107  def SOFT_PREFETCH = 4
108  // the following sources are only used inside SMS
109  def HW_PREFETCH_AGT = 5
110  def HW_PREFETCH_PHT_CUR = 6
111  def HW_PREFETCH_PHT_INC = 7
112  def HW_PREFETCH_PHT_DEC = 8
113  def HW_PREFETCH_BOP = 9
114  def HW_PREFETCH_STRIDE = 10
115
116  def BLOOM_FILTER_ENTRY_NUM = 4096
117
118  // each source use a id to distinguish its multiple reqs
119  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
120
121  require(isPow2(cfg.nMissEntries)) // TODO
122  // require(isPow2(cfg.nReleaseEntries))
123  require(cfg.nMissEntries < cfg.nReleaseEntries)
124  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
125  val releaseIdBase = cfg.nMissEntries
126
127  // banked dcache support
128  val DCacheSetDiv = 1
129  val DCacheSets = cacheParams.nSets
130  val DCacheWays = cacheParams.nWays
131  val DCacheBanks = 8 // hardcoded
132  val DCacheDupNum = 16
133  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
134  val DCacheWordBits = 64 // hardcoded
135  val DCacheWordBytes = DCacheWordBits / 8
136  val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry
137  val DCacheVWordBytes = VLEN / 8
138  require(DCacheSRAMRowBits == 64)
139
140  val DCacheSetDivBits = log2Ceil(DCacheSetDiv)
141  val DCacheSetBits = log2Ceil(DCacheSets)
142  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
143  val DCacheSizeBytes = DCacheSizeBits / 8
144  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
145
146  val DCacheSameVPAddrLength = 12
147
148  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
149  val DCacheWordOffset = log2Up(DCacheWordBytes)
150  val DCacheVWordOffset = log2Up(DCacheVWordBytes)
151
152  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
153  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
154  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
155  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
156  val DCacheLineOffset = DCacheSetOffset
157
158  // uncache
159  val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1)
160  // hardware prefetch parameters
161  // high confidence hardware prefetch port
162  val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default
163  val IgnorePrefetchConfidence = false
164
165  // parameters about duplicating regs to solve fanout
166  // In Main Pipe:
167    // tag_write.ready -> data_write.valid * 8 banks
168    // tag_write.ready -> meta_write.valid
169    // tag_write.ready -> tag_write.valid
170    // tag_write.ready -> err_write.valid
171    // tag_write.ready -> wb.valid
172  val nDupTagWriteReady = DCacheBanks + 4
173  // In Main Pipe:
174    // data_write.ready -> data_write.valid * 8 banks
175    // data_write.ready -> meta_write.valid
176    // data_write.ready -> tag_write.valid
177    // data_write.ready -> err_write.valid
178    // data_write.ready -> wb.valid
179  val nDupDataWriteReady = DCacheBanks + 4
180  val nDupWbReady = DCacheBanks + 4
181  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
182  val dataWritePort = 0
183  val metaWritePort = DCacheBanks
184  val tagWritePort = metaWritePort + 1
185  val errWritePort = tagWritePort + 1
186  val wbPort = errWritePort + 1
187
188  def set_to_dcache_div(set: UInt) = {
189    require(set.getWidth >= DCacheSetBits)
190    if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0)
191  }
192
193  def set_to_dcache_div_set(set: UInt) = {
194    require(set.getWidth >= DCacheSetBits)
195    set(DCacheSetBits - 1, DCacheSetDivBits)
196  }
197
198  def addr_to_dcache_bank(addr: UInt) = {
199    require(addr.getWidth >= DCacheSetOffset)
200    addr(DCacheSetOffset-1, DCacheBankOffset)
201  }
202
203  def addr_to_dcache_div(addr: UInt) = {
204    require(addr.getWidth >= DCacheAboveIndexOffset)
205    if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset)
206  }
207
208  def addr_to_dcache_div_set(addr: UInt) = {
209    require(addr.getWidth >= DCacheAboveIndexOffset)
210    addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits)
211  }
212
213  def addr_to_dcache_set(addr: UInt) = {
214    require(addr.getWidth >= DCacheAboveIndexOffset)
215    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
216  }
217
218  def get_data_of_bank(bank: Int, data: UInt) = {
219    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
220    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
221  }
222
223  def get_mask_of_bank(bank: Int, data: UInt) = {
224    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
225    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
226  }
227
228  def get_alias(vaddr: UInt): UInt ={
229    require(blockOffBits + idxBits > pgIdxBits)
230    if(blockOffBits + idxBits > pgIdxBits){
231      vaddr(blockOffBits + idxBits - 1, pgIdxBits)
232    }else{
233      0.U
234    }
235  }
236
237  def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = {
238    require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits)
239    if(blockOffBits + idxBits > pgIdxBits) {
240      vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits)
241    }else {
242      // no alias problem
243      true.B
244    }
245  }
246
247  def get_direct_map_way(addr:UInt): UInt = {
248    addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset)
249  }
250
251  def arbiter[T <: Bundle](
252    in: Seq[DecoupledIO[T]],
253    out: DecoupledIO[T],
254    name: Option[String] = None): Unit = {
255    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
256    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
257    for ((a, req) <- arb.io.in.zip(in)) {
258      a <> req
259    }
260    out <> arb.io.out
261  }
262
263  def arbiter_with_pipereg[T <: Bundle](
264    in: Seq[DecoupledIO[T]],
265    out: DecoupledIO[T],
266    name: Option[String] = None): Unit = {
267    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
268    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
269    for ((a, req) <- arb.io.in.zip(in)) {
270      a <> req
271    }
272    AddPipelineReg(arb.io.out, out, false.B)
273  }
274
275  def arbiter_with_pipereg_N_dup[T <: Bundle](
276    in: Seq[DecoupledIO[T]],
277    out: DecoupledIO[T],
278    dups: Seq[DecoupledIO[T]],
279    name: Option[String] = None): Unit = {
280    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
281    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
282    for ((a, req) <- arb.io.in.zip(in)) {
283      a <> req
284    }
285    for (dup <- dups) {
286      AddPipelineReg(arb.io.out, dup, false.B)
287    }
288    AddPipelineReg(arb.io.out, out, false.B)
289  }
290
291  def rrArbiter[T <: Bundle](
292    in: Seq[DecoupledIO[T]],
293    out: DecoupledIO[T],
294    name: Option[String] = None): Unit = {
295    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
296    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
297    for ((a, req) <- arb.io.in.zip(in)) {
298      a <> req
299    }
300    out <> arb.io.out
301  }
302
303  def fastArbiter[T <: Bundle](
304    in: Seq[DecoupledIO[T]],
305    out: DecoupledIO[T],
306    name: Option[String] = None): Unit = {
307    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
308    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
309    for ((a, req) <- arb.io.in.zip(in)) {
310      a <> req
311    }
312    out <> arb.io.out
313  }
314
315  val numReplaceRespPorts = 2
316
317  require(isPow2(nSets), s"nSets($nSets) must be pow2")
318  require(isPow2(nWays), s"nWays($nWays) must be pow2")
319  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
320  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
321}
322
323abstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
324  with HasDCacheParameters
325
326abstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
327  with HasDCacheParameters
328
329class ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
330  val set = UInt(log2Up(nSets).W)
331  val way = UInt(log2Up(nWays).W)
332}
333
334class ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
335  val set = ValidIO(UInt(log2Up(nSets).W))
336  val dmWay = Output(UInt(log2Up(nWays).W))
337  val way = Input(UInt(log2Up(nWays).W))
338}
339
340class DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle
341{
342  val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store
343  val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch
344  val access = Bool() // cache line has been accessed by load / store
345
346  // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline
347}
348
349// memory request in word granularity(load, mmio, lr/sc, atomics)
350class DCacheWordReq(implicit p: Parameters) extends DCacheBundle
351{
352  val cmd    = UInt(M_SZ.W)
353  val vaddr  = UInt(VAddrBits.W)
354  val data   = UInt(VLEN.W)
355  val mask   = UInt((VLEN/8).W)
356  val id     = UInt(reqIdWidth.W)
357  val instrtype   = UInt(sourceTypeWidth.W)
358  val isFirstIssue = Bool()
359  val replayCarry = new ReplayCarry(nWays)
360
361  val debug_robIdx = UInt(log2Ceil(RobSize).W)
362  def dump() = {
363    XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n",
364      cmd, vaddr, data, mask, id)
365  }
366}
367
368// memory request in word granularity(store)
369class DCacheLineReq(implicit p: Parameters) extends DCacheBundle
370{
371  val cmd    = UInt(M_SZ.W)
372  val vaddr  = UInt(VAddrBits.W)
373  val addr   = UInt(PAddrBits.W)
374  val data   = UInt((cfg.blockBytes * 8).W)
375  val mask   = UInt(cfg.blockBytes.W)
376  val id     = UInt(reqIdWidth.W)
377  def dump() = {
378    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
379      cmd, addr, data, mask, id)
380  }
381  def idx: UInt = get_idx(vaddr)
382}
383
384class DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
385  val addr = UInt(PAddrBits.W)
386  val wline = Bool()
387}
388
389class DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr {
390  val prefetch = Bool()
391  val vecValid = Bool()
392
393  def toDCacheWordReqWithVaddr() = {
394    val res = Wire(new DCacheWordReqWithVaddr)
395    res.vaddr := vaddr
396    res.wline := wline
397    res.cmd := cmd
398    res.addr := addr
399    res.data := data
400    res.mask := mask
401    res.id := id
402    res.instrtype := instrtype
403    res.replayCarry := replayCarry
404    res.isFirstIssue := isFirstIssue
405    res.debug_robIdx := debug_robIdx
406
407    res
408  }
409}
410
411class BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
412{
413  // read in s2
414  val data = UInt(VLEN.W)
415  // select in s3
416  val data_delayed = UInt(VLEN.W)
417  val id     = UInt(reqIdWidth.W)
418  // cache req missed, send it to miss queue
419  val miss   = Bool()
420  // cache miss, and failed to enter the missqueue, replay from RS is needed
421  val replay = Bool()
422  val replayCarry = new ReplayCarry(nWays)
423  // data has been corrupted
424  val tag_error = Bool() // tag error
425  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)
426
427  val debug_robIdx = UInt(log2Ceil(RobSize).W)
428  def dump() = {
429    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
430      data, id, miss, replay)
431  }
432}
433
434class DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
435{
436  val meta_prefetch = UInt(L1PfSourceBits.W)
437  val meta_access = Bool()
438  // s2
439  val handled = Bool()
440  val real_miss = Bool()
441  // s3: 1 cycle after data resp
442  val error_delayed = Bool() // all kinds of errors, include tag error
443  val replacementUpdated = Bool()
444}
445
446class BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp
447{
448  val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W))
449  val bank_oh = UInt(DCacheBanks.W)
450}
451
452class DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
453{
454  val error = Bool() // all kinds of errors, include tag error
455}
456
457class DCacheLineResp(implicit p: Parameters) extends DCacheBundle
458{
459  val data   = UInt((cfg.blockBytes * 8).W)
460  // cache req missed, send it to miss queue
461  val miss   = Bool()
462  // cache req nacked, replay it later
463  val replay = Bool()
464  val id     = UInt(reqIdWidth.W)
465  def dump() = {
466    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
467      data, id, miss, replay)
468  }
469}
470
471class Refill(implicit p: Parameters) extends DCacheBundle
472{
473  val addr   = UInt(PAddrBits.W)
474  val data   = UInt(l1BusDataWidth.W)
475  val error  = Bool() // refilled data has been corrupted
476  // for debug usage
477  val data_raw = UInt((cfg.blockBytes * 8).W)
478  val hasdata = Bool()
479  val refill_done = Bool()
480  def dump() = {
481    XSDebug("Refill: addr: %x data: %x\n", addr, data)
482  }
483  val id     = UInt(log2Up(cfg.nMissEntries).W)
484}
485
486class Release(implicit p: Parameters) extends DCacheBundle
487{
488  val paddr  = UInt(PAddrBits.W)
489  def dump() = {
490    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
491  }
492}
493
494class DCacheWordIO(implicit p: Parameters) extends DCacheBundle
495{
496  val req  = DecoupledIO(new DCacheWordReq)
497  val resp = Flipped(DecoupledIO(new DCacheWordResp))
498}
499
500
501class UncacheWordReq(implicit p: Parameters) extends DCacheBundle
502{
503  val cmd  = UInt(M_SZ.W)
504  val addr = UInt(PAddrBits.W)
505  val data = UInt(XLEN.W)
506  val mask = UInt((XLEN/8).W)
507  val id   = UInt(uncacheIdxBits.W)
508  val instrtype = UInt(sourceTypeWidth.W)
509  val atomic = Bool()
510  val isFirstIssue = Bool()
511  val replayCarry = new ReplayCarry(nWays)
512
513  def dump() = {
514    XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
515      cmd, addr, data, mask, id)
516  }
517}
518
519class UncacheWordResp(implicit p: Parameters) extends DCacheBundle
520{
521  val data      = UInt(XLEN.W)
522  val data_delayed = UInt(XLEN.W)
523  val id        = UInt(uncacheIdxBits.W)
524  val miss      = Bool()
525  val replay    = Bool()
526  val tag_error = Bool()
527  val error     = Bool()
528  val replayCarry = new ReplayCarry(nWays)
529  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)  // FIXME: why uncacheWordResp is not merged to baseDcacheResp
530
531  val debug_robIdx = UInt(log2Ceil(RobSize).W)
532  def dump() = {
533    XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n",
534      data, id, miss, replay, tag_error, error)
535  }
536}
537
538class UncacheWordIO(implicit p: Parameters) extends DCacheBundle
539{
540  val req  = DecoupledIO(new UncacheWordReq)
541  val resp = Flipped(DecoupledIO(new UncacheWordResp))
542}
543
544class AtomicsResp(implicit p: Parameters) extends DCacheBundle {
545  val data    = UInt(DataBits.W)
546  val miss    = Bool()
547  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
548  val replay  = Bool()
549  val error   = Bool()
550
551  val ack_miss_queue = Bool()
552
553  val id     = UInt(reqIdWidth.W)
554}
555
556class AtomicWordIO(implicit p: Parameters) extends DCacheBundle
557{
558  val req  = DecoupledIO(new MainPipeReq)
559  val resp = Flipped(ValidIO(new AtomicsResp))
560  val block_lr = Input(Bool())
561}
562
563// used by load unit
564class DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
565{
566  // kill previous cycle's req
567  val s1_kill  = Output(Bool())
568  val s2_kill  = Output(Bool())
569  val s0_pc = Output(UInt(VAddrBits.W))
570  val s1_pc = Output(UInt(VAddrBits.W))
571  val s2_pc = Output(UInt(VAddrBits.W))
572  // cycle 0: load has updated replacement before
573  val replacementUpdated = Output(Bool())
574  val is128Req = Bool()
575  // cycle 0: prefetch source bits
576  val pf_source = Output(UInt(L1PfSourceBits.W))
577  // cycle 0: virtual address: req.addr
578  // cycle 1: physical address: s1_paddr
579  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
580  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
581  val s1_disable_fast_wakeup = Input(Bool())
582  // cycle 2: hit signal
583  val s2_hit = Input(Bool()) // hit signal for lsu,
584  val s2_first_hit = Input(Bool())
585  val s2_bank_conflict = Input(Bool())
586  val s2_wpu_pred_fail = Input(Bool())
587  val s2_mq_nack = Input(Bool())
588
589  // debug
590  val debug_s1_hit_way = Input(UInt(nWays.W))
591  val debug_s2_pred_way_num = Input(UInt(XLEN.W))
592  val debug_s2_dm_way_num = Input(UInt(XLEN.W))
593  val debug_s2_real_way_num = Input(UInt(XLEN.W))
594}
595
596class DCacheLineIO(implicit p: Parameters) extends DCacheBundle
597{
598  val req  = DecoupledIO(new DCacheLineReq)
599  val resp = Flipped(DecoupledIO(new DCacheLineResp))
600}
601
602class DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
603  // sbuffer will directly send request to dcache main pipe
604  val req = Flipped(Decoupled(new DCacheLineReq))
605
606  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
607  val refill_hit_resp = ValidIO(new DCacheLineResp)
608
609  val replay_resp = ValidIO(new DCacheLineResp)
610
611  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
612}
613
614// forward tilelink channel D's data to ldu
615class DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle {
616  val valid = Bool()
617  val data = UInt(l1BusDataWidth.W)
618  val mshrid = UInt(log2Up(cfg.nMissEntries).W)
619  val last = Bool()
620
621  def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = {
622    valid := req_valid
623    data := req_data
624    mshrid := req_mshrid
625    last := req_last
626  }
627
628  def dontCare() = {
629    valid := false.B
630    data := DontCare
631    mshrid := DontCare
632    last := DontCare
633  }
634
635  def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = {
636    val all_match = req_valid && valid &&
637                req_mshr_id === mshrid &&
638                req_paddr(log2Up(refillBytes)) === last
639
640    val forward_D = RegInit(false.B)
641    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
642
643    val block_idx = req_paddr(log2Up(refillBytes) - 1, 3)
644    val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W)))
645    (0 until l1BusDataWidth / 64).map(i => {
646      block_data(i) := data(64 * i + 63, 64 * i)
647    })
648    val selected_data = Wire(UInt(128.W))
649    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
650
651    forward_D := all_match
652    for (i <- 0 until VLEN/8) {
653      forwardData(i) := selected_data(8 * i + 7, 8 * i)
654    }
655
656    (forward_D, forwardData)
657  }
658}
659
660class MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle {
661  val inflight = Bool()
662  val paddr = UInt(PAddrBits.W)
663  val raw_data = Vec(blockRows, UInt(rowBits.W))
664  val firstbeat_valid = Bool()
665  val lastbeat_valid = Bool()
666
667  def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = {
668    inflight := mshr_valid
669    paddr := mshr_paddr
670    raw_data := mshr_rawdata
671    firstbeat_valid := mshr_first_valid
672    lastbeat_valid := mshr_last_valid
673  }
674
675  // check if we can forward from mshr or D channel
676  def check(req_valid : Bool, req_paddr : UInt) = {
677    RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits))
678  }
679
680  def forward(req_valid : Bool, req_paddr : UInt) = {
681    val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) ||
682                    (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid)
683
684    val forward_mshr = RegInit(false.B)
685    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
686
687    val block_idx = req_paddr(log2Up(refillBytes), 3)
688    val block_data = raw_data
689
690    val selected_data = Wire(UInt(128.W))
691    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
692
693    forward_mshr := all_match
694    for (i <- 0 until VLEN/8) {
695      forwardData(i) := selected_data(8 * i + 7, 8 * i)
696    }
697
698    (forward_mshr, forwardData)
699  }
700}
701
702// forward mshr's data to ldu
703class LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle {
704  // req
705  val valid = Input(Bool())
706  val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W))
707  val paddr = Input(UInt(PAddrBits.W))
708  // resp
709  val forward_mshr = Output(Bool())
710  val forwardData = Output(Vec(VLEN/8, UInt(8.W)))
711  val forward_result_valid = Output(Bool())
712
713  def connect(sink: LduToMissqueueForwardIO) = {
714    sink.valid := valid
715    sink.mshrid := mshrid
716    sink.paddr := paddr
717    forward_mshr := sink.forward_mshr
718    forwardData := sink.forwardData
719    forward_result_valid := sink.forward_result_valid
720  }
721
722  def forward() = {
723    (forward_result_valid, forward_mshr, forwardData)
724  }
725}
726
727class StorePrefetchReq(implicit p: Parameters) extends DCacheBundle {
728  val paddr = UInt(PAddrBits.W)
729  val vaddr = UInt(VAddrBits.W)
730}
731
732class DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
733  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
734  val sta   = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store
735  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
736  val tl_d_channel = Output(new DcacheToLduForwardIO)
737  val store = new DCacheToSbufferIO // for sbuffer
738  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
739  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
740  val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO))
741  val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO)
742}
743
744class DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle {
745  val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W)))
746  val robHeadMissInDCache = Output(Bool())
747  val robHeadOtherReplay = Input(Bool())
748}
749
750class DCacheIO(implicit p: Parameters) extends DCacheBundle {
751  val hartId = Input(UInt(8.W))
752  val l2_pf_store_only = Input(Bool())
753  val lsu = new DCacheToLsuIO
754  val csr = new L1CacheToCsrIO
755  val error = new L1CacheErrorInfo
756  val mshrFull = Output(Bool())
757  val memSetPattenDetected = Output(Bool())
758  val lqEmpty = Input(Bool())
759  val pf_ctrl = Output(new PrefetchControlBundle)
760  val force_write = Input(Bool())
761  val sms_agt_evict_req = DecoupledIO(new AGTEvictReq)
762  val debugTopDown = new DCacheTopDownIO
763  val debugRolling = Flipped(new RobDebugRollingIO)
764}
765
766class DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
767  override def shouldBeInlined: Boolean = false
768
769  val reqFields: Seq[BundleFieldBase] = Seq(
770    PrefetchField(),
771    ReqSourceField(),
772    VaddrField(VAddrBits - blockOffBits),
773  ) ++ cacheParams.aliasBitsOpt.map(AliasField)
774  val echoFields: Seq[BundleFieldBase] = Nil
775
776  val clientParameters = TLMasterPortParameters.v1(
777    Seq(TLMasterParameters.v1(
778      name = "dcache",
779      sourceId = IdRange(0, nEntries + 1),
780      supportsProbe = TransferSizes(cfg.blockBytes)
781    )),
782    requestFields = reqFields,
783    echoFields = echoFields
784  )
785
786  val clientNode = TLClientNode(Seq(clientParameters))
787
788  lazy val module = new DCacheImp(this)
789}
790
791
792class DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter {
793
794  val io = IO(new DCacheIO)
795
796  val (bus, edge) = outer.clientNode.out.head
797  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
798
799  println("DCache:")
800  println("  DCacheSets: " + DCacheSets)
801  println("  DCacheSetDiv: " + DCacheSetDiv)
802  println("  DCacheWays: " + DCacheWays)
803  println("  DCacheBanks: " + DCacheBanks)
804  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
805  println("  DCacheWordOffset: " + DCacheWordOffset)
806  println("  DCacheBankOffset: " + DCacheBankOffset)
807  println("  DCacheSetOffset: " + DCacheSetOffset)
808  println("  DCacheTagOffset: " + DCacheTagOffset)
809  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
810  println("  DcacheMaxPrefetchEntry: " + MaxPrefetchEntry)
811  println("  WPUEnable: " + dwpuParam.enWPU)
812  println("  WPUEnableCfPred: " + dwpuParam.enCfPred)
813  println("  WPUAlgorithm: " + dwpuParam.algoName)
814
815  // Enable L1 Store prefetch
816  val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB
817  val MetaReadPort =
818        if (StorePrefetchL1Enabled)
819          1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt
820        else
821          1 + backendParams.LduCnt + backendParams.HyuCnt
822  val TagReadPort =
823        if (StorePrefetchL1Enabled)
824          1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt
825        else
826          1 + backendParams.LduCnt + backendParams.HyuCnt
827
828  // Enable L1 Load prefetch
829  val LoadPrefetchL1Enabled = true
830  val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
831  val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
832
833  //----------------------------------------
834  // core data structures
835  val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray)
836  val metaArray = Module(new L1CohMetaArray(readPorts = MetaReadPort, writePorts = 2))
837  val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
838  val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 2 + LoadPipelineWidth)) // prefetch flag array
839  val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 2))
840  val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort))
841  val prefetcherMonitor = Module(new PrefetcherMonitor)
842  val fdpMonitor =  Module(new FDPrefetcherMonitor)
843  val bloomFilter =  Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true))
844  val counterFilter = Module(new CounterFilter)
845  bankedDataArray.dump()
846
847  //----------------------------------------
848  // core modules
849  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
850  val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))})
851  val mainPipe     = Module(new MainPipe)
852  val refillPipe   = Module(new RefillPipe)
853  val missQueue    = Module(new MissQueue(edge))
854  val probeQueue   = Module(new ProbeQueue(edge))
855  val wb           = Module(new WritebackQueue(edge))
856
857  missQueue.io.lqEmpty := io.lqEmpty
858  missQueue.io.hartId := io.hartId
859  missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B)
860  missQueue.io.debugTopDown <> io.debugTopDown
861  missQueue.io.sms_agt_evict_req <> io.sms_agt_evict_req
862  io.memSetPattenDetected := missQueue.io.memSetPattenDetected
863
864  val errors = ldu.map(_.io.error) ++ // load error
865    Seq(mainPipe.io.error) // store / misc error
866  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
867
868  //----------------------------------------
869  // meta array
870  val HybridLoadReadBase = LoadPipelineWidth - backendParams.HyuCnt
871  val HybridStoreReadBase = StorePipelineWidth - backendParams.HyuCnt
872
873  val hybrid_meta_read_ports = Wire(Vec(backendParams.HyuCnt, DecoupledIO(new MetaReadReq)))
874  val hybrid_meta_resp_ports = Wire(Vec(backendParams.HyuCnt, ldu(0).io.meta_resp.cloneType))
875  for (i <- 0 until backendParams.HyuCnt) {
876    val HybridLoadMetaReadPort = HybridLoadReadBase + i
877    val HybridStoreMetaReadPort = HybridStoreReadBase + i
878
879    hybrid_meta_read_ports(i).valid := ldu(HybridLoadMetaReadPort).io.meta_read.valid ||
880                                       (stu(HybridStoreMetaReadPort).io.meta_read.valid && StorePrefetchL1Enabled.B)
881    hybrid_meta_read_ports(i).bits := Mux(ldu(HybridLoadMetaReadPort).io.meta_read.valid, ldu(HybridLoadMetaReadPort).io.meta_read.bits,
882                                          stu(HybridStoreMetaReadPort).io.meta_read.bits)
883
884    ldu(HybridLoadMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready
885    stu(HybridStoreMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready && StorePrefetchL1Enabled.B
886
887    ldu(HybridLoadMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i)
888    stu(HybridStoreMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i)
889  }
890
891  // read / write coh meta
892  val meta_read_ports = ldu.map(_.io.meta_read).take(HybridLoadReadBase) ++
893    Seq(mainPipe.io.meta_read) ++
894    stu.map(_.io.meta_read).take(HybridStoreReadBase) ++ hybrid_meta_read_ports
895
896  val meta_resp_ports = ldu.map(_.io.meta_resp).take(HybridLoadReadBase) ++
897    Seq(mainPipe.io.meta_resp) ++
898    stu.map(_.io.meta_resp).take(HybridStoreReadBase) ++ hybrid_meta_resp_ports
899
900  val meta_write_ports = Seq(
901    mainPipe.io.meta_write,
902    refillPipe.io.meta_write
903  )
904  if(StorePrefetchL1Enabled) {
905    meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
906    meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
907  } else {
908    (meta_read_ports.take(HybridLoadReadBase + 1) ++
909     meta_read_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.read).foreach { case (p, r) => r <> p }
910    (meta_resp_ports.take(HybridLoadReadBase + 1) ++
911     meta_resp_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.resp).foreach { case (p, r) => p := r }
912
913    meta_read_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p.ready := false.B }
914    meta_resp_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p := 0.U.asTypeOf(p) }
915  }
916  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
917
918  // read extra meta (exclude stu)
919  (meta_read_ports.take(HybridLoadReadBase + 1) ++
920   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(errorArray.io.read).foreach { case (p, r) => r <> p }
921  (meta_read_ports.take(HybridLoadReadBase + 1) ++
922   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p }
923  (meta_read_ports.take(HybridLoadReadBase + 1) ++
924   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(accessArray.io.read).foreach { case (p, r) => r <> p }
925  val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp).take(HybridLoadReadBase) ++
926    Seq(mainPipe.io.extra_meta_resp) ++
927    ldu.map(_.io.extra_meta_resp).takeRight(backendParams.HyuCnt)
928  extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => {
929    (0 until nWays).map(i => { p(i).error := r(i) })
930  }}
931  extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => {
932    (0 until nWays).map(i => { p(i).prefetch := r(i) })
933  }}
934  extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => {
935    (0 until nWays).map(i => { p(i).access := r(i) })
936  }}
937
938  if(LoadPrefetchL1Enabled) {
939    // use last port to read prefetch and access flag
940    prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
941    prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
942    prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
943
944    accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
945    accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
946    accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
947
948    val extra_flag_valid = RegNext(refillPipe.io.prefetch_flag_write.valid)
949    val extra_flag_way_en = RegEnable(refillPipe.io.prefetch_flag_write.bits.way_en, refillPipe.io.prefetch_flag_write.valid)
950    val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last)
951    val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last)
952
953    prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && extra_flag_access
954    prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && !extra_flag_access
955  }
956
957  // write extra meta
958  val error_flag_write_ports = Seq(
959    mainPipe.io.error_flag_write, // error flag generated by corrupted store
960    refillPipe.io.error_flag_write // corrupted signal from l2
961  )
962  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
963
964  val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq(
965    mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing
966    refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag
967  )
968  prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p }
969
970  // FIXME: add hybrid unit?
971  val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en)
972  XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag)
973
974  val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq(
975    mainPipe.io.access_flag_write,
976    refillPipe.io.access_flag_write
977  )
978  access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p }
979
980  //----------------------------------------
981  // tag array
982  if(StorePrefetchL1Enabled) {
983    require(tagArray.io.read.size == (LoadPipelineWidth + StorePipelineWidth - backendParams.HyuCnt + 1))
984  }else {
985    require(tagArray.io.read.size == (LoadPipelineWidth + 1))
986  }
987  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
988  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
989  ldu.take(HybridLoadReadBase).zipWithIndex.foreach {
990    case (ld, i) =>
991      tagArray.io.read(i) <> ld.io.tag_read
992      ld.io.tag_resp := tagArray.io.resp(i)
993      ld.io.tag_read.ready := !tag_write_intend
994  }
995  if(StorePrefetchL1Enabled) {
996    stu.take(HybridStoreReadBase).zipWithIndex.foreach {
997      case (st, i) =>
998        tagArray.io.read(HybridLoadReadBase + i) <> st.io.tag_read
999        st.io.tag_resp := tagArray.io.resp(HybridLoadReadBase + i)
1000        st.io.tag_read.ready := !tag_write_intend
1001    }
1002  }else {
1003    stu.foreach {
1004      case st =>
1005        st.io.tag_read.ready := false.B
1006        st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp)
1007    }
1008  }
1009  for (i <- 0 until backendParams.HyuCnt) {
1010    val HybridLoadTagReadPort = HybridLoadReadBase + i
1011    val HybridStoreTagReadPort = HybridStoreReadBase + i
1012    val TagReadPort =
1013      if (EnableStorePrefetchSPB)
1014        HybridLoadReadBase + HybridStoreReadBase + i
1015      else
1016        HybridLoadReadBase + i
1017
1018    // read tag
1019    ldu(HybridLoadTagReadPort).io.tag_read.ready := false.B
1020    stu(HybridStoreTagReadPort).io.tag_read.ready := false.B
1021
1022    if (StorePrefetchL1Enabled) {
1023      when (ldu(HybridLoadTagReadPort).io.tag_read.valid) {
1024        tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read
1025        ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend
1026      } .otherwise {
1027        tagArray.io.read(TagReadPort) <> stu(HybridStoreTagReadPort).io.tag_read
1028        stu(HybridStoreTagReadPort).io.tag_read.ready := !tag_write_intend
1029      }
1030    } else {
1031      tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read
1032      ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend
1033    }
1034
1035    // tag resp
1036    ldu(HybridLoadTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort)
1037    stu(HybridStoreTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort)
1038  }
1039  tagArray.io.read.last <> mainPipe.io.tag_read
1040  mainPipe.io.tag_resp := tagArray.io.resp.last
1041
1042  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
1043  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
1044
1045  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
1046  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
1047  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
1048  tagArray.io.write <> tag_write_arb.io.out
1049
1050  ldu.map(m => {
1051    m.io.vtag_update.valid := tagArray.io.write.valid
1052    m.io.vtag_update.bits := tagArray.io.write.bits
1053  })
1054
1055  //----------------------------------------
1056  // data array
1057  mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid)
1058
1059  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
1060  dataWriteArb.io.in(0) <> refillPipe.io.data_write
1061  dataWriteArb.io.in(1) <> mainPipe.io.data_write
1062
1063  bankedDataArray.io.write <> dataWriteArb.io.out
1064
1065  for (bank <- 0 until DCacheBanks) {
1066    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
1067    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
1068    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
1069    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
1070    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
1071
1072    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
1073  }
1074
1075  bankedDataArray.io.readline <> mainPipe.io.data_readline
1076  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
1077  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
1078  mainPipe.io.data_resp := bankedDataArray.io.readline_resp
1079
1080  (0 until LoadPipelineWidth).map(i => {
1081    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
1082    bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req
1083    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
1084
1085    ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i)
1086
1087    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
1088  })
1089
1090  (0 until LoadPipelineWidth).map(i => {
1091    val (_, _, done, _) = edge.count(bus.d)
1092    when(bus.d.bits.opcode === TLMessages.GrantData) {
1093      io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1094    }.otherwise {
1095      io.lsu.forward_D(i).dontCare()
1096    }
1097  })
1098  // tl D channel wakeup
1099  val (_, _, done, _) = edge.count(bus.d)
1100  when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) {
1101    io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1102  } .otherwise {
1103    io.lsu.tl_d_channel.dontCare()
1104  }
1105  mainPipe.io.force_write <> io.force_write
1106
1107  /** dwpu */
1108  val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth))
1109  for(i <- 0 until LoadPipelineWidth){
1110    dwpu.io.req(i) <> ldu(i).io.dwpu.req(0)
1111    dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0)
1112    dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0)
1113    dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0)
1114  }
1115  dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid
1116  dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr
1117  dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en
1118
1119  //----------------------------------------
1120  // load pipe
1121  // the s1 kill signal
1122  // only lsu uses this, replay never kills
1123  for (w <- 0 until LoadPipelineWidth) {
1124    ldu(w).io.lsu <> io.lsu.load(w)
1125
1126    // TODO:when have load128Req
1127    ldu(w).io.load128Req := io.lsu.load(w).is128Req
1128
1129    // replay and nack not needed anymore
1130    // TODO: remove replay and nack
1131    ldu(w).io.nack := false.B
1132
1133    ldu(w).io.disable_ld_fast_wakeup :=
1134      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
1135  }
1136
1137  prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _)
1138  prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _)
1139  prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch
1140  prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit))
1141  io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl
1142  XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)))
1143  XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))
1144  XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _))
1145  XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _))
1146
1147  /** LoadMissDB: record load miss state */
1148  val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString))
1149  val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString))
1150  val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString
1151  val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString
1152  val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry)
1153  for( i <- 0 until LoadPipelineWidth){
1154    val loadMissEntry = Wire(new LoadMissEntry)
1155    val loadMissWriteEn =
1156      (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) ||
1157      (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR)
1158    loadMissEntry.timeCnt := GTimer()
1159    loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1160    loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr
1161    loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1162    loadMissEntry.missState := OHToUInt(Cat(Seq(
1163      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1164      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1165      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1166    )))
1167    loadMissTable.log(
1168      data = loadMissEntry,
1169      en = isWriteLoadMissTable.orR && loadMissWriteEn,
1170      site = siteName,
1171      clock = clock,
1172      reset = reset
1173    )
1174  }
1175
1176  val isWriteLoadAccessTable = WireInit(Constantin.createRecord("isWriteLoadAccessTable" + p(XSCoreParamsKey).HartId.toString))
1177  val loadAccessTable = ChiselDB.createTable("LoadAccessDB" + p(XSCoreParamsKey).HartId.toString, new LoadAccessEntry)
1178  for (i <- 0 until LoadPipelineWidth) {
1179    val loadAccessEntry = Wire(new LoadAccessEntry)
1180    loadAccessEntry.timeCnt := GTimer()
1181    loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1182    loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr
1183    loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1184    loadAccessEntry.missState := OHToUInt(Cat(Seq(
1185      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1186      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1187      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1188    )))
1189    loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num
1190    loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num
1191    loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num
1192    loadAccessTable.log(
1193      data = loadAccessEntry,
1194      en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid,
1195      site = siteName + "_loadpipe" + i.toString,
1196      clock = clock,
1197      reset = reset
1198    )
1199  }
1200
1201  //----------------------------------------
1202  // Sta pipe
1203  for (w <- 0 until StorePipelineWidth) {
1204    stu(w).io.lsu <> io.lsu.sta(w)
1205  }
1206
1207  //----------------------------------------
1208  // atomics
1209  // atomics not finished yet
1210  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
1211  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
1212  io.lsu.atomics.block_lr := mainPipe.io.block_lr
1213  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
1214  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
1215
1216  //----------------------------------------
1217  // miss queue
1218  // missReqArb port:
1219  // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 1 +
1220  // hybrid * 1; disable: main pipe * 1 + load pipe * 2 + hybrid * 1
1221  // higher priority is given to lower indices
1222  val MissReqPortCount = if(StorePrefetchL1Enabled) 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt else 1 + backendParams.LduCnt + backendParams.HyuCnt
1223  val MainPipeMissReqPort = 0
1224  val HybridMissReqBase = MissReqPortCount - backendParams.HyuCnt
1225
1226  // Request
1227  val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits))
1228
1229  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
1230  for (w <- 0 until backendParams.LduCnt)  { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
1231
1232  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp }
1233  mainPipe.io.miss_resp := missQueue.io.resp
1234
1235  if(StorePrefetchL1Enabled) {
1236    for (w <- 0 until backendParams.StaCnt) { missReqArb.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req }
1237  }else {
1238    for (w <- 0 until backendParams.StaCnt) { stu(w).io.miss_req.ready := false.B }
1239  }
1240
1241  for (i <- 0 until backendParams.HyuCnt) {
1242    val HybridLoadReqPort = HybridLoadReadBase + i
1243    val HybridStoreReqPort = HybridStoreReadBase + i
1244    val HybridMissReqPort = HybridMissReqBase + i
1245
1246    ldu(HybridLoadReqPort).io.miss_req.ready := false.B
1247    stu(HybridStoreReqPort).io.miss_req.ready := false.B
1248
1249    if (StorePrefetchL1Enabled) {
1250      when (ldu(HybridLoadReqPort).io.miss_req.valid) {
1251        missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req
1252      } .otherwise {
1253        missReqArb.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req
1254      }
1255    } else {
1256      missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req
1257    }
1258  }
1259
1260
1261  wb.io.miss_req.valid := missReqArb.io.out.valid
1262  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
1263
1264  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
1265  missReqArb.io.out <> missQueue.io.req
1266  when(wb.io.block_miss_req) {
1267    missQueue.io.req.bits.cancel := true.B
1268    missReqArb.io.out.ready := false.B
1269  }
1270
1271  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel }
1272
1273  XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U)
1274  XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U)
1275
1276  XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U)
1277  XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U)
1278  XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U)
1279
1280  // forward missqueue
1281  (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i)))
1282
1283  // refill to load queue
1284  io.lsu.lsq <> missQueue.io.refill_to_ldq
1285
1286  // tilelink stuff
1287  bus.a <> missQueue.io.mem_acquire
1288  bus.e <> missQueue.io.mem_finish
1289  missQueue.io.probe_addr := bus.b.bits.address
1290
1291  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
1292
1293  //----------------------------------------
1294  // probe
1295  // probeQueue.io.mem_probe <> bus.b
1296  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
1297  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
1298  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
1299
1300  //----------------------------------------
1301  // mainPipe
1302  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
1303  // block the req in main pipe
1304  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
1305  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
1306
1307  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
1308  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
1309
1310  arbiter_with_pipereg(
1311    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
1312    out = mainPipe.io.atomic_req,
1313    name = Some("main_pipe_atomic_req")
1314  )
1315
1316  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
1317
1318  //----------------------------------------
1319  // replace (main pipe)
1320  val mpStatus = mainPipe.io.status
1321  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
1322  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
1323
1324  //----------------------------------------
1325  // refill pipe
1326  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
1327    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
1328      s.valid &&
1329        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
1330        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
1331    )).orR
1332  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
1333
1334  val mpStatus_dup = mainPipe.io.status_dup
1335  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
1336  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
1337    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
1338    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
1339      s.valid &&
1340        s.bits.set === mq_refill_dup(i).bits.idx &&
1341        s.bits.way_en === mq_refill_dup(i).bits.way_en
1342    )).orR
1343  })
1344  dontTouch(refillShouldBeBlocked_dup)
1345
1346  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
1347    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
1348  }
1349  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
1350  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
1351  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
1352  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
1353    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
1354      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
1355  }
1356  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
1357  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
1358  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
1359
1360  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
1361    x => x._1.valid && !x._2
1362  ))
1363  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
1364  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
1365  dontTouch(refillPipe_io_req_valid_dup)
1366  dontTouch(refillPipe_io_data_write_valid_dup)
1367  dontTouch(refillPipe_io_tag_write_valid_dup)
1368  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
1369  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
1370  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
1371
1372  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
1373    r.ready := refillPipe.io.req.ready && !block
1374  }
1375
1376  missQueue.io.refill_pipe_resp := refillPipe.io.resp
1377  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
1378
1379  //----------------------------------------
1380  // wb
1381  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
1382
1383  wb.io.req <> mainPipe.io.wb
1384  bus.c     <> wb.io.mem_release
1385  wb.io.release_wakeup := refillPipe.io.release_wakeup
1386  wb.io.release_update := mainPipe.io.release_update
1387  wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req
1388  wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp
1389
1390  io.lsu.release.valid := RegNext(wb.io.req.fire)
1391  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
1392  // Note: RegNext() is required by:
1393  // * load queue released flag update logic
1394  // * load / load violation check logic
1395  // * and timing requirements
1396  // CHANGE IT WITH CARE
1397
1398  // connect bus d
1399  missQueue.io.mem_grant.valid := false.B
1400  missQueue.io.mem_grant.bits  := DontCare
1401
1402  wb.io.mem_grant.valid := false.B
1403  wb.io.mem_grant.bits  := DontCare
1404
1405  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
1406  bus.d.ready := false.B
1407  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
1408    missQueue.io.mem_grant <> bus.d
1409  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
1410    wb.io.mem_grant <> bus.d
1411  } .otherwise {
1412    assert (!bus.d.fire)
1413  }
1414
1415  //----------------------------------------
1416  // Feedback Direct Prefetch Monitor
1417  fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt
1418  fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch
1419  fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch
1420  for (w <- 0 until LoadPipelineWidth)  {
1421    if(w == 0) {
1422      fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch
1423    }else {
1424      fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch)
1425    }
1426  }
1427  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.cache_pollution(w) :=  ldu(w).io.prefetch_info.fdp.pollution }
1428  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.demand_miss(w) :=  ldu(w).io.prefetch_info.fdp.demand_miss }
1429  fdpMonitor.io.debugRolling := io.debugRolling
1430
1431  //----------------------------------------
1432  // Bloom Filter
1433  bloomFilter.io.set <> missQueue.io.bloom_filter_query.set
1434  bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr
1435
1436  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query }
1437  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp }
1438
1439  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq }
1440  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query }
1441
1442  //----------------------------------------
1443  // replacement algorithm
1444  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
1445  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way)
1446
1447  val victimList = VictimList(nSets)
1448  if (dwpuParam.enCfPred) {
1449    when(missQueue.io.replace_pipe_req.valid) {
1450      victimList.replace(get_idx(missQueue.io.replace_pipe_req.bits.vaddr))
1451    }
1452    replWayReqs.foreach {
1453      case req =>
1454        req.way := DontCare
1455        when(req.set.valid) {
1456          when(victimList.whether_sa(req.set.bits)) {
1457            req.way := replacer.way(req.set.bits)
1458          }.otherwise {
1459            req.way := req.dmWay
1460          }
1461        }
1462    }
1463  } else {
1464    replWayReqs.foreach {
1465      case req =>
1466        req.way := DontCare
1467        when(req.set.valid) {
1468          req.way := replacer.way(req.set.bits)
1469        }
1470    }
1471  }
1472
1473  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
1474    mainPipe.io.replace_access
1475  ) ++ stu.map(_.io.replace_access)
1476  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
1477  touchWays.zip(replAccessReqs).foreach {
1478    case (w, req) =>
1479      w.valid := req.valid
1480      w.bits := req.bits.way
1481  }
1482  val touchSets = replAccessReqs.map(_.bits.set)
1483  replacer.access(touchSets, touchWays)
1484
1485  //----------------------------------------
1486  // assertions
1487  // dcache should only deal with DRAM addresses
1488  when (bus.a.fire) {
1489    assert(bus.a.bits.address >= 0x80000000L.U)
1490  }
1491  when (bus.b.fire) {
1492    assert(bus.b.bits.address >= 0x80000000L.U)
1493  }
1494  when (bus.c.fire) {
1495    assert(bus.c.bits.address >= 0x80000000L.U)
1496  }
1497
1498  //----------------------------------------
1499  // utility functions
1500  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
1501    sink.valid   := source.valid && !block_signal
1502    source.ready := sink.ready   && !block_signal
1503    sink.bits    := source.bits
1504  }
1505
1506  //----------------------------------------
1507  // Customized csr cache op support
1508  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
1509  cacheOpDecoder.io.csr <> io.csr
1510  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1511  // dup cacheOp_req_valid
1512  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1513  // dup cacheOp_req_bits_opCode
1514  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1515
1516  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1517  // dup cacheOp_req_valid
1518  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1519  // dup cacheOp_req_bits_opCode
1520  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1521
1522  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
1523    tagArray.io.cacheOp.resp.valid
1524  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
1525    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
1526    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
1527  ))
1528  cacheOpDecoder.io.error := io.error
1529  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
1530
1531  //----------------------------------------
1532  // performance counters
1533  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire))
1534  XSPerfAccumulate("num_loads", num_loads)
1535
1536  io.mshrFull := missQueue.io.full
1537
1538  // performance counter
1539  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
1540  val st_access = Wire(ld_access.last.cloneType)
1541  ld_access.zip(ldu).foreach {
1542    case (a, u) =>
1543      a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill
1544      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr))
1545      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
1546  }
1547  st_access.valid := RegNext(mainPipe.io.store_req.fire)
1548  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
1549  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
1550  val access_info = ld_access.toSeq ++ Seq(st_access)
1551  val early_replace = RegNext(missQueue.io.debug_early_replace)
1552  val access_early_replace = access_info.map {
1553    case acc =>
1554      Cat(early_replace.map {
1555        case r =>
1556          acc.valid && r.valid &&
1557            acc.bits.tag === r.bits.tag &&
1558            acc.bits.idx === r.bits.idx
1559      })
1560  }
1561  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
1562
1563  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
1564  generatePerfEvent()
1565}
1566
1567class AMOHelper() extends ExtModule {
1568  val clock  = IO(Input(Clock()))
1569  val enable = IO(Input(Bool()))
1570  val cmd    = IO(Input(UInt(5.W)))
1571  val addr   = IO(Input(UInt(64.W)))
1572  val wdata  = IO(Input(UInt(64.W)))
1573  val mask   = IO(Input(UInt(8.W)))
1574  val rdata  = IO(Output(UInt(64.W)))
1575}
1576
1577class DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
1578  override def shouldBeInlined: Boolean = false
1579
1580  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
1581  val clientNode = if (useDcache) TLIdentityNode() else null
1582  val dcache = if (useDcache) LazyModule(new DCache()) else null
1583  if (useDcache) {
1584    clientNode := dcache.clientNode
1585  }
1586
1587  class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents {
1588    val io = IO(new DCacheIO)
1589    val perfEvents = if (!useDcache) {
1590      // a fake dcache which uses dpi-c to access memory, only for debug usage!
1591      val fake_dcache = Module(new FakeDCache())
1592      io <> fake_dcache.io
1593      Seq()
1594    }
1595    else {
1596      io <> dcache.module.io
1597      dcache.module.getPerfEvents
1598    }
1599    generatePerfEvent()
1600  }
1601
1602  lazy val module = new DCacheWrapperImp(this)
1603}
1604