xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision e47fc57c428786e17d32ca2d3edec5c4b5612900)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
275668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
281f0e2dc7SJiawei Linimport device.RAMHelper
295668a921SJiawei Linimport huancun.{AliasField, AliasKey, DirtyField, PreferCacheField, PrefetchField}
307cd72b71Szhanglinjuanimport huancun.utils.FastArbiter
31b36dd5fdSWilliam Wangimport mem.{AddPipelineReg}
325668a921SJiawei Lin
33ad3ba452Szhanglinjuanimport scala.math.max
341f0e2dc7SJiawei Lin
351f0e2dc7SJiawei Lin// DCache specific parameters
361f0e2dc7SJiawei Lincase class DCacheParameters
371f0e2dc7SJiawei Lin(
381f0e2dc7SJiawei Lin  nSets: Int = 256,
391f0e2dc7SJiawei Lin  nWays: Int = 8,
40af22dd7cSWilliam Wang  rowBits: Int = 64,
411f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
421f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
43300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
441f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
451f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
461f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
471f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
481f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
49fddcfe1fSwakafa  blockBytes: Int = 64,
50fddcfe1fSwakafa  alwaysReleaseData: Boolean = true
511f0e2dc7SJiawei Lin) extends L1CacheParameters {
521f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
531f0e2dc7SJiawei Lin  // cache alias will happen,
541f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
551f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
561f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
571f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
581f0e2dc7SJiawei Lin    PrefetchField(),
591f0e2dc7SJiawei Lin    PreferCacheField()
601f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
611f0e2dc7SJiawei Lin  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
621f0e2dc7SJiawei Lin
631f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
641f0e2dc7SJiawei Lin
651f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
661f0e2dc7SJiawei Lin}
671f0e2dc7SJiawei Lin
681f0e2dc7SJiawei Lin//           Physical Address
691f0e2dc7SJiawei Lin// --------------------------------------
701f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
711f0e2dc7SJiawei Lin// --------------------------------------
721f0e2dc7SJiawei Lin//                  |
731f0e2dc7SJiawei Lin//                  DCacheTagOffset
741f0e2dc7SJiawei Lin//
751f0e2dc7SJiawei Lin//           Virtual Address
761f0e2dc7SJiawei Lin// --------------------------------------
771f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
781f0e2dc7SJiawei Lin// --------------------------------------
791f0e2dc7SJiawei Lin//                |     |      |        |
80ca18a0b4SWilliam Wang//                |     |      |        0
811f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
821f0e2dc7SJiawei Lin//                |     DCacheSetOffset
831f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
841f0e2dc7SJiawei Lin
851f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
861f0e2dc7SJiawei Lin
871f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
881f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
891f0e2dc7SJiawei Lin  val cfg = cacheParams
901f0e2dc7SJiawei Lin
911f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
921f0e2dc7SJiawei Lin
931f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
941f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
951f0e2dc7SJiawei Lin
96e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
97e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
98e19f7967SWilliam Wang
991f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
1001f0e2dc7SJiawei Lin
1011f0e2dc7SJiawei Lin  def nSourceType = 3
1021f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
1031f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1041f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1051f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
1063f4ec46fSCODE-JTZ  def SOFT_PREFETCH = 3
1071f0e2dc7SJiawei Lin
1081f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1091f0e2dc7SJiawei Lin  def reqIdWidth = 64
1101f0e2dc7SJiawei Lin
111300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
112300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
113300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
114300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
115300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
116ad3ba452Szhanglinjuan
1171f0e2dc7SJiawei Lin  // banked dcache support
1181f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1191f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
120af22dd7cSWilliam Wang  val DCacheBanks = 8 // hardcoded
121af22dd7cSWilliam Wang  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
122ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
123ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
124af22dd7cSWilliam Wang  require(DCacheSRAMRowBits == 64)
1251f0e2dc7SJiawei Lin
126ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
127ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
128ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1291f0e2dc7SJiawei Lin
1301f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1311f0e2dc7SJiawei Lin
1321f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
133ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
134ca18a0b4SWilliam Wang
135ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1361f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1371f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1381f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
139ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1401f0e2dc7SJiawei Lin
1411f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1421f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
1431f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
1441f0e2dc7SJiawei Lin  }
1451f0e2dc7SJiawei Lin
1461f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
1471f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
1481f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
1491f0e2dc7SJiawei Lin  }
1501f0e2dc7SJiawei Lin
1511f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
1521f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
1531f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
1541f0e2dc7SJiawei Lin  }
1551f0e2dc7SJiawei Lin
1561f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
1571f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
1581f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
1591f0e2dc7SJiawei Lin  }
1601f0e2dc7SJiawei Lin
161578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
162578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
163578c21a4Szhanglinjuan    out: DecoupledIO[T],
164578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
165578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
166578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
167578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
168578c21a4Szhanglinjuan      a <> req
169578c21a4Szhanglinjuan    }
170578c21a4Szhanglinjuan    out <> arb.io.out
171578c21a4Szhanglinjuan  }
172578c21a4Szhanglinjuan
173b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
174b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
175b36dd5fdSWilliam Wang    out: DecoupledIO[T],
176b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
177b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
178b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
179b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
180b36dd5fdSWilliam Wang      a <> req
181b36dd5fdSWilliam Wang    }
182b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
183b36dd5fdSWilliam Wang  }
184b36dd5fdSWilliam Wang
185b11ec622Slixin  def arbiter_with_pipereg_N_dup[T <: Bundle](
186b11ec622Slixin    in: Seq[DecoupledIO[T]],
187b11ec622Slixin    out: DecoupledIO[T],
188c3a5fe5fShappy-lx    dups: Seq[DecoupledIO[T]],
189b11ec622Slixin    name: Option[String] = None): Unit = {
190b11ec622Slixin    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
191b11ec622Slixin    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
192b11ec622Slixin    for ((a, req) <- arb.io.in.zip(in)) {
193b11ec622Slixin      a <> req
194b11ec622Slixin    }
195b11ec622Slixin    for (dup <- dups) {
196c3a5fe5fShappy-lx      AddPipelineReg(arb.io.out, dup, false.B)
197b11ec622Slixin    }
198c3a5fe5fShappy-lx    AddPipelineReg(arb.io.out, out, false.B)
199b11ec622Slixin  }
200b11ec622Slixin
201578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
202578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
203578c21a4Szhanglinjuan    out: DecoupledIO[T],
204578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
205578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
206578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
207578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
208578c21a4Szhanglinjuan      a <> req
209578c21a4Szhanglinjuan    }
210578c21a4Szhanglinjuan    out <> arb.io.out
211578c21a4Szhanglinjuan  }
212578c21a4Szhanglinjuan
2137cd72b71Szhanglinjuan  def fastArbiter[T <: Bundle](
2147cd72b71Szhanglinjuan    in: Seq[DecoupledIO[T]],
2157cd72b71Szhanglinjuan    out: DecoupledIO[T],
2167cd72b71Szhanglinjuan    name: Option[String] = None): Unit = {
2177cd72b71Szhanglinjuan    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
2187cd72b71Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
2197cd72b71Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
2207cd72b71Szhanglinjuan      a <> req
2217cd72b71Szhanglinjuan    }
2227cd72b71Szhanglinjuan    out <> arb.io.out
2237cd72b71Szhanglinjuan  }
2247cd72b71Szhanglinjuan
225ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
226ad3ba452Szhanglinjuan
2271f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
2281f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
2291f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
2301f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
2311f0e2dc7SJiawei Lin}
2321f0e2dc7SJiawei Lin
2331f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
2341f0e2dc7SJiawei Lin  with HasDCacheParameters
2351f0e2dc7SJiawei Lin
2361f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
2371f0e2dc7SJiawei Lin  with HasDCacheParameters
2381f0e2dc7SJiawei Lin
2391f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
2401f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
2411f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
2421f0e2dc7SJiawei Lin}
2431f0e2dc7SJiawei Lin
244ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
245ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
246ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
247ad3ba452Szhanglinjuan}
248ad3ba452Szhanglinjuan
2491f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
2501f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters)  extends DCacheBundle
2511f0e2dc7SJiawei Lin{
2521f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2531f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2541f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
2551f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
2561f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2573f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
2581f0e2dc7SJiawei Lin  def dump() = {
2591f0e2dc7SJiawei Lin    XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2601f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2611f0e2dc7SJiawei Lin  }
2621f0e2dc7SJiawei Lin}
2631f0e2dc7SJiawei Lin
2641f0e2dc7SJiawei Lin// memory request in word granularity(store)
2651f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
2661f0e2dc7SJiawei Lin{
2671f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2681f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
2691f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2701f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2711f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
2721f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2731f0e2dc7SJiawei Lin  def dump() = {
2741f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2751f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2761f0e2dc7SJiawei Lin  }
277ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
2781f0e2dc7SJiawei Lin}
2791f0e2dc7SJiawei Lin
2801f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
2811f0e2dc7SJiawei Lin  val vaddr = UInt(VAddrBits.W)
282ca18a0b4SWilliam Wang  val wline = Bool()
2831f0e2dc7SJiawei Lin}
2841f0e2dc7SJiawei Lin
2856786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
2861f0e2dc7SJiawei Lin{
2871f0e2dc7SJiawei Lin  val data         = UInt(DataBits.W)
288026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
289026615fcSWilliam Wang
2901f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2911f0e2dc7SJiawei Lin  val miss   = Bool()
292026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
2931f0e2dc7SJiawei Lin  val replay = Bool()
294026615fcSWilliam Wang  // data has been corrupted
295a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
2961f0e2dc7SJiawei Lin  def dump() = {
2971f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
2981f0e2dc7SJiawei Lin      data, id, miss, replay)
2991f0e2dc7SJiawei Lin  }
3001f0e2dc7SJiawei Lin}
3011f0e2dc7SJiawei Lin
3026786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
3036786cfb7SWilliam Wang{
3046786cfb7SWilliam Wang  // 1 cycle after data resp
3056786cfb7SWilliam Wang  val error_delayed = Bool() // all kinds of errors, include tag error
306c3a5fe5fShappy-lx  val data_dup_0 = UInt(DataBits.W)
3076786cfb7SWilliam Wang}
3086786cfb7SWilliam Wang
3096786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
3106786cfb7SWilliam Wang{
3116786cfb7SWilliam Wang  val error = Bool() // all kinds of errors, include tag error
3126786cfb7SWilliam Wang}
3136786cfb7SWilliam Wang
3141f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
3151f0e2dc7SJiawei Lin{
3161f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
3171f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
3181f0e2dc7SJiawei Lin  val miss   = Bool()
3191f0e2dc7SJiawei Lin  // cache req nacked, replay it later
3201f0e2dc7SJiawei Lin  val replay = Bool()
3211f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3221f0e2dc7SJiawei Lin  def dump() = {
3231f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
3241f0e2dc7SJiawei Lin      data, id, miss, replay)
3251f0e2dc7SJiawei Lin  }
3261f0e2dc7SJiawei Lin}
3271f0e2dc7SJiawei Lin
3281f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
3291f0e2dc7SJiawei Lin{
3301f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
3311f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
332026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
3331f0e2dc7SJiawei Lin  // for debug usage
3341f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
3351f0e2dc7SJiawei Lin  val hasdata = Bool()
3361f0e2dc7SJiawei Lin  val refill_done = Bool()
3371f0e2dc7SJiawei Lin  def dump() = {
3381f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
3391f0e2dc7SJiawei Lin  }
3401f0e2dc7SJiawei Lin}
3411f0e2dc7SJiawei Lin
34267682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
34367682d05SWilliam Wang{
34467682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
34567682d05SWilliam Wang  def dump() = {
34667682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
34767682d05SWilliam Wang  }
34867682d05SWilliam Wang}
34967682d05SWilliam Wang
3501f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
3511f0e2dc7SJiawei Lin{
3521f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
3531f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
3541f0e2dc7SJiawei Lin}
3551f0e2dc7SJiawei Lin
3566786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle
3576786cfb7SWilliam Wang{
3586786cfb7SWilliam Wang  val req  = DecoupledIO(new DCacheWordReq)
3596786cfb7SWilliam Wang  val resp = Flipped(DecoupledIO(new DCacheWordRespWithError))
3606786cfb7SWilliam Wang}
3616786cfb7SWilliam Wang
36262cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle {
36362cb71fbShappy-lx  val data    = UInt(DataBits.W)
36462cb71fbShappy-lx  val miss    = Bool()
36562cb71fbShappy-lx  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
36662cb71fbShappy-lx  val replay  = Bool()
36762cb71fbShappy-lx  val error   = Bool()
36862cb71fbShappy-lx
36962cb71fbShappy-lx  val ack_miss_queue = Bool()
37062cb71fbShappy-lx
37162cb71fbShappy-lx  val id     = UInt(reqIdWidth.W)
37262cb71fbShappy-lx}
37362cb71fbShappy-lx
3746786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle
3751f0e2dc7SJiawei Lin{
37662cb71fbShappy-lx  val req  = DecoupledIO(new MainPipeReq)
37762cb71fbShappy-lx  val resp = Flipped(ValidIO(new AtomicsResp))
37862cb71fbShappy-lx  val block_lr = Input(Bool())
3791f0e2dc7SJiawei Lin}
3801f0e2dc7SJiawei Lin
3811f0e2dc7SJiawei Lin// used by load unit
3821f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
3831f0e2dc7SJiawei Lin{
3841f0e2dc7SJiawei Lin  // kill previous cycle's req
3851f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
386b6982e83SLemover  val s2_kill  = Output(Bool())
3871f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
3881f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
38903efd994Shappy-lx  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
39003efd994Shappy-lx  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
3911f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
392d87b76aaSWilliam Wang  val s1_bank_conflict = Input(Bool())
39303efd994Shappy-lx  // cycle 2: hit signal
39403efd994Shappy-lx  val s2_hit = Input(Bool()) // hit signal for lsu,
39503efd994Shappy-lx
39603efd994Shappy-lx  // debug
39703efd994Shappy-lx  val debug_s1_hit_way = Input(UInt(nWays.W))
3981f0e2dc7SJiawei Lin}
3991f0e2dc7SJiawei Lin
4001f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
4011f0e2dc7SJiawei Lin{
4021f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
4031f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
4041f0e2dc7SJiawei Lin}
4051f0e2dc7SJiawei Lin
406ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
407ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
408ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
409ad3ba452Szhanglinjuan
410ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
411ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
412ad3ba452Szhanglinjuan
413ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
414ad3ba452Szhanglinjuan
415ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
416ad3ba452Szhanglinjuan}
417ad3ba452Szhanglinjuan
4181f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
4191f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
4201f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
421ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
4226786cfb7SWilliam Wang  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
42367682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
4241f0e2dc7SJiawei Lin}
4251f0e2dc7SJiawei Lin
4261f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
4275668a921SJiawei Lin  val hartId = Input(UInt(8.W))
4281f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
429e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
4301f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
4311f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
4321f0e2dc7SJiawei Lin}
4331f0e2dc7SJiawei Lin
4341f0e2dc7SJiawei Lin
4351f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
4361f0e2dc7SJiawei Lin
4371f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
4381f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
4391f0e2dc7SJiawei Lin      name = "dcache",
440ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
4411f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
4421f0e2dc7SJiawei Lin    )),
4431f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
4441f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
4451f0e2dc7SJiawei Lin  )
4461f0e2dc7SJiawei Lin
4471f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
4481f0e2dc7SJiawei Lin
4491f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
4501f0e2dc7SJiawei Lin}
4511f0e2dc7SJiawei Lin
4521f0e2dc7SJiawei Lin
4531ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents {
4541f0e2dc7SJiawei Lin
4551f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
4561f0e2dc7SJiawei Lin
4571f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
4581f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
4591f0e2dc7SJiawei Lin
4601f0e2dc7SJiawei Lin  println("DCache:")
4611f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
4621f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
4631f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
4641f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
4651f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
4661f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
4671f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
4681f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
4691f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
4701f0e2dc7SJiawei Lin
4711f0e2dc7SJiawei Lin  //----------------------------------------
4721f0e2dc7SJiawei Lin  // core data structures
4731f0e2dc7SJiawei Lin  val bankedDataArray = Module(new BankedDataArray)
47446f74b57SHaojin Tang  val metaArray = Module(new AsynchronousMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
47546f74b57SHaojin Tang  val errorArray = Module(new ErrorArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) // TODO: add it to meta array
476ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
4771f0e2dc7SJiawei Lin  bankedDataArray.dump()
4781f0e2dc7SJiawei Lin
4791f0e2dc7SJiawei Lin  //----------------------------------------
4801f0e2dc7SJiawei Lin  // core modules
4811f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
48262cb71fbShappy-lx  // val atomicsReplayUnit = Module(new AtomicsReplayEntry)
4831f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
484ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
4851f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
4861f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
4871f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
4881f0e2dc7SJiawei Lin
4895668a921SJiawei Lin  missQueue.io.hartId := io.hartId
4905668a921SJiawei Lin
4919ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
4929ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
4936786cfb7SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
494dd95524eSzhanglinjuan
4951f0e2dc7SJiawei Lin  //----------------------------------------
4961f0e2dc7SJiawei Lin  // meta array
497ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
498026615fcSWilliam Wang    Seq(mainPipe.io.meta_read)
499ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
500026615fcSWilliam Wang    Seq(mainPipe.io.meta_resp)
501ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
502ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
503026615fcSWilliam Wang    refillPipe.io.meta_write
504ad3ba452Szhanglinjuan  )
505ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
506ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
507ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
5081f0e2dc7SJiawei Lin
509026615fcSWilliam Wang  val error_flag_resp_ports = ldu.map(_.io.error_flag_resp) ++
510026615fcSWilliam Wang    Seq(mainPipe.io.error_flag_resp)
511026615fcSWilliam Wang  val error_flag_write_ports = Seq(
512026615fcSWilliam Wang    mainPipe.io.error_flag_write,
513026615fcSWilliam Wang    refillPipe.io.error_flag_write
514026615fcSWilliam Wang  )
515026615fcSWilliam Wang  meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p }
516026615fcSWilliam Wang  error_flag_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => p := r }
517026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
518026615fcSWilliam Wang
519ad3ba452Szhanglinjuan  //----------------------------------------
520ad3ba452Szhanglinjuan  // tag array
521ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
52209ae47d2SWilliam Wang  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
52309ae47d2SWilliam Wang  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
524ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
525ad3ba452Szhanglinjuan    case (ld, i) =>
526ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
527ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
52809ae47d2SWilliam Wang      ld.io.tag_read.ready := !tag_write_intend
5291f0e2dc7SJiawei Lin  }
530ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
531ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
532ad3ba452Szhanglinjuan
53309ae47d2SWilliam Wang  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
53409ae47d2SWilliam Wang  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
53509ae47d2SWilliam Wang
536ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
537ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
538ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
539ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
5401f0e2dc7SJiawei Lin
5411f0e2dc7SJiawei Lin  //----------------------------------------
5421f0e2dc7SJiawei Lin  // data array
5431f0e2dc7SJiawei Lin
544ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
545ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
546ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
547ad3ba452Szhanglinjuan
548ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
5491f0e2dc7SJiawei Lin
5509ef181f4SWilliam Wang  bankedDataArray.io.readline <> mainPipe.io.data_read
5517a5caa97Szhanglinjuan  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
5526786cfb7SWilliam Wang  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
553ad3ba452Szhanglinjuan  mainPipe.io.data_resp := bankedDataArray.io.resp
5541f0e2dc7SJiawei Lin
5559ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
5569ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
5576786cfb7SWilliam Wang    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
5589ef181f4SWilliam Wang
5599ef181f4SWilliam Wang    ldu(i).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(i)
5609ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
5619ef181f4SWilliam Wang  })
5621f0e2dc7SJiawei Lin
563c3a5fe5fShappy-lx  (0 until (LoadPipelineWidth / 2)).map(i => {
564c3a5fe5fShappy-lx    ldu(i).io.banked_data_resp := bankedDataArray.io.resp
565c3a5fe5fShappy-lx  })
566c3a5fe5fShappy-lx
567c3a5fe5fShappy-lx  ((LoadPipelineWidth / 2) until LoadPipelineWidth).map(i => {
568c3a5fe5fShappy-lx    ldu(i).io.banked_data_resp := bankedDataArray.io.resp_dup_0
569c3a5fe5fShappy-lx  })
570c3a5fe5fShappy-lx
5711f0e2dc7SJiawei Lin  //----------------------------------------
5721f0e2dc7SJiawei Lin  // load pipe
5731f0e2dc7SJiawei Lin  // the s1 kill signal
5741f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
5751f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
5761f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
5771f0e2dc7SJiawei Lin
5781f0e2dc7SJiawei Lin    // replay and nack not needed anymore
5791f0e2dc7SJiawei Lin    // TODO: remove replay and nack
5801f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
5811f0e2dc7SJiawei Lin
5821f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
5837a5caa97Szhanglinjuan      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
5841f0e2dc7SJiawei Lin  }
5851f0e2dc7SJiawei Lin
5861f0e2dc7SJiawei Lin  //----------------------------------------
5871f0e2dc7SJiawei Lin  // atomics
5881f0e2dc7SJiawei Lin  // atomics not finished yet
58962cb71fbShappy-lx  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
59062cb71fbShappy-lx  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
59162cb71fbShappy-lx  io.lsu.atomics.block_lr := mainPipe.io.block_lr
59262cb71fbShappy-lx  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
59362cb71fbShappy-lx  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
5941f0e2dc7SJiawei Lin
5951f0e2dc7SJiawei Lin  //----------------------------------------
5961f0e2dc7SJiawei Lin  // miss queue
5971f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
5981f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
5991f0e2dc7SJiawei Lin
6001f0e2dc7SJiawei Lin  // Request
601300ded30SWilliam Wang  val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount))
6021f0e2dc7SJiawei Lin
603a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
6041f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
6051f0e2dc7SJiawei Lin
6061f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
6071f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
6081f0e2dc7SJiawei Lin
609a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
610a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
611a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
612a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
613a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
614a98b054bSWilliam Wang  }
6151f0e2dc7SJiawei Lin
6161f0e2dc7SJiawei Lin  // refill to load queue
617ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
6181f0e2dc7SJiawei Lin
6191f0e2dc7SJiawei Lin  // tilelink stuff
6201f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
6211f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
622ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
623ad3ba452Szhanglinjuan
624a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
6251f0e2dc7SJiawei Lin
6261f0e2dc7SJiawei Lin  //----------------------------------------
6271f0e2dc7SJiawei Lin  // probe
6281f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
6291f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
630ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
631300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
6321f0e2dc7SJiawei Lin
6331f0e2dc7SJiawei Lin  //----------------------------------------
6341f0e2dc7SJiawei Lin  // mainPipe
635ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
636ad3ba452Szhanglinjuan  // block the req in main pipe
637219c4595Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
638b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
6391f0e2dc7SJiawei Lin
640a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
641ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
6421f0e2dc7SJiawei Lin
64369790076Szhanglinjuan  arbiter_with_pipereg(
64462cb71fbShappy-lx    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
64569790076Szhanglinjuan    out = mainPipe.io.atomic_req,
64669790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
64769790076Szhanglinjuan  )
6481f0e2dc7SJiawei Lin
649a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
6501f0e2dc7SJiawei Lin
651ad3ba452Szhanglinjuan  //----------------------------------------
652b36dd5fdSWilliam Wang  // replace (main pipe)
653ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
654578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
655578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
6561f0e2dc7SJiawei Lin
657ad3ba452Szhanglinjuan  //----------------------------------------
658ad3ba452Szhanglinjuan  // refill pipe
65963540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
66063540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
661ad3ba452Szhanglinjuan      s.valid &&
662ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
663ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
664ad3ba452Szhanglinjuan    )).orR
665ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
666c3a5fe5fShappy-lx
667c3a5fe5fShappy-lx  val nDupDataWriteReady = 4
668c3a5fe5fShappy-lx  val nDupTagWriteReady = 4
669c3a5fe5fShappy-lx  val nDupStatus = nDupDataWriteReady + nDupTagWriteReady
670c3a5fe5fShappy-lx  val mpStatus_dup = mainPipe.io.status_dup
671c3a5fe5fShappy-lx  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
672c3a5fe5fShappy-lx  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
673c3a5fe5fShappy-lx    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
674c3a5fe5fShappy-lx    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
675c3a5fe5fShappy-lx      s.valid &&
676c3a5fe5fShappy-lx        s.bits.set === mq_refill_dup(i).bits.idx &&
677c3a5fe5fShappy-lx        s.bits.way_en === mq_refill_dup(i).bits.way_en
678c3a5fe5fShappy-lx    )).orR
679c3a5fe5fShappy-lx  })
680c3a5fe5fShappy-lx  dontTouch(refillShouldBeBlocked_dup)
681c3a5fe5fShappy-lx
682c3a5fe5fShappy-lx  refillPipe.io.req_dup_0.bits := mq_refill_dup(0).bits
683c3a5fe5fShappy-lx  refillPipe.io.req_dup_1.bits := mq_refill_dup(1).bits
684c3a5fe5fShappy-lx  refillPipe.io.req_dup_2.bits := mq_refill_dup(2).bits
685c3a5fe5fShappy-lx  refillPipe.io.req_dup_3.bits := mq_refill_dup(3).bits
686c3a5fe5fShappy-lx  refillPipe.io.req_dup_0.valid := mq_refill_dup(0).valid && !refillShouldBeBlocked_dup(0)
687c3a5fe5fShappy-lx  refillPipe.io.req_dup_1.valid := mq_refill_dup(1).valid && !refillShouldBeBlocked_dup(1)
688c3a5fe5fShappy-lx  refillPipe.io.req_dup_2.valid := mq_refill_dup(2).valid && !refillShouldBeBlocked_dup(2)
689c3a5fe5fShappy-lx  refillPipe.io.req_dup_3.valid := mq_refill_dup(3).valid && !refillShouldBeBlocked_dup(3)
690c3a5fe5fShappy-lx
691c3a5fe5fShappy-lx  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
692c3a5fe5fShappy-lx    x => x._1.valid && !x._2
693c3a5fe5fShappy-lx  ))
694c3a5fe5fShappy-lx  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
695c3a5fe5fShappy-lx  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupDataWriteReady + nDupTagWriteReady))
696c3a5fe5fShappy-lx  dontTouch(refillPipe_io_req_valid_dup)
697c3a5fe5fShappy-lx  dontTouch(refillPipe_io_data_write_valid_dup)
698c3a5fe5fShappy-lx  dontTouch(refillPipe_io_tag_write_valid_dup)
699c3a5fe5fShappy-lx  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
700c3a5fe5fShappy-lx  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
701c3a5fe5fShappy-lx  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
702c3a5fe5fShappy-lx
703c3a5fe5fShappy-lx  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
704c3a5fe5fShappy-lx    r.ready := refillPipe.io.req.ready && !block
705c3a5fe5fShappy-lx  }
706c3a5fe5fShappy-lx
70754e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
708a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
7091f0e2dc7SJiawei Lin
7101f0e2dc7SJiawei Lin  //----------------------------------------
7111f0e2dc7SJiawei Lin  // wb
7121f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
713026615fcSWilliam Wang
714578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
7151f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
716ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
717ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
718ef3b5b96SWilliam Wang
719ef3b5b96SWilliam Wang  io.lsu.release.valid := RegNext(wb.io.req.fire())
720ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
721ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
722ef3b5b96SWilliam Wang  // * load queue released flag update logic
723ef3b5b96SWilliam Wang  // * load / load violation check logic
724ef3b5b96SWilliam Wang  // * and timing requirements
725ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
7261f0e2dc7SJiawei Lin
7271f0e2dc7SJiawei Lin  // connect bus d
7281f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
7291f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
7301f0e2dc7SJiawei Lin
7311f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
7321f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
7331f0e2dc7SJiawei Lin
7341f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
7351f0e2dc7SJiawei Lin  bus.d.ready := false.B
7361f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
7371f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
7381f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
7391f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
7401f0e2dc7SJiawei Lin  } .otherwise {
7411f0e2dc7SJiawei Lin    assert (!bus.d.fire())
7421f0e2dc7SJiawei Lin  }
7431f0e2dc7SJiawei Lin
7441f0e2dc7SJiawei Lin  //----------------------------------------
745ad3ba452Szhanglinjuan  // replacement algorithm
746ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
747ad3ba452Szhanglinjuan
748ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
749ad3ba452Szhanglinjuan  replWayReqs.foreach{
750ad3ba452Szhanglinjuan    case req =>
751ad3ba452Szhanglinjuan      req.way := DontCare
752ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
753ad3ba452Szhanglinjuan  }
754ad3ba452Szhanglinjuan
755ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
75692816bbcSWilliam Wang    mainPipe.io.replace_access
757ad3ba452Szhanglinjuan  )
758ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
759ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
760ad3ba452Szhanglinjuan    case (w, req) =>
761ad3ba452Szhanglinjuan      w.valid := req.valid
762ad3ba452Szhanglinjuan      w.bits := req.bits.way
763ad3ba452Szhanglinjuan  }
764ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
765ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
766ad3ba452Szhanglinjuan
767ad3ba452Szhanglinjuan  //----------------------------------------
7681f0e2dc7SJiawei Lin  // assertions
7691f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
7701f0e2dc7SJiawei Lin  when (bus.a.fire()) {
7711f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
7721f0e2dc7SJiawei Lin  }
7731f0e2dc7SJiawei Lin  when (bus.b.fire()) {
7741f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
7751f0e2dc7SJiawei Lin  }
7761f0e2dc7SJiawei Lin  when (bus.c.fire()) {
7771f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
7781f0e2dc7SJiawei Lin  }
7791f0e2dc7SJiawei Lin
7801f0e2dc7SJiawei Lin  //----------------------------------------
7811f0e2dc7SJiawei Lin  // utility functions
7821f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
7831f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
7841f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
7851f0e2dc7SJiawei Lin    sink.bits    := source.bits
7861f0e2dc7SJiawei Lin  }
7871f0e2dc7SJiawei Lin
7881f0e2dc7SJiawei Lin  //----------------------------------------
789e19f7967SWilliam Wang  // Customized csr cache op support
790e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
791e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
792c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
793c3a5fe5fShappy-lx  // dup cacheOp_req_valid
794c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp_req_dup_0 := cacheOpDecoder.io.cache_req_dup_0
795c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp_req_dup_1 := cacheOpDecoder.io.cache_req_dup_1
796c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
797*e47fc57cSlixin  bankedDataArray.io.cacheOp_req_bits_opCode_dups.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dups(i) }
798c3a5fe5fShappy-lx
799e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
800c3a5fe5fShappy-lx  // dup cacheOp_req_valid
801c3a5fe5fShappy-lx  tagArray.io.cacheOp_req_dup_0 := cacheOpDecoder.io.cache_req_dup_0
802c3a5fe5fShappy-lx  tagArray.io.cacheOp_req_dup_1 := cacheOpDecoder.io.cache_req_dup_1
803c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
804*e47fc57cSlixin  tagArray.io.cacheOp_req_bits_opCode_dups.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dups(i) }
805*e47fc57cSlixin
806e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
807e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
808e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
809e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
810e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
811e19f7967SWilliam Wang  ))
812026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
81341b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
814e19f7967SWilliam Wang
815e19f7967SWilliam Wang  //----------------------------------------
8161f0e2dc7SJiawei Lin  // performance counters
8171f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
8181f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
8191f0e2dc7SJiawei Lin
8201f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
821ad3ba452Szhanglinjuan
822ad3ba452Szhanglinjuan  // performance counter
823ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
824ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
825ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
826ad3ba452Szhanglinjuan    case (a, u) =>
827ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
828ad3ba452Szhanglinjuan      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr))
82903efd994Shappy-lx      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
830ad3ba452Szhanglinjuan  }
831ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
832ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
833ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
834ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
835ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
836ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
837ad3ba452Szhanglinjuan    case acc =>
838ad3ba452Szhanglinjuan      Cat(early_replace.map {
839ad3ba452Szhanglinjuan        case r =>
840ad3ba452Szhanglinjuan          acc.valid && r.valid &&
841ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
842ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
843ad3ba452Szhanglinjuan      })
844ad3ba452Szhanglinjuan  }
845ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
846cd365d4cSrvcoresjw
8471ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
8481ca0e4f3SYinan Xu  generatePerfEvent()
8491f0e2dc7SJiawei Lin}
8501f0e2dc7SJiawei Lin
8511f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
8521f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
8531f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
8541f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
8551f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
8561f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
8571f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
8581f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
8591f0e2dc7SJiawei Lin}
8601f0e2dc7SJiawei Lin
8614f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
8621f0e2dc7SJiawei Lin
8634f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
8644f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
8654f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
8664f94c0c6SJiawei Lin  if (useDcache) {
8671f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
8681f0e2dc7SJiawei Lin  }
8691f0e2dc7SJiawei Lin
8701ca0e4f3SYinan Xu  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
8711f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
8721ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
8734f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
8741f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
8751f0e2dc7SJiawei Lin      io <> fake_dcache.io
8761ca0e4f3SYinan Xu      Seq()
8771f0e2dc7SJiawei Lin    }
8781f0e2dc7SJiawei Lin    else {
8791f0e2dc7SJiawei Lin      io <> dcache.module.io
8801ca0e4f3SYinan Xu      dcache.module.getPerfEvents
8811f0e2dc7SJiawei Lin    }
8821ca0e4f3SYinan Xu    generatePerfEvent()
8831f0e2dc7SJiawei Lin  }
8841f0e2dc7SJiawei Lin}
885