11f0e2dc7SJiawei Lin/*************************************************************************************** 21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory 41f0e2dc7SJiawei Lin* 51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2. 61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2. 71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at: 81f0e2dc7SJiawei Lin* http://license.coscl.org.cn/MulanPSL2 91f0e2dc7SJiawei Lin* 101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131f0e2dc7SJiawei Lin* 141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details. 151f0e2dc7SJiawei Lin***************************************************************************************/ 161f0e2dc7SJiawei Lin 171f0e2dc7SJiawei Linpackage xiangshan.cache 181f0e2dc7SJiawei Lin 191f0e2dc7SJiawei Linimport chisel3._ 201f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule 211f0e2dc7SJiawei Linimport chisel3.util._ 227f37d55fSTang Haojinimport coupledL2.VaddrField 23d2945707SHuijin Liimport coupledL2.IsKeywordField 24d2945707SHuijin Liimport coupledL2.IsKeywordKey 251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._ 277f37d55fSTang Haojinimport freechips.rocketchip.util.BundleFieldBase 287f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField} 297f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters 307f37d55fSTang Haojinimport utility._ 317f37d55fSTang Haojinimport utils._ 327f37d55fSTang Haojinimport xiangshan._ 339ae95edaSAnzoooooimport xiangshan.backend.Bundles.DynInst 347f37d55fSTang Haojinimport xiangshan.backend.rob.RobDebugRollingIO 3504665835SMaxpicca-Liimport xiangshan.cache.wpu._ 367f37d55fSTang Haojinimport xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter} 370d32f713Shappy-lximport xiangshan.mem.prefetch._ 38d2945707SHuijin Liimport xiangshan.mem.LqPtr 395668a921SJiawei Lin 401f0e2dc7SJiawei Lin// DCache specific parameters 411f0e2dc7SJiawei Lincase class DCacheParameters 421f0e2dc7SJiawei Lin( 4320e09ab1Shappy-lx nSets: Int = 128, 441f0e2dc7SJiawei Lin nWays: Int = 8, 45af22dd7cSWilliam Wang rowBits: Int = 64, 461f0e2dc7SJiawei Lin tagECC: Option[String] = None, 471f0e2dc7SJiawei Lin dataECC: Option[String] = None, 48300ded30SWilliam Wang replacer: Option[String] = Some("setplru"), 49fa9ac9b6SWilliam Wang updateReplaceOn2ndmiss: Boolean = true, 501f0e2dc7SJiawei Lin nMissEntries: Int = 1, 511f0e2dc7SJiawei Lin nProbeEntries: Int = 1, 521f0e2dc7SJiawei Lin nReleaseEntries: Int = 1, 531f0e2dc7SJiawei Lin nMMIOEntries: Int = 1, 541f0e2dc7SJiawei Lin nMMIOs: Int = 1, 55fddcfe1fSwakafa blockBytes: Int = 64, 560d32f713Shappy-lx nMaxPrefetchEntry: Int = 1, 57d2945707SHuijin Li alwaysReleaseData: Boolean = false, 5831d5a9c4Ssfencevma isKeywordBitsOpt: Option[Boolean] = Some(true), 5931d5a9c4Ssfencevma enableDataEcc: Boolean = false, 60b23df8f4Ssfencevma enableTagEcc: Boolean = false 611f0e2dc7SJiawei Lin) extends L1CacheParameters { 621f0e2dc7SJiawei Lin // if sets * blockBytes > 4KB(page size), 631f0e2dc7SJiawei Lin // cache alias will happen, 641f0e2dc7SJiawei Lin // we need to avoid this by recoding additional bits in L2 cache 651f0e2dc7SJiawei Lin val setBytes = nSets * blockBytes 661f0e2dc7SJiawei Lin val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 671f0e2dc7SJiawei Lin 681f0e2dc7SJiawei Lin def tagCode: Code = Code.fromString(tagECC) 691f0e2dc7SJiawei Lin 701f0e2dc7SJiawei Lin def dataCode: Code = Code.fromString(dataECC) 711f0e2dc7SJiawei Lin} 721f0e2dc7SJiawei Lin 731f0e2dc7SJiawei Lin// Physical Address 741f0e2dc7SJiawei Lin// -------------------------------------- 751f0e2dc7SJiawei Lin// | Physical Tag | PIndex | Offset | 761f0e2dc7SJiawei Lin// -------------------------------------- 771f0e2dc7SJiawei Lin// | 781f0e2dc7SJiawei Lin// DCacheTagOffset 791f0e2dc7SJiawei Lin// 801f0e2dc7SJiawei Lin// Virtual Address 811f0e2dc7SJiawei Lin// -------------------------------------- 821f0e2dc7SJiawei Lin// | Above index | Set | Bank | Offset | 831f0e2dc7SJiawei Lin// -------------------------------------- 841f0e2dc7SJiawei Lin// | | | | 85ca18a0b4SWilliam Wang// | | | 0 861f0e2dc7SJiawei Lin// | | DCacheBankOffset 871f0e2dc7SJiawei Lin// | DCacheSetOffset 881f0e2dc7SJiawei Lin// DCacheAboveIndexOffset 891f0e2dc7SJiawei Lin 901f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte 911f0e2dc7SJiawei Lin 920d32f713Shappy-lxtrait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{ 931f0e2dc7SJiawei Lin val cacheParams = dcacheParameters 941f0e2dc7SJiawei Lin val cfg = cacheParams 951f0e2dc7SJiawei Lin 961f0e2dc7SJiawei Lin def encWordBits = cacheParams.dataCode.width(wordBits) 971f0e2dc7SJiawei Lin 981f0e2dc7SJiawei Lin def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only 991f0e2dc7SJiawei Lin def eccBits = encWordBits - wordBits 1001f0e2dc7SJiawei Lin 101e19f7967SWilliam Wang def encTagBits = cacheParams.tagCode.width(tagBits) 102e19f7967SWilliam Wang def eccTagBits = encTagBits - tagBits 103e19f7967SWilliam Wang 1041f0e2dc7SJiawei Lin def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant 1051f0e2dc7SJiawei Lin 1062db9ec44SLinJiawei def nSourceType = 10 1071f0e2dc7SJiawei Lin def sourceTypeWidth = log2Up(nSourceType) 10800575ac8SWilliam Wang // non-prefetch source < 3 1091f0e2dc7SJiawei Lin def LOAD_SOURCE = 0 1101f0e2dc7SJiawei Lin def STORE_SOURCE = 1 1111f0e2dc7SJiawei Lin def AMO_SOURCE = 2 11200575ac8SWilliam Wang // prefetch source >= 3 11300575ac8SWilliam Wang def DCACHE_PREFETCH_SOURCE = 3 1142db9ec44SLinJiawei def SOFT_PREFETCH = 4 1150d32f713Shappy-lx // the following sources are only used inside SMS 1162db9ec44SLinJiawei def HW_PREFETCH_AGT = 5 1172db9ec44SLinJiawei def HW_PREFETCH_PHT_CUR = 6 1182db9ec44SLinJiawei def HW_PREFETCH_PHT_INC = 7 1192db9ec44SLinJiawei def HW_PREFETCH_PHT_DEC = 8 1202db9ec44SLinJiawei def HW_PREFETCH_BOP = 9 1212db9ec44SLinJiawei def HW_PREFETCH_STRIDE = 10 1221f0e2dc7SJiawei Lin 1230d32f713Shappy-lx def BLOOM_FILTER_ENTRY_NUM = 4096 1240d32f713Shappy-lx 1251f0e2dc7SJiawei Lin // each source use a id to distinguish its multiple reqs 1268b1251e1SWilliam Wang def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize) 1271f0e2dc7SJiawei Lin 128300ded30SWilliam Wang require(isPow2(cfg.nMissEntries)) // TODO 129300ded30SWilliam Wang // require(isPow2(cfg.nReleaseEntries)) 130300ded30SWilliam Wang require(cfg.nMissEntries < cfg.nReleaseEntries) 131300ded30SWilliam Wang val nEntries = cfg.nMissEntries + cfg.nReleaseEntries 132300ded30SWilliam Wang val releaseIdBase = cfg.nMissEntries 13331d5a9c4Ssfencevma val EnableDataEcc = cacheParams.enableDataEcc 13431d5a9c4Ssfencevma val EnableTagEcc = cacheParams.enableTagEcc 135ad3ba452Szhanglinjuan 1361f0e2dc7SJiawei Lin // banked dcache support 1373eeae490SMaxpicca-Li val DCacheSetDiv = 1 1381f0e2dc7SJiawei Lin val DCacheSets = cacheParams.nSets 1391f0e2dc7SJiawei Lin val DCacheWays = cacheParams.nWays 140af22dd7cSWilliam Wang val DCacheBanks = 8 // hardcoded 141a9c1b353SMaxpicca-Li val DCacheDupNum = 16 142af22dd7cSWilliam Wang val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded 143ca18a0b4SWilliam Wang val DCacheWordBits = 64 // hardcoded 144ca18a0b4SWilliam Wang val DCacheWordBytes = DCacheWordBits / 8 1450d32f713Shappy-lx val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry 146cdbff57cSHaoyuan Feng val DCacheVWordBytes = VLEN / 8 147af22dd7cSWilliam Wang require(DCacheSRAMRowBits == 64) 1481f0e2dc7SJiawei Lin 1493eeae490SMaxpicca-Li val DCacheSetDivBits = log2Ceil(DCacheSetDiv) 1503eeae490SMaxpicca-Li val DCacheSetBits = log2Ceil(DCacheSets) 151ca18a0b4SWilliam Wang val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets 152ca18a0b4SWilliam Wang val DCacheSizeBytes = DCacheSizeBits / 8 153ca18a0b4SWilliam Wang val DCacheSizeWords = DCacheSizeBits / 64 // TODO 1541f0e2dc7SJiawei Lin 1551f0e2dc7SJiawei Lin val DCacheSameVPAddrLength = 12 1561f0e2dc7SJiawei Lin 1571f0e2dc7SJiawei Lin val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8 158ca18a0b4SWilliam Wang val DCacheWordOffset = log2Up(DCacheWordBytes) 159cdbff57cSHaoyuan Feng val DCacheVWordOffset = log2Up(DCacheVWordBytes) 160ca18a0b4SWilliam Wang 161ca18a0b4SWilliam Wang val DCacheBankOffset = log2Up(DCacheSRAMRowBytes) 1621f0e2dc7SJiawei Lin val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks) 1631f0e2dc7SJiawei Lin val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets) 1641f0e2dc7SJiawei Lin val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength 165ca18a0b4SWilliam Wang val DCacheLineOffset = DCacheSetOffset 1661f0e2dc7SJiawei Lin 16737225120Ssfencevma // uncache 168be867ebcSAnzooooo val uncacheIdxBits = log2Up(VirtualLoadQueueMaxStoreQueueSize + 1) 169b52348aeSWilliam Wang // hardware prefetch parameters 170b52348aeSWilliam Wang // high confidence hardware prefetch port 171b52348aeSWilliam Wang val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default 172b52348aeSWilliam Wang val IgnorePrefetchConfidence = false 17337225120Ssfencevma 1746c7e5e86Szhanglinjuan // parameters about duplicating regs to solve fanout 1756c7e5e86Szhanglinjuan // In Main Pipe: 1766c7e5e86Szhanglinjuan // tag_write.ready -> data_write.valid * 8 banks 1776c7e5e86Szhanglinjuan // tag_write.ready -> meta_write.valid 1786c7e5e86Szhanglinjuan // tag_write.ready -> tag_write.valid 1796c7e5e86Szhanglinjuan // tag_write.ready -> err_write.valid 1806c7e5e86Szhanglinjuan // tag_write.ready -> wb.valid 1816c7e5e86Szhanglinjuan val nDupTagWriteReady = DCacheBanks + 4 1826c7e5e86Szhanglinjuan // In Main Pipe: 1836c7e5e86Szhanglinjuan // data_write.ready -> data_write.valid * 8 banks 1846c7e5e86Szhanglinjuan // data_write.ready -> meta_write.valid 1856c7e5e86Szhanglinjuan // data_write.ready -> tag_write.valid 1866c7e5e86Szhanglinjuan // data_write.ready -> err_write.valid 1876c7e5e86Szhanglinjuan // data_write.ready -> wb.valid 1886c7e5e86Szhanglinjuan val nDupDataWriteReady = DCacheBanks + 4 1896c7e5e86Szhanglinjuan val nDupWbReady = DCacheBanks + 4 1906c7e5e86Szhanglinjuan val nDupStatus = nDupTagWriteReady + nDupDataWriteReady 1916c7e5e86Szhanglinjuan val dataWritePort = 0 1926c7e5e86Szhanglinjuan val metaWritePort = DCacheBanks 1936c7e5e86Szhanglinjuan val tagWritePort = metaWritePort + 1 1946c7e5e86Szhanglinjuan val errWritePort = tagWritePort + 1 1956c7e5e86Szhanglinjuan val wbPort = errWritePort + 1 1966c7e5e86Szhanglinjuan 1973eeae490SMaxpicca-Li def set_to_dcache_div(set: UInt) = { 1983eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 1993eeae490SMaxpicca-Li if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0) 2003eeae490SMaxpicca-Li } 2013eeae490SMaxpicca-Li 2023eeae490SMaxpicca-Li def set_to_dcache_div_set(set: UInt) = { 2033eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 2043eeae490SMaxpicca-Li set(DCacheSetBits - 1, DCacheSetDivBits) 2053eeae490SMaxpicca-Li } 2063eeae490SMaxpicca-Li 2071f0e2dc7SJiawei Lin def addr_to_dcache_bank(addr: UInt) = { 2081f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheSetOffset) 2091f0e2dc7SJiawei Lin addr(DCacheSetOffset-1, DCacheBankOffset) 2101f0e2dc7SJiawei Lin } 2111f0e2dc7SJiawei Lin 2123eeae490SMaxpicca-Li def addr_to_dcache_div(addr: UInt) = { 2133eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2143eeae490SMaxpicca-Li if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset) 2153eeae490SMaxpicca-Li } 2163eeae490SMaxpicca-Li 2173eeae490SMaxpicca-Li def addr_to_dcache_div_set(addr: UInt) = { 2183eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2193eeae490SMaxpicca-Li addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits) 2203eeae490SMaxpicca-Li } 2213eeae490SMaxpicca-Li 2221f0e2dc7SJiawei Lin def addr_to_dcache_set(addr: UInt) = { 2231f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheAboveIndexOffset) 2241f0e2dc7SJiawei Lin addr(DCacheAboveIndexOffset-1, DCacheSetOffset) 2251f0e2dc7SJiawei Lin } 2261f0e2dc7SJiawei Lin 2271f0e2dc7SJiawei Lin def get_data_of_bank(bank: Int, data: UInt) = { 2281f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBits) 2291f0e2dc7SJiawei Lin data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank) 2301f0e2dc7SJiawei Lin } 2311f0e2dc7SJiawei Lin 2321f0e2dc7SJiawei Lin def get_mask_of_bank(bank: Int, data: UInt) = { 2331f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes) 2341f0e2dc7SJiawei Lin data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank) 2351f0e2dc7SJiawei Lin } 2361f0e2dc7SJiawei Lin 237401876faSYanqin Li def get_alias(vaddr: UInt): UInt ={ 23820e09ab1Shappy-lx // require(blockOffBits + idxBits > pgIdxBits) 239401876faSYanqin Li if(blockOffBits + idxBits > pgIdxBits){ 240401876faSYanqin Li vaddr(blockOffBits + idxBits - 1, pgIdxBits) 241401876faSYanqin Li }else{ 242401876faSYanqin Li 0.U 243401876faSYanqin Li } 244401876faSYanqin Li } 2451f0e2dc7SJiawei Lin 2460d32f713Shappy-lx def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = { 2470d32f713Shappy-lx require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits) 2480d32f713Shappy-lx if(blockOffBits + idxBits > pgIdxBits) { 2490d32f713Shappy-lx vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits) 2500d32f713Shappy-lx }else { 2510d32f713Shappy-lx // no alias problem 2520d32f713Shappy-lx true.B 2530d32f713Shappy-lx } 2540d32f713Shappy-lx } 2550d32f713Shappy-lx 25604665835SMaxpicca-Li def get_direct_map_way(addr:UInt): UInt = { 25704665835SMaxpicca-Li addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset) 25804665835SMaxpicca-Li } 25904665835SMaxpicca-Li 260578c21a4Szhanglinjuan def arbiter[T <: Bundle]( 261578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 262578c21a4Szhanglinjuan out: DecoupledIO[T], 263578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 264578c21a4Szhanglinjuan val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 265578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 266578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 267578c21a4Szhanglinjuan a <> req 268578c21a4Szhanglinjuan } 269578c21a4Szhanglinjuan out <> arb.io.out 270578c21a4Szhanglinjuan } 271578c21a4Szhanglinjuan 272b36dd5fdSWilliam Wang def arbiter_with_pipereg[T <: Bundle]( 273b36dd5fdSWilliam Wang in: Seq[DecoupledIO[T]], 274b36dd5fdSWilliam Wang out: DecoupledIO[T], 275b36dd5fdSWilliam Wang name: Option[String] = None): Unit = { 276b36dd5fdSWilliam Wang val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 277b36dd5fdSWilliam Wang if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 278b36dd5fdSWilliam Wang for ((a, req) <- arb.io.in.zip(in)) { 279b36dd5fdSWilliam Wang a <> req 280b36dd5fdSWilliam Wang } 281b36dd5fdSWilliam Wang AddPipelineReg(arb.io.out, out, false.B) 282b36dd5fdSWilliam Wang } 283b36dd5fdSWilliam Wang 284b11ec622Slixin def arbiter_with_pipereg_N_dup[T <: Bundle]( 285b11ec622Slixin in: Seq[DecoupledIO[T]], 286b11ec622Slixin out: DecoupledIO[T], 287c3a5fe5fShappy-lx dups: Seq[DecoupledIO[T]], 288b11ec622Slixin name: Option[String] = None): Unit = { 289b11ec622Slixin val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 290b11ec622Slixin if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 291b11ec622Slixin for ((a, req) <- arb.io.in.zip(in)) { 292b11ec622Slixin a <> req 293b11ec622Slixin } 294b11ec622Slixin for (dup <- dups) { 295c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, dup, false.B) 296b11ec622Slixin } 297c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, out, false.B) 298b11ec622Slixin } 299b11ec622Slixin 300578c21a4Szhanglinjuan def rrArbiter[T <: Bundle]( 301578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 302578c21a4Szhanglinjuan out: DecoupledIO[T], 303578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 304578c21a4Szhanglinjuan val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size)) 305578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 306578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 307578c21a4Szhanglinjuan a <> req 308578c21a4Szhanglinjuan } 309578c21a4Szhanglinjuan out <> arb.io.out 310578c21a4Szhanglinjuan } 311578c21a4Szhanglinjuan 3127cd72b71Szhanglinjuan def fastArbiter[T <: Bundle]( 3137cd72b71Szhanglinjuan in: Seq[DecoupledIO[T]], 3147cd72b71Szhanglinjuan out: DecoupledIO[T], 3157cd72b71Szhanglinjuan name: Option[String] = None): Unit = { 3167cd72b71Szhanglinjuan val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size)) 3177cd72b71Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 3187cd72b71Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 3197cd72b71Szhanglinjuan a <> req 3207cd72b71Szhanglinjuan } 3217cd72b71Szhanglinjuan out <> arb.io.out 3227cd72b71Szhanglinjuan } 3237cd72b71Szhanglinjuan 324ad3ba452Szhanglinjuan val numReplaceRespPorts = 2 325ad3ba452Szhanglinjuan 3261f0e2dc7SJiawei Lin require(isPow2(nSets), s"nSets($nSets) must be pow2") 3271f0e2dc7SJiawei Lin require(isPow2(nWays), s"nWays($nWays) must be pow2") 3281f0e2dc7SJiawei Lin require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)") 3291f0e2dc7SJiawei Lin require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)") 3301f0e2dc7SJiawei Lin} 3311f0e2dc7SJiawei Lin 3321f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule 3331f0e2dc7SJiawei Lin with HasDCacheParameters 3341f0e2dc7SJiawei Lin 3351f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle 3361f0e2dc7SJiawei Lin with HasDCacheParameters 3371f0e2dc7SJiawei Lin 3381f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle { 3391f0e2dc7SJiawei Lin val set = UInt(log2Up(nSets).W) 3401f0e2dc7SJiawei Lin val way = UInt(log2Up(nWays).W) 3411f0e2dc7SJiawei Lin} 3421f0e2dc7SJiawei Lin 343ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle { 344ad3ba452Szhanglinjuan val set = ValidIO(UInt(log2Up(nSets).W)) 34504665835SMaxpicca-Li val dmWay = Output(UInt(log2Up(nWays).W)) 346ad3ba452Szhanglinjuan val way = Input(UInt(log2Up(nWays).W)) 347ad3ba452Szhanglinjuan} 348ad3ba452Szhanglinjuan 3493af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle 3503af6aa6eSWilliam Wang{ 3513af6aa6eSWilliam Wang val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store 3520d32f713Shappy-lx val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch 3533af6aa6eSWilliam Wang val access = Bool() // cache line has been accessed by load / store 3543af6aa6eSWilliam Wang 3553af6aa6eSWilliam Wang // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline 3563af6aa6eSWilliam Wang} 3573af6aa6eSWilliam Wang 3581f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics) 3591f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle 3601f0e2dc7SJiawei Lin{ 3611f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 362d2b20d1aSTang Haojin val vaddr = UInt(VAddrBits.W) 363cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 364cdbff57cSHaoyuan Feng val mask = UInt((VLEN/8).W) 3651f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3663f4ec46fSCODE-JTZ val instrtype = UInt(sourceTypeWidth.W) 367da3bf434SMaxpicca-Li val isFirstIssue = Bool() 36804665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 369d2945707SHuijin Li val lqIdx = new LqPtr 370da3bf434SMaxpicca-Li 371da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 3721f0e2dc7SJiawei Lin def dump() = { 373d2b20d1aSTang Haojin XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n", 374d2b20d1aSTang Haojin cmd, vaddr, data, mask, id) 3751f0e2dc7SJiawei Lin } 3761f0e2dc7SJiawei Lin} 3771f0e2dc7SJiawei Lin 3781f0e2dc7SJiawei Lin// memory request in word granularity(store) 3791f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle 3801f0e2dc7SJiawei Lin{ 3811f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 3821f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 3831f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 3841f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 3851f0e2dc7SJiawei Lin val mask = UInt(cfg.blockBytes.W) 3861f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3871f0e2dc7SJiawei Lin def dump() = { 3881f0e2dc7SJiawei Lin XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 3891f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 3901f0e2dc7SJiawei Lin } 391ad3ba452Szhanglinjuan def idx: UInt = get_idx(vaddr) 3921f0e2dc7SJiawei Lin} 3931f0e2dc7SJiawei Lin 3941f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq { 395d2b20d1aSTang Haojin val addr = UInt(PAddrBits.W) 396ca18a0b4SWilliam Wang val wline = Bool() 3971f0e2dc7SJiawei Lin} 3981f0e2dc7SJiawei Lin 3990d32f713Shappy-lxclass DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr { 4000d32f713Shappy-lx val prefetch = Bool() 401315e1323Sgood-circle val vecValid = Bool() 4020d32f713Shappy-lx 4030d32f713Shappy-lx def toDCacheWordReqWithVaddr() = { 4040d32f713Shappy-lx val res = Wire(new DCacheWordReqWithVaddr) 4050d32f713Shappy-lx res.vaddr := vaddr 4060d32f713Shappy-lx res.wline := wline 4070d32f713Shappy-lx res.cmd := cmd 4080d32f713Shappy-lx res.addr := addr 4090d32f713Shappy-lx res.data := data 4100d32f713Shappy-lx res.mask := mask 4110d32f713Shappy-lx res.id := id 4120d32f713Shappy-lx res.instrtype := instrtype 4130d32f713Shappy-lx res.replayCarry := replayCarry 4140d32f713Shappy-lx res.isFirstIssue := isFirstIssue 4150d32f713Shappy-lx res.debug_robIdx := debug_robIdx 4160d32f713Shappy-lx 4170d32f713Shappy-lx res 4180d32f713Shappy-lx } 4190d32f713Shappy-lx} 4200d32f713Shappy-lx 4216786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle 4221f0e2dc7SJiawei Lin{ 423144422dcSMaxpicca-Li // read in s2 424cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 425144422dcSMaxpicca-Li // select in s3 426cdbff57cSHaoyuan Feng val data_delayed = UInt(VLEN.W) 427026615fcSWilliam Wang val id = UInt(reqIdWidth.W) 4281f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4291f0e2dc7SJiawei Lin val miss = Bool() 430026615fcSWilliam Wang // cache miss, and failed to enter the missqueue, replay from RS is needed 4311f0e2dc7SJiawei Lin val replay = Bool() 43204665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 433026615fcSWilliam Wang // data has been corrupted 434a469aa4bSWilliam Wang val tag_error = Bool() // tag error 435144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 436144422dcSMaxpicca-Li 437da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 4381f0e2dc7SJiawei Lin def dump() = { 4391f0e2dc7SJiawei Lin XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n", 4401f0e2dc7SJiawei Lin data, id, miss, replay) 4411f0e2dc7SJiawei Lin } 4421f0e2dc7SJiawei Lin} 4431f0e2dc7SJiawei Lin 4446786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp 4456786cfb7SWilliam Wang{ 4460d32f713Shappy-lx val meta_prefetch = UInt(L1PfSourceBits.W) 4474b6d4d13SWilliam Wang val meta_access = Bool() 448b9e121dfShappy-lx // s2 449b9e121dfShappy-lx val handled = Bool() 4500d32f713Shappy-lx val real_miss = Bool() 451b9e121dfShappy-lx // s3: 1 cycle after data resp 4526786cfb7SWilliam Wang val error_delayed = Bool() // all kinds of errors, include tag error 453b9e121dfShappy-lx val replacementUpdated = Bool() 4546786cfb7SWilliam Wang} 4556786cfb7SWilliam Wang 456a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp 457a19ae480SWilliam Wang{ 458a19ae480SWilliam Wang val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 459a19ae480SWilliam Wang val bank_oh = UInt(DCacheBanks.W) 460a19ae480SWilliam Wang} 461a19ae480SWilliam Wang 4626786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp 4636786cfb7SWilliam Wang{ 4646786cfb7SWilliam Wang val error = Bool() // all kinds of errors, include tag error 46558cb1b0bSzhanglinjuan val nderr = Bool() 4666786cfb7SWilliam Wang} 4676786cfb7SWilliam Wang 4681f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle 4691f0e2dc7SJiawei Lin{ 4701f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 4711f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4721f0e2dc7SJiawei Lin val miss = Bool() 4731f0e2dc7SJiawei Lin // cache req nacked, replay it later 4741f0e2dc7SJiawei Lin val replay = Bool() 4751f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 4761f0e2dc7SJiawei Lin def dump() = { 4771f0e2dc7SJiawei Lin XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n", 4781f0e2dc7SJiawei Lin data, id, miss, replay) 4791f0e2dc7SJiawei Lin } 4801f0e2dc7SJiawei Lin} 4811f0e2dc7SJiawei Lin 4821f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle 4831f0e2dc7SJiawei Lin{ 4841f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 4851f0e2dc7SJiawei Lin val data = UInt(l1BusDataWidth.W) 486026615fcSWilliam Wang val error = Bool() // refilled data has been corrupted 4871f0e2dc7SJiawei Lin // for debug usage 4881f0e2dc7SJiawei Lin val data_raw = UInt((cfg.blockBytes * 8).W) 4891f0e2dc7SJiawei Lin val hasdata = Bool() 4901f0e2dc7SJiawei Lin val refill_done = Bool() 4911f0e2dc7SJiawei Lin def dump() = { 4921f0e2dc7SJiawei Lin XSDebug("Refill: addr: %x data: %x\n", addr, data) 4931f0e2dc7SJiawei Lin } 494683c1411Shappy-lx val id = UInt(log2Up(cfg.nMissEntries).W) 4951f0e2dc7SJiawei Lin} 4961f0e2dc7SJiawei Lin 49767682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle 49867682d05SWilliam Wang{ 49967682d05SWilliam Wang val paddr = UInt(PAddrBits.W) 50067682d05SWilliam Wang def dump() = { 50167682d05SWilliam Wang XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset)) 50267682d05SWilliam Wang } 50367682d05SWilliam Wang} 50467682d05SWilliam Wang 5051f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle 5061f0e2dc7SJiawei Lin{ 5071f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheWordReq) 508144422dcSMaxpicca-Li val resp = Flipped(DecoupledIO(new DCacheWordResp)) 5091f0e2dc7SJiawei Lin} 5101f0e2dc7SJiawei Lin 51137225120Ssfencevma 51237225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle 51337225120Ssfencevma{ 51437225120Ssfencevma val cmd = UInt(M_SZ.W) 51537225120Ssfencevma val addr = UInt(PAddrBits.W) 516cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 517cdbff57cSHaoyuan Feng val mask = UInt((XLEN/8).W) 51837225120Ssfencevma val id = UInt(uncacheIdxBits.W) 51937225120Ssfencevma val instrtype = UInt(sourceTypeWidth.W) 52037225120Ssfencevma val atomic = Bool() 521da3bf434SMaxpicca-Li val isFirstIssue = Bool() 52204665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 52337225120Ssfencevma 52437225120Ssfencevma def dump() = { 52537225120Ssfencevma XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 52637225120Ssfencevma cmd, addr, data, mask, id) 52737225120Ssfencevma } 52837225120Ssfencevma} 52937225120Ssfencevma 530cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle 53137225120Ssfencevma{ 532cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 533cdbff57cSHaoyuan Feng val data_delayed = UInt(XLEN.W) 53437225120Ssfencevma val id = UInt(uncacheIdxBits.W) 53537225120Ssfencevma val miss = Bool() 53637225120Ssfencevma val replay = Bool() 53737225120Ssfencevma val tag_error = Bool() 53837225120Ssfencevma val error = Bool() 53958cb1b0bSzhanglinjuan val nderr = Bool() 54004665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 541144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) // FIXME: why uncacheWordResp is not merged to baseDcacheResp 54237225120Ssfencevma 543da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 54437225120Ssfencevma def dump() = { 54537225120Ssfencevma XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n", 54637225120Ssfencevma data, id, miss, replay, tag_error, error) 54737225120Ssfencevma } 54837225120Ssfencevma} 54937225120Ssfencevma 5506786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle 5516786cfb7SWilliam Wang{ 55237225120Ssfencevma val req = DecoupledIO(new UncacheWordReq) 553cdbff57cSHaoyuan Feng val resp = Flipped(DecoupledIO(new UncacheWordResp)) 5546786cfb7SWilliam Wang} 5556786cfb7SWilliam Wang 556ffd3154dSCharlieLiuclass MainPipeResp(implicit p: Parameters) extends DCacheBundle { 557ffd3154dSCharlieLiu //distinguish amo 558ffd3154dSCharlieLiu val source = UInt(sourceTypeWidth.W) 55962cb71fbShappy-lx val data = UInt(DataBits.W) 56062cb71fbShappy-lx val miss = Bool() 56162cb71fbShappy-lx val miss_id = UInt(log2Up(cfg.nMissEntries).W) 56262cb71fbShappy-lx val replay = Bool() 56362cb71fbShappy-lx val error = Bool() 56462cb71fbShappy-lx 56562cb71fbShappy-lx val ack_miss_queue = Bool() 56662cb71fbShappy-lx 56762cb71fbShappy-lx val id = UInt(reqIdWidth.W) 568ffd3154dSCharlieLiu 569ffd3154dSCharlieLiu def isAMO: Bool = source === AMO_SOURCE.U 570ffd3154dSCharlieLiu def isStore: Bool = source === STORE_SOURCE.U 57162cb71fbShappy-lx} 57262cb71fbShappy-lx 5736786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle 5741f0e2dc7SJiawei Lin{ 57562cb71fbShappy-lx val req = DecoupledIO(new MainPipeReq) 576ffd3154dSCharlieLiu val resp = Flipped(ValidIO(new MainPipeResp)) 57762cb71fbShappy-lx val block_lr = Input(Bool()) 5781f0e2dc7SJiawei Lin} 5791f0e2dc7SJiawei Lin 5801f0e2dc7SJiawei Lin// used by load unit 5811f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO 5821f0e2dc7SJiawei Lin{ 5831f0e2dc7SJiawei Lin // kill previous cycle's req 58408b0bc30Shappy-lx val s1_kill_data_read = Output(Bool()) // only kill bandedDataRead at s1 58508b0bc30Shappy-lx val s1_kill = Output(Bool()) // kill loadpipe req at s1 586b6982e83SLemover val s2_kill = Output(Bool()) 58704665835SMaxpicca-Li val s0_pc = Output(UInt(VAddrBits.W)) 58804665835SMaxpicca-Li val s1_pc = Output(UInt(VAddrBits.W)) 5892db9ec44SLinJiawei val s2_pc = Output(UInt(VAddrBits.W)) 590b9e121dfShappy-lx // cycle 0: load has updated replacement before 591b9e121dfShappy-lx val replacementUpdated = Output(Bool()) 59200e6f2e2Sweiding liu val is128Req = Bool() 5930d32f713Shappy-lx // cycle 0: prefetch source bits 5940d32f713Shappy-lx val pf_source = Output(UInt(L1PfSourceBits.W)) 595d2945707SHuijin Li // cycle0: load microop 596d2945707SHuijin Li // val s0_uop = Output(new MicroOp) 5971f0e2dc7SJiawei Lin // cycle 0: virtual address: req.addr 5981f0e2dc7SJiawei Lin // cycle 1: physical address: s1_paddr 59903efd994Shappy-lx val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr 60003efd994Shappy-lx val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr 6011f0e2dc7SJiawei Lin val s1_disable_fast_wakeup = Input(Bool()) 60203efd994Shappy-lx // cycle 2: hit signal 60303efd994Shappy-lx val s2_hit = Input(Bool()) // hit signal for lsu, 604da3bf434SMaxpicca-Li val s2_first_hit = Input(Bool()) 605594c5198Ssfencevma val s2_bank_conflict = Input(Bool()) 60614a67055Ssfencevma val s2_wpu_pred_fail = Input(Bool()) 60714a67055Ssfencevma val s2_mq_nack = Input(Bool()) 60803efd994Shappy-lx 60903efd994Shappy-lx // debug 61003efd994Shappy-lx val debug_s1_hit_way = Input(UInt(nWays.W)) 61104665835SMaxpicca-Li val debug_s2_pred_way_num = Input(UInt(XLEN.W)) 61204665835SMaxpicca-Li val debug_s2_dm_way_num = Input(UInt(XLEN.W)) 61304665835SMaxpicca-Li val debug_s2_real_way_num = Input(UInt(XLEN.W)) 6141f0e2dc7SJiawei Lin} 6151f0e2dc7SJiawei Lin 6161f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle 6171f0e2dc7SJiawei Lin{ 6181f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheLineReq) 6191f0e2dc7SJiawei Lin val resp = Flipped(DecoupledIO(new DCacheLineResp)) 6201f0e2dc7SJiawei Lin} 6211f0e2dc7SJiawei Lin 622ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle { 623ad3ba452Szhanglinjuan // sbuffer will directly send request to dcache main pipe 624ad3ba452Szhanglinjuan val req = Flipped(Decoupled(new DCacheLineReq)) 625ad3ba452Szhanglinjuan 626ad3ba452Szhanglinjuan val main_pipe_hit_resp = ValidIO(new DCacheLineResp) 627ffd3154dSCharlieLiu //val refill_hit_resp = ValidIO(new DCacheLineResp) 628ad3ba452Szhanglinjuan 629ad3ba452Szhanglinjuan val replay_resp = ValidIO(new DCacheLineResp) 630ad3ba452Szhanglinjuan 631ffd3154dSCharlieLiu //def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp) 632ffd3154dSCharlieLiu def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp) 633ad3ba452Szhanglinjuan} 634ad3ba452Szhanglinjuan 635683c1411Shappy-lx// forward tilelink channel D's data to ldu 636683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle { 637683c1411Shappy-lx val valid = Bool() 638683c1411Shappy-lx val data = UInt(l1BusDataWidth.W) 639683c1411Shappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 640683c1411Shappy-lx val last = Bool() 641683c1411Shappy-lx 642683c1411Shappy-lx def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = { 643683c1411Shappy-lx valid := req_valid 644683c1411Shappy-lx data := req_data 645683c1411Shappy-lx mshrid := req_mshrid 646683c1411Shappy-lx last := req_last 647683c1411Shappy-lx } 648683c1411Shappy-lx 649683c1411Shappy-lx def dontCare() = { 650683c1411Shappy-lx valid := false.B 651683c1411Shappy-lx data := DontCare 652683c1411Shappy-lx mshrid := DontCare 653683c1411Shappy-lx last := DontCare 654683c1411Shappy-lx } 655683c1411Shappy-lx 656683c1411Shappy-lx def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = { 657683c1411Shappy-lx val all_match = req_valid && valid && 658683c1411Shappy-lx req_mshr_id === mshrid && 659683c1411Shappy-lx req_paddr(log2Up(refillBytes)) === last 660683c1411Shappy-lx val forward_D = RegInit(false.B) 661cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 662683c1411Shappy-lx 663683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 664683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 665683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 666683c1411Shappy-lx block_data(i) := data(64 * i + 63, 64 * i) 667683c1411Shappy-lx }) 668cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 669cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 670683c1411Shappy-lx 671683c1411Shappy-lx forward_D := all_match 672cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 6735adc4829SYanqin Li when (all_match) { 674683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 675683c1411Shappy-lx } 6765adc4829SYanqin Li } 677683c1411Shappy-lx 678683c1411Shappy-lx (forward_D, forwardData) 679683c1411Shappy-lx } 680683c1411Shappy-lx} 681683c1411Shappy-lx 682683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle { 683683c1411Shappy-lx val inflight = Bool() 684683c1411Shappy-lx val paddr = UInt(PAddrBits.W) 6859ebbb510Shappy-lx val raw_data = Vec(blockRows, UInt(rowBits.W)) 686683c1411Shappy-lx val firstbeat_valid = Bool() 687683c1411Shappy-lx val lastbeat_valid = Bool() 688683c1411Shappy-lx 689683c1411Shappy-lx def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = { 690683c1411Shappy-lx inflight := mshr_valid 691683c1411Shappy-lx paddr := mshr_paddr 692683c1411Shappy-lx raw_data := mshr_rawdata 693683c1411Shappy-lx firstbeat_valid := mshr_first_valid 694683c1411Shappy-lx lastbeat_valid := mshr_last_valid 695683c1411Shappy-lx } 696683c1411Shappy-lx 697683c1411Shappy-lx // check if we can forward from mshr or D channel 698683c1411Shappy-lx def check(req_valid : Bool, req_paddr : UInt) = { 6995adc4829SYanqin Li RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits)) // TODO: clock gate(1-bit) 700683c1411Shappy-lx } 701683c1411Shappy-lx 702683c1411Shappy-lx def forward(req_valid : Bool, req_paddr : UInt) = { 703683c1411Shappy-lx val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) || 704683c1411Shappy-lx (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid) 705683c1411Shappy-lx 706683c1411Shappy-lx val forward_mshr = RegInit(false.B) 707cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 708683c1411Shappy-lx 7099ebbb510Shappy-lx val block_idx = req_paddr(log2Up(refillBytes), 3) 7109ebbb510Shappy-lx val block_data = raw_data 7119ebbb510Shappy-lx 712cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 713cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 714683c1411Shappy-lx 715683c1411Shappy-lx forward_mshr := all_match 716cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 717683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 718683c1411Shappy-lx } 719683c1411Shappy-lx 720683c1411Shappy-lx (forward_mshr, forwardData) 721683c1411Shappy-lx } 722683c1411Shappy-lx} 723683c1411Shappy-lx 724683c1411Shappy-lx// forward mshr's data to ldu 725683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle { 726683c1411Shappy-lx // req 727683c1411Shappy-lx val valid = Input(Bool()) 728683c1411Shappy-lx val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W)) 729683c1411Shappy-lx val paddr = Input(UInt(PAddrBits.W)) 730683c1411Shappy-lx // resp 731683c1411Shappy-lx val forward_mshr = Output(Bool()) 732cdbff57cSHaoyuan Feng val forwardData = Output(Vec(VLEN/8, UInt(8.W))) 733683c1411Shappy-lx val forward_result_valid = Output(Bool()) 734683c1411Shappy-lx 735683c1411Shappy-lx def connect(sink: LduToMissqueueForwardIO) = { 736683c1411Shappy-lx sink.valid := valid 737683c1411Shappy-lx sink.mshrid := mshrid 738683c1411Shappy-lx sink.paddr := paddr 739683c1411Shappy-lx forward_mshr := sink.forward_mshr 740683c1411Shappy-lx forwardData := sink.forwardData 741683c1411Shappy-lx forward_result_valid := sink.forward_result_valid 742683c1411Shappy-lx } 743683c1411Shappy-lx 744683c1411Shappy-lx def forward() = { 745683c1411Shappy-lx (forward_result_valid, forward_mshr, forwardData) 746683c1411Shappy-lx } 747683c1411Shappy-lx} 748683c1411Shappy-lx 7490d32f713Shappy-lxclass StorePrefetchReq(implicit p: Parameters) extends DCacheBundle { 7500d32f713Shappy-lx val paddr = UInt(PAddrBits.W) 7510d32f713Shappy-lx val vaddr = UInt(VAddrBits.W) 7520d32f713Shappy-lx} 7530d32f713Shappy-lx 7541f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle { 75546ba64e8Ssfencevma val load = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load 75646ba64e8Ssfencevma val sta = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store 757692e2fafSHuijin Li //val lsq = ValidIO(new Refill) // refill to load queue, wake up load misses 7589444e131Ssfencevma val tl_d_channel = Output(new DcacheToLduForwardIO) 759ad3ba452Szhanglinjuan val store = new DCacheToSbufferIO // for sbuffer 7606786cfb7SWilliam Wang val atomics = Flipped(new AtomicWordIO) // atomics reqs 76167682d05SWilliam Wang val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check 762683c1411Shappy-lx val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO)) 763683c1411Shappy-lx val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO) 7641f0e2dc7SJiawei Lin} 7651f0e2dc7SJiawei Lin 76660ebee38STang Haojinclass DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle { 76760ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 76860ebee38STang Haojin val robHeadMissInDCache = Output(Bool()) 76960ebee38STang Haojin val robHeadOtherReplay = Input(Bool()) 77060ebee38STang Haojin} 77160ebee38STang Haojin 7721f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle { 773f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 774f1d78cf7SLinJiawei val l2_pf_store_only = Input(Bool()) 7751f0e2dc7SJiawei Lin val lsu = new DCacheToLsuIO 776e19f7967SWilliam Wang val csr = new L1CacheToCsrIO 7770184a80eSYanqin Li val error = ValidIO(new L1CacheErrorInfo) 7781f0e2dc7SJiawei Lin val mshrFull = Output(Bool()) 7790d32f713Shappy-lx val memSetPattenDetected = Output(Bool()) 7800d32f713Shappy-lx val lqEmpty = Input(Bool()) 7810d32f713Shappy-lx val pf_ctrl = Output(new PrefetchControlBundle) 7822fdb4d6aShappy-lx val force_write = Input(Bool()) 7836005a7e2Shappy-lx val sms_agt_evict_req = DecoupledIO(new AGTEvictReq) 78460ebee38STang Haojin val debugTopDown = new DCacheTopDownIO 7857cf78eb2Shappy-lx val debugRolling = Flipped(new RobDebugRollingIO) 786ffd3154dSCharlieLiu val l2_hint = Input(Valid(new L2ToL1Hint())) 7871f0e2dc7SJiawei Lin} 7881f0e2dc7SJiawei Lin 78908b0bc30Shappy-lxprivate object ArbiterCtrl { 79008b0bc30Shappy-lx def apply(request: Seq[Bool]): Seq[Bool] = request.length match { 79108b0bc30Shappy-lx case 0 => Seq() 79208b0bc30Shappy-lx case 1 => Seq(true.B) 79308b0bc30Shappy-lx case _ => true.B +: request.tail.init.scanLeft(request.head)(_ || _).map(!_) 79408b0bc30Shappy-lx } 79508b0bc30Shappy-lx} 79608b0bc30Shappy-lx 79708b0bc30Shappy-lxclass TreeArbiter[T <: MissReqWoStoreData](val gen: T, val n: Int) extends Module{ 79808b0bc30Shappy-lx val io = IO(new ArbiterIO(gen, n)) 79908b0bc30Shappy-lx 80008b0bc30Shappy-lx def selectTree(in: Vec[Valid[T]], sIdx: UInt): Tuple2[UInt, T] = { 80108b0bc30Shappy-lx if (in.length == 1) { 80208b0bc30Shappy-lx (sIdx, in(0).bits) 80308b0bc30Shappy-lx } else if (in.length == 2) { 80408b0bc30Shappy-lx ( 80508b0bc30Shappy-lx Mux(in(0).valid, sIdx, sIdx + 1.U), 80608b0bc30Shappy-lx Mux(in(0).valid, in(0).bits, in(1).bits) 80708b0bc30Shappy-lx ) 80808b0bc30Shappy-lx } else { 80908b0bc30Shappy-lx val half = in.length / 2 81008b0bc30Shappy-lx val leftValid = in.slice(0, half).map(_.valid).reduce(_ || _) 81108b0bc30Shappy-lx val (leftIdx, leftSel) = selectTree(VecInit(in.slice(0, half)), sIdx) 81208b0bc30Shappy-lx val (rightIdx, rightSel) = selectTree(VecInit(in.slice(half, in.length)), sIdx + half.U) 81308b0bc30Shappy-lx ( 81408b0bc30Shappy-lx Mux(leftValid, leftIdx, rightIdx), 81508b0bc30Shappy-lx Mux(leftValid, leftSel, rightSel) 81608b0bc30Shappy-lx ) 81708b0bc30Shappy-lx } 81808b0bc30Shappy-lx } 81908b0bc30Shappy-lx val ins = Wire(Vec(n, Valid(gen))) 82008b0bc30Shappy-lx for (i <- 0 until n) { 82108b0bc30Shappy-lx ins(i).valid := io.in(i).valid 82208b0bc30Shappy-lx ins(i).bits := io.in(i).bits 82308b0bc30Shappy-lx } 82408b0bc30Shappy-lx val (idx, sel) = selectTree(ins, 0.U) 82508b0bc30Shappy-lx // NOTE: io.chosen is very slow, dont use it 82608b0bc30Shappy-lx io.chosen := idx 82708b0bc30Shappy-lx io.out.bits := sel 82808b0bc30Shappy-lx 82908b0bc30Shappy-lx val grant = ArbiterCtrl(io.in.map(_.valid)) 83008b0bc30Shappy-lx for ((in, g) <- io.in.zip(grant)) 83108b0bc30Shappy-lx in.ready := g && io.out.ready 83208b0bc30Shappy-lx io.out.valid := !grant.last || io.in.last.valid 83308b0bc30Shappy-lx} 83408b0bc30Shappy-lx 83508b0bc30Shappy-lxclass DCacheMEQueryIOBundle(implicit p: Parameters) extends DCacheBundle 83608b0bc30Shappy-lx{ 83708b0bc30Shappy-lx val req = ValidIO(new MissReqWoStoreData) 83808b0bc30Shappy-lx val primary_ready = Input(Bool()) 83908b0bc30Shappy-lx val secondary_ready = Input(Bool()) 84008b0bc30Shappy-lx val secondary_reject = Input(Bool()) 84108b0bc30Shappy-lx} 84208b0bc30Shappy-lx 84308b0bc30Shappy-lxclass DCacheMQQueryIOBundle(implicit p: Parameters) extends DCacheBundle 84408b0bc30Shappy-lx{ 84508b0bc30Shappy-lx val req = ValidIO(new MissReq) 84608b0bc30Shappy-lx val ready = Input(Bool()) 84708b0bc30Shappy-lx} 84808b0bc30Shappy-lx 84908b0bc30Shappy-lxclass MissReadyGen(val n: Int)(implicit p: Parameters) extends XSModule { 85008b0bc30Shappy-lx val io = IO(new Bundle { 85108b0bc30Shappy-lx val in = Vec(n, Flipped(DecoupledIO(new MissReq))) 85208b0bc30Shappy-lx val queryMQ = Vec(n, new DCacheMQQueryIOBundle) 85308b0bc30Shappy-lx }) 85408b0bc30Shappy-lx 85508b0bc30Shappy-lx val mqReadyVec = io.queryMQ.map(_.ready) 85608b0bc30Shappy-lx 85708b0bc30Shappy-lx io.queryMQ.zipWithIndex.foreach{ 85808b0bc30Shappy-lx case (q, idx) => { 85908b0bc30Shappy-lx q.req.valid := io.in(idx).valid 86008b0bc30Shappy-lx q.req.bits := io.in(idx).bits 86108b0bc30Shappy-lx } 86208b0bc30Shappy-lx } 86308b0bc30Shappy-lx io.in.zipWithIndex.map { 86408b0bc30Shappy-lx case (r, idx) => { 86508b0bc30Shappy-lx if (idx == 0) { 86608b0bc30Shappy-lx r.ready := mqReadyVec(idx) 86708b0bc30Shappy-lx } else { 86808b0bc30Shappy-lx r.ready := mqReadyVec(idx) && !Cat(io.in.slice(0, idx).map(_.valid)).orR 86908b0bc30Shappy-lx } 87008b0bc30Shappy-lx } 87108b0bc30Shappy-lx } 87208b0bc30Shappy-lx 87308b0bc30Shappy-lx} 87408b0bc30Shappy-lx 8751f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters { 87695e60e55STang Haojin override def shouldBeInlined: Boolean = false 8771f0e2dc7SJiawei Lin 878ffc9de54Swakafa val reqFields: Seq[BundleFieldBase] = Seq( 879ffc9de54Swakafa PrefetchField(), 880ffc9de54Swakafa ReqSourceField(), 881ffc9de54Swakafa VaddrField(VAddrBits - blockOffBits), 882d2945707SHuijin Li // IsKeywordField() 883ffc9de54Swakafa ) ++ cacheParams.aliasBitsOpt.map(AliasField) 884d2945707SHuijin Li val echoFields: Seq[BundleFieldBase] = Seq( 885d2945707SHuijin Li IsKeywordField() 886d2945707SHuijin Li ) 887ffc9de54Swakafa 8881f0e2dc7SJiawei Lin val clientParameters = TLMasterPortParameters.v1( 8891f0e2dc7SJiawei Lin Seq(TLMasterParameters.v1( 8901f0e2dc7SJiawei Lin name = "dcache", 891ad3ba452Szhanglinjuan sourceId = IdRange(0, nEntries + 1), 8921f0e2dc7SJiawei Lin supportsProbe = TransferSizes(cfg.blockBytes) 8931f0e2dc7SJiawei Lin )), 894ffc9de54Swakafa requestFields = reqFields, 895ffc9de54Swakafa echoFields = echoFields 8961f0e2dc7SJiawei Lin ) 8971f0e2dc7SJiawei Lin 8981f0e2dc7SJiawei Lin val clientNode = TLClientNode(Seq(clientParameters)) 8991f0e2dc7SJiawei Lin 9001f0e2dc7SJiawei Lin lazy val module = new DCacheImp(this) 9011f0e2dc7SJiawei Lin} 9021f0e2dc7SJiawei Lin 9031f0e2dc7SJiawei Lin 9040d32f713Shappy-lxclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter { 9051f0e2dc7SJiawei Lin 9061f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 9071f0e2dc7SJiawei Lin 9081f0e2dc7SJiawei Lin val (bus, edge) = outer.clientNode.out.head 9091f0e2dc7SJiawei Lin require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match") 9101f0e2dc7SJiawei Lin 9111f0e2dc7SJiawei Lin println("DCache:") 9121f0e2dc7SJiawei Lin println(" DCacheSets: " + DCacheSets) 9133eeae490SMaxpicca-Li println(" DCacheSetDiv: " + DCacheSetDiv) 9141f0e2dc7SJiawei Lin println(" DCacheWays: " + DCacheWays) 9151f0e2dc7SJiawei Lin println(" DCacheBanks: " + DCacheBanks) 9161f0e2dc7SJiawei Lin println(" DCacheSRAMRowBits: " + DCacheSRAMRowBits) 9171f0e2dc7SJiawei Lin println(" DCacheWordOffset: " + DCacheWordOffset) 9181f0e2dc7SJiawei Lin println(" DCacheBankOffset: " + DCacheBankOffset) 9191f0e2dc7SJiawei Lin println(" DCacheSetOffset: " + DCacheSetOffset) 9201f0e2dc7SJiawei Lin println(" DCacheTagOffset: " + DCacheTagOffset) 9211f0e2dc7SJiawei Lin println(" DCacheAboveIndexOffset: " + DCacheAboveIndexOffset) 9220d32f713Shappy-lx println(" DcacheMaxPrefetchEntry: " + MaxPrefetchEntry) 92304665835SMaxpicca-Li println(" WPUEnable: " + dwpuParam.enWPU) 92404665835SMaxpicca-Li println(" WPUEnableCfPred: " + dwpuParam.enCfPred) 92504665835SMaxpicca-Li println(" WPUAlgorithm: " + dwpuParam.algoName) 926e3ed843cShappy-lx println(" HasCMO: " + HasCMO) 9271f0e2dc7SJiawei Lin 9280d32f713Shappy-lx // Enable L1 Store prefetch 9290d32f713Shappy-lx val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB 93046ba64e8Ssfencevma val MetaReadPort = 93146ba64e8Ssfencevma if (StorePrefetchL1Enabled) 93246ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 93346ba64e8Ssfencevma else 93446ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 93546ba64e8Ssfencevma val TagReadPort = 93646ba64e8Ssfencevma if (StorePrefetchL1Enabled) 93746ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 93846ba64e8Ssfencevma else 93946ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 9400d32f713Shappy-lx 9410d32f713Shappy-lx // Enable L1 Load prefetch 9420d32f713Shappy-lx val LoadPrefetchL1Enabled = true 9430d32f713Shappy-lx val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 9440d32f713Shappy-lx val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 9450d32f713Shappy-lx 9461f0e2dc7SJiawei Lin //---------------------------------------- 9471f0e2dc7SJiawei Lin // core data structures 94804665835SMaxpicca-Li val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray) 949ffd3154dSCharlieLiu val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 1)) 950ffd3154dSCharlieLiu val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 1)) 951ffd3154dSCharlieLiu val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 1 + LoadPipelineWidth)) // prefetch flag array 952ffd3154dSCharlieLiu val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 1)) 9530d32f713Shappy-lx val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort)) 9540d32f713Shappy-lx val prefetcherMonitor = Module(new PrefetcherMonitor) 9550d32f713Shappy-lx val fdpMonitor = Module(new FDPrefetcherMonitor) 9560d32f713Shappy-lx val bloomFilter = Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true)) 9570d32f713Shappy-lx val counterFilter = Module(new CounterFilter) 9581f0e2dc7SJiawei Lin bankedDataArray.dump() 9591f0e2dc7SJiawei Lin 9601f0e2dc7SJiawei Lin //---------------------------------------- 96108b0bc30Shappy-lx // miss queue 96208b0bc30Shappy-lx // missReqArb port: 96308b0bc30Shappy-lx // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 1 + 96408b0bc30Shappy-lx // hybrid * 1; disable: main pipe * 1 + load pipe * 2 + hybrid * 1 96508b0bc30Shappy-lx // higher priority is given to lower indices 96608b0bc30Shappy-lx val MissReqPortCount = if(StorePrefetchL1Enabled) 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt else 1 + backendParams.LduCnt + backendParams.HyuCnt 96708b0bc30Shappy-lx val MainPipeMissReqPort = 0 96808b0bc30Shappy-lx val HybridMissReqBase = MissReqPortCount - backendParams.HyuCnt 96908b0bc30Shappy-lx 97008b0bc30Shappy-lx //---------------------------------------- 9711f0e2dc7SJiawei Lin // core modules 97246ba64e8Ssfencevma val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))}) 97346ba64e8Ssfencevma val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))}) 9741f0e2dc7SJiawei Lin val mainPipe = Module(new MainPipe) 975ffd3154dSCharlieLiu // val refillPipe = Module(new RefillPipe) 97608b0bc30Shappy-lx val missQueue = Module(new MissQueue(edge, MissReqPortCount)) 9771f0e2dc7SJiawei Lin val probeQueue = Module(new ProbeQueue(edge)) 9781f0e2dc7SJiawei Lin val wb = Module(new WritebackQueue(edge)) 9791f0e2dc7SJiawei Lin 9800d32f713Shappy-lx missQueue.io.lqEmpty := io.lqEmpty 9815668a921SJiawei Lin missQueue.io.hartId := io.hartId 982f1d78cf7SLinJiawei missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B) 98360ebee38STang Haojin missQueue.io.debugTopDown <> io.debugTopDown 984ffd3154dSCharlieLiu missQueue.io.l2_hint <> RegNext(io.l2_hint) 985ffd3154dSCharlieLiu missQueue.io.mainpipe_info := mainPipe.io.mainpipe_info 986ffd3154dSCharlieLiu mainPipe.io.refill_info := missQueue.io.refill_info 9877ecd6591SCharlie Liu mainPipe.io.replace_block := missQueue.io.replace_block 988ffd3154dSCharlieLiu mainPipe.io.sms_agt_evict_req <> io.sms_agt_evict_req 9890d32f713Shappy-lx io.memSetPattenDetected := missQueue.io.memSetPattenDetected 9905668a921SJiawei Lin 9919ef181f4SWilliam Wang val errors = ldu.map(_.io.error) ++ // load error 9929ef181f4SWilliam Wang Seq(mainPipe.io.error) // store / misc error 9930184a80eSYanqin Li val error_valid = errors.map(e => e.valid).reduce(_|_) 9940184a80eSYanqin Li io.error.bits <> RegEnable( 9950184a80eSYanqin Li Mux1H(errors.map(e => RegNext(e.valid) -> RegEnable(e.bits, e.valid))), 9960184a80eSYanqin Li RegNext(error_valid)) 9970184a80eSYanqin Li io.error.valid := RegNext(RegNext(error_valid, init = false.B), init = false.B) 998dd95524eSzhanglinjuan 9991f0e2dc7SJiawei Lin //---------------------------------------- 10001f0e2dc7SJiawei Lin // meta array 100146ba64e8Ssfencevma val HybridLoadReadBase = LoadPipelineWidth - backendParams.HyuCnt 100246ba64e8Ssfencevma val HybridStoreReadBase = StorePipelineWidth - backendParams.HyuCnt 100346ba64e8Ssfencevma 100446ba64e8Ssfencevma val hybrid_meta_read_ports = Wire(Vec(backendParams.HyuCnt, DecoupledIO(new MetaReadReq))) 100546ba64e8Ssfencevma val hybrid_meta_resp_ports = Wire(Vec(backendParams.HyuCnt, ldu(0).io.meta_resp.cloneType)) 100646ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 100746ba64e8Ssfencevma val HybridLoadMetaReadPort = HybridLoadReadBase + i 100846ba64e8Ssfencevma val HybridStoreMetaReadPort = HybridStoreReadBase + i 100946ba64e8Ssfencevma 101046ba64e8Ssfencevma hybrid_meta_read_ports(i).valid := ldu(HybridLoadMetaReadPort).io.meta_read.valid || 101146ba64e8Ssfencevma (stu(HybridStoreMetaReadPort).io.meta_read.valid && StorePrefetchL1Enabled.B) 101246ba64e8Ssfencevma hybrid_meta_read_ports(i).bits := Mux(ldu(HybridLoadMetaReadPort).io.meta_read.valid, ldu(HybridLoadMetaReadPort).io.meta_read.bits, 101346ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.bits) 101446ba64e8Ssfencevma 101546ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready 101646ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready && StorePrefetchL1Enabled.B 101746ba64e8Ssfencevma 101846ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 101946ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 102046ba64e8Ssfencevma } 10213af6aa6eSWilliam Wang 10223af6aa6eSWilliam Wang // read / write coh meta 102346ba64e8Ssfencevma val meta_read_ports = ldu.map(_.io.meta_read).take(HybridLoadReadBase) ++ 10240d32f713Shappy-lx Seq(mainPipe.io.meta_read) ++ 102546ba64e8Ssfencevma stu.map(_.io.meta_read).take(HybridStoreReadBase) ++ hybrid_meta_read_ports 10260d32f713Shappy-lx 102746ba64e8Ssfencevma val meta_resp_ports = ldu.map(_.io.meta_resp).take(HybridLoadReadBase) ++ 10280d32f713Shappy-lx Seq(mainPipe.io.meta_resp) ++ 102946ba64e8Ssfencevma stu.map(_.io.meta_resp).take(HybridStoreReadBase) ++ hybrid_meta_resp_ports 10300d32f713Shappy-lx 1031ad3ba452Szhanglinjuan val meta_write_ports = Seq( 1032ffd3154dSCharlieLiu mainPipe.io.meta_write 1033ffd3154dSCharlieLiu // refillPipe.io.meta_write 1034ad3ba452Szhanglinjuan ) 10350d32f713Shappy-lx if(StorePrefetchL1Enabled) { 1036ad3ba452Szhanglinjuan meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p } 1037ad3ba452Szhanglinjuan meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r } 10380d32f713Shappy-lx } else { 103946ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 104046ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.read).foreach { case (p, r) => r <> p } 104146ba64e8Ssfencevma (meta_resp_ports.take(HybridLoadReadBase + 1) ++ 104246ba64e8Ssfencevma meta_resp_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.resp).foreach { case (p, r) => p := r } 10430d32f713Shappy-lx 104446ba64e8Ssfencevma meta_read_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p.ready := false.B } 104546ba64e8Ssfencevma meta_resp_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p := 0.U.asTypeOf(p) } 10460d32f713Shappy-lx } 1047ad3ba452Szhanglinjuan meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p } 10481f0e2dc7SJiawei Lin 10490d32f713Shappy-lx // read extra meta (exclude stu) 105046ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 105146ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(errorArray.io.read).foreach { case (p, r) => r <> p } 105246ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 105346ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p } 105446ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 105546ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(accessArray.io.read).foreach { case (p, r) => r <> p } 10565d9979bdSsfencevma val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp).take(HybridLoadReadBase) ++ 10575d9979bdSsfencevma Seq(mainPipe.io.extra_meta_resp) ++ 10585d9979bdSsfencevma ldu.map(_.io.extra_meta_resp).takeRight(backendParams.HyuCnt) 10593af6aa6eSWilliam Wang extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => { 10603af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).error := r(i) }) 10613af6aa6eSWilliam Wang }} 10623af6aa6eSWilliam Wang extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => { 10633af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).prefetch := r(i) }) 10643af6aa6eSWilliam Wang }} 10653af6aa6eSWilliam Wang extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => { 10663af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).access := r(i) }) 10673af6aa6eSWilliam Wang }} 10683af6aa6eSWilliam Wang 10690d32f713Shappy-lx if(LoadPrefetchL1Enabled) { 10700d32f713Shappy-lx // use last port to read prefetch and access flag 1071ffd3154dSCharlieLiu// prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 1072ffd3154dSCharlieLiu// prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 1073ffd3154dSCharlieLiu// prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 1074ffd3154dSCharlieLiu// 1075ffd3154dSCharlieLiu// accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 1076ffd3154dSCharlieLiu// accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 1077ffd3154dSCharlieLiu// accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 1078ffd3154dSCharlieLiu prefetchArray.io.read.last.valid := mainPipe.io.prefetch_flag_write.valid 1079ffd3154dSCharlieLiu prefetchArray.io.read.last.bits.idx := mainPipe.io.prefetch_flag_write.bits.idx 1080ffd3154dSCharlieLiu prefetchArray.io.read.last.bits.way_en := mainPipe.io.prefetch_flag_write.bits.way_en 10810d32f713Shappy-lx 1082ffd3154dSCharlieLiu accessArray.io.read.last.valid := mainPipe.io.prefetch_flag_write.valid 1083ffd3154dSCharlieLiu accessArray.io.read.last.bits.idx := mainPipe.io.prefetch_flag_write.bits.idx 1084ffd3154dSCharlieLiu accessArray.io.read.last.bits.way_en := mainPipe.io.prefetch_flag_write.bits.way_en 10850d32f713Shappy-lx 1086ffd3154dSCharlieLiu val extra_flag_valid = RegNext(mainPipe.io.prefetch_flag_write.valid) 1087ffd3154dSCharlieLiu val extra_flag_way_en = RegEnable(mainPipe.io.prefetch_flag_write.bits.way_en, mainPipe.io.prefetch_flag_write.valid) 10880d32f713Shappy-lx val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last) 10890d32f713Shappy-lx val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last) 10900d32f713Shappy-lx 10916070f1e9Shappy-lx prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isPrefetchRelated(extra_flag_prefetch) && extra_flag_access 10926070f1e9Shappy-lx prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isPrefetchRelated(extra_flag_prefetch) && !extra_flag_access 10930d32f713Shappy-lx } 10940d32f713Shappy-lx 10953af6aa6eSWilliam Wang // write extra meta 10963af6aa6eSWilliam Wang val error_flag_write_ports = Seq( 1097ffd3154dSCharlieLiu mainPipe.io.error_flag_write // error flag generated by corrupted store 1098ffd3154dSCharlieLiu // refillPipe.io.error_flag_write // corrupted signal from l2 10993af6aa6eSWilliam Wang ) 1100026615fcSWilliam Wang error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p } 1101026615fcSWilliam Wang 11020d32f713Shappy-lx val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq( 1103ffd3154dSCharlieLiu mainPipe.io.prefetch_flag_write // set prefetch_flag to false if coh is set to Nothing 1104ffd3154dSCharlieLiu // refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag 11053af6aa6eSWilliam Wang ) 11063af6aa6eSWilliam Wang prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p } 11073af6aa6eSWilliam Wang 110846ba64e8Ssfencevma // FIXME: add hybrid unit? 11090d32f713Shappy-lx val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en) 11100d32f713Shappy-lx XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag) 11110d32f713Shappy-lx 11123af6aa6eSWilliam Wang val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq( 1113ffd3154dSCharlieLiu mainPipe.io.access_flag_write 1114ffd3154dSCharlieLiu // refillPipe.io.access_flag_write 11153af6aa6eSWilliam Wang ) 11163af6aa6eSWilliam Wang access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p } 11173af6aa6eSWilliam Wang 1118ad3ba452Szhanglinjuan //---------------------------------------- 1119ad3ba452Szhanglinjuan // tag array 11200d32f713Shappy-lx if(StorePrefetchL1Enabled) { 112146ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + StorePipelineWidth - backendParams.HyuCnt + 1)) 11220d32f713Shappy-lx }else { 112346ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + 1)) 11240d32f713Shappy-lx } 1125ffd3154dSCharlieLiu // val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend 1126ffd3154dSCharlieLiu val tag_write_intend = mainPipe.io.tag_write_intend 112709ae47d2SWilliam Wang assert(!RegNext(!tag_write_intend && tagArray.io.write.valid)) 112846ba64e8Ssfencevma ldu.take(HybridLoadReadBase).zipWithIndex.foreach { 1129ad3ba452Szhanglinjuan case (ld, i) => 1130ad3ba452Szhanglinjuan tagArray.io.read(i) <> ld.io.tag_read 1131ad3ba452Szhanglinjuan ld.io.tag_resp := tagArray.io.resp(i) 113209ae47d2SWilliam Wang ld.io.tag_read.ready := !tag_write_intend 11331f0e2dc7SJiawei Lin } 11340d32f713Shappy-lx if(StorePrefetchL1Enabled) { 113546ba64e8Ssfencevma stu.take(HybridStoreReadBase).zipWithIndex.foreach { 11360d32f713Shappy-lx case (st, i) => 113746ba64e8Ssfencevma tagArray.io.read(HybridLoadReadBase + i) <> st.io.tag_read 113846ba64e8Ssfencevma st.io.tag_resp := tagArray.io.resp(HybridLoadReadBase + i) 11390d32f713Shappy-lx st.io.tag_read.ready := !tag_write_intend 11400d32f713Shappy-lx } 11410d32f713Shappy-lx }else { 11420d32f713Shappy-lx stu.foreach { 11430d32f713Shappy-lx case st => 11440d32f713Shappy-lx st.io.tag_read.ready := false.B 11450d32f713Shappy-lx st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp) 11460d32f713Shappy-lx } 11470d32f713Shappy-lx } 114846ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 114946ba64e8Ssfencevma val HybridLoadTagReadPort = HybridLoadReadBase + i 115046ba64e8Ssfencevma val HybridStoreTagReadPort = HybridStoreReadBase + i 115146ba64e8Ssfencevma val TagReadPort = 115246ba64e8Ssfencevma if (EnableStorePrefetchSPB) 115346ba64e8Ssfencevma HybridLoadReadBase + HybridStoreReadBase + i 115446ba64e8Ssfencevma else 115546ba64e8Ssfencevma HybridLoadReadBase + i 115646ba64e8Ssfencevma 115746ba64e8Ssfencevma // read tag 115846ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := false.B 115946ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := false.B 116046ba64e8Ssfencevma 116146ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 116246ba64e8Ssfencevma when (ldu(HybridLoadTagReadPort).io.tag_read.valid) { 116346ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 116446ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 116546ba64e8Ssfencevma } .otherwise { 116646ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> stu(HybridStoreTagReadPort).io.tag_read 116746ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := !tag_write_intend 116846ba64e8Ssfencevma } 116946ba64e8Ssfencevma } else { 117046ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 117146ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 117246ba64e8Ssfencevma } 117346ba64e8Ssfencevma 117446ba64e8Ssfencevma // tag resp 117546ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 117646ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 117746ba64e8Ssfencevma } 1178ad3ba452Szhanglinjuan tagArray.io.read.last <> mainPipe.io.tag_read 1179ad3ba452Szhanglinjuan mainPipe.io.tag_resp := tagArray.io.resp.last 1180ad3ba452Szhanglinjuan 118109ae47d2SWilliam Wang val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid)) 118209ae47d2SWilliam Wang XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle) 118309ae47d2SWilliam Wang 1184ffd3154dSCharlieLiu val tag_write_arb = Module(new Arbiter(new TagWriteReq, 1)) 1185ffd3154dSCharlieLiu // tag_write_arb.io.in(0) <> refillPipe.io.tag_write 1186ffd3154dSCharlieLiu tag_write_arb.io.in(0) <> mainPipe.io.tag_write 1187ad3ba452Szhanglinjuan tagArray.io.write <> tag_write_arb.io.out 11881f0e2dc7SJiawei Lin 118904665835SMaxpicca-Li ldu.map(m => { 119004665835SMaxpicca-Li m.io.vtag_update.valid := tagArray.io.write.valid 119104665835SMaxpicca-Li m.io.vtag_update.bits := tagArray.io.write.bits 119204665835SMaxpicca-Li }) 119304665835SMaxpicca-Li 11941f0e2dc7SJiawei Lin //---------------------------------------- 11951f0e2dc7SJiawei Lin // data array 1196d2b20d1aSTang Haojin mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid) 11971f0e2dc7SJiawei Lin 1198ffd3154dSCharlieLiu val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 1)) 1199ffd3154dSCharlieLiu // dataWriteArb.io.in(0) <> refillPipe.io.data_write 1200ffd3154dSCharlieLiu dataWriteArb.io.in(0) <> mainPipe.io.data_write 1201ad3ba452Szhanglinjuan 1202ad3ba452Szhanglinjuan bankedDataArray.io.write <> dataWriteArb.io.out 12031f0e2dc7SJiawei Lin 12046c7e5e86Szhanglinjuan for (bank <- 0 until DCacheBanks) { 1205ffd3154dSCharlieLiu val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 1)) 1206ffd3154dSCharlieLiu // dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid 1207ffd3154dSCharlieLiu // dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits 1208ffd3154dSCharlieLiu dataWriteArb_dup.io.in(0).valid := mainPipe.io.data_write_dup(bank).valid 1209ffd3154dSCharlieLiu dataWriteArb_dup.io.in(0).bits := mainPipe.io.data_write_dup(bank).bits 12106c7e5e86Szhanglinjuan 12116c7e5e86Szhanglinjuan bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out 12126c7e5e86Szhanglinjuan } 12136c7e5e86Szhanglinjuan 1214d2b20d1aSTang Haojin bankedDataArray.io.readline <> mainPipe.io.data_readline 12157a5caa97Szhanglinjuan bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend 12166786cfb7SWilliam Wang mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed 1217144422dcSMaxpicca-Li mainPipe.io.data_resp := bankedDataArray.io.readline_resp 12181f0e2dc7SJiawei Lin 12199ef181f4SWilliam Wang (0 until LoadPipelineWidth).map(i => { 12209ef181f4SWilliam Wang bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read 1221cdbff57cSHaoyuan Feng bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req 12226786cfb7SWilliam Wang bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed 12239ef181f4SWilliam Wang 1224d4564868Sweiding liu ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp(i) 1225144422dcSMaxpicca-Li 12269ef181f4SWilliam Wang ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i) 12279ef181f4SWilliam Wang }) 1228d2945707SHuijin Li val isKeyword = bus.d.bits.echo.lift(IsKeywordKey).getOrElse(false.B) 1229774f100aSWilliam Wang (0 until LoadPipelineWidth).map(i => { 1230683c1411Shappy-lx val (_, _, done, _) = edge.count(bus.d) 1231683c1411Shappy-lx when(bus.d.bits.opcode === TLMessages.GrantData) { 1232d2945707SHuijin Li io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, isKeyword ^ done) 1233d2945707SHuijin Li // io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source,done) 1234683c1411Shappy-lx }.otherwise { 1235683c1411Shappy-lx io.lsu.forward_D(i).dontCare() 1236683c1411Shappy-lx } 1237683c1411Shappy-lx }) 12389444e131Ssfencevma // tl D channel wakeup 12399444e131Ssfencevma val (_, _, done, _) = edge.count(bus.d) 12409444e131Ssfencevma when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) { 12419444e131Ssfencevma io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 12429444e131Ssfencevma } .otherwise { 12439444e131Ssfencevma io.lsu.tl_d_channel.dontCare() 12449444e131Ssfencevma } 12452fdb4d6aShappy-lx mainPipe.io.force_write <> io.force_write 1246683c1411Shappy-lx 124704665835SMaxpicca-Li /** dwpu */ 12484a0e27ecSYanqin Li if (dwpuParam.enWPU) { 124904665835SMaxpicca-Li val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth)) 125004665835SMaxpicca-Li for(i <- 0 until LoadPipelineWidth){ 125104665835SMaxpicca-Li dwpu.io.req(i) <> ldu(i).io.dwpu.req(0) 125204665835SMaxpicca-Li dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0) 125304665835SMaxpicca-Li dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0) 125404665835SMaxpicca-Li dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0) 125504665835SMaxpicca-Li } 125604665835SMaxpicca-Li dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid 125704665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr 125804665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en 12594a0e27ecSYanqin Li } else { 12604a0e27ecSYanqin Li for(i <- 0 until LoadPipelineWidth){ 12614a0e27ecSYanqin Li ldu(i).io.dwpu.req(0).ready := true.B 12624a0e27ecSYanqin Li ldu(i).io.dwpu.resp(0).valid := false.B 12634a0e27ecSYanqin Li ldu(i).io.dwpu.resp(0).bits := DontCare 12644a0e27ecSYanqin Li } 12654a0e27ecSYanqin Li } 126604665835SMaxpicca-Li 12671f0e2dc7SJiawei Lin //---------------------------------------- 12681f0e2dc7SJiawei Lin // load pipe 12691f0e2dc7SJiawei Lin // the s1 kill signal 12701f0e2dc7SJiawei Lin // only lsu uses this, replay never kills 12711f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { 12721f0e2dc7SJiawei Lin ldu(w).io.lsu <> io.lsu.load(w) 12731f0e2dc7SJiawei Lin 1274cdbff57cSHaoyuan Feng // TODO:when have load128Req 127500e6f2e2Sweiding liu ldu(w).io.load128Req := io.lsu.load(w).is128Req 1276cdbff57cSHaoyuan Feng 12771f0e2dc7SJiawei Lin // replay and nack not needed anymore 12781f0e2dc7SJiawei Lin // TODO: remove replay and nack 12791f0e2dc7SJiawei Lin ldu(w).io.nack := false.B 12801f0e2dc7SJiawei Lin 12811f0e2dc7SJiawei Lin ldu(w).io.disable_ld_fast_wakeup := 12827a5caa97Szhanglinjuan bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict 12831f0e2dc7SJiawei Lin } 12841f0e2dc7SJiawei Lin 12850d32f713Shappy-lx prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) 12860d32f713Shappy-lx prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _) 12870d32f713Shappy-lx prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch 12880d32f713Shappy-lx prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit)) 12890d32f713Shappy-lx io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl 12900d32f713Shappy-lx XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))) 12910d32f713Shappy-lx XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)) 12920d32f713Shappy-lx XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _)) 12930d32f713Shappy-lx XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _)) 12940d32f713Shappy-lx 1295da3bf434SMaxpicca-Li /** LoadMissDB: record load miss state */ 1296c686adcdSYinan Xu val hartId = p(XSCoreParamsKey).HartId 1297c686adcdSYinan Xu val isWriteLoadMissTable = Constantin.createRecord(s"isWriteLoadMissTable$hartId") 1298c686adcdSYinan Xu val isFirstHitWrite = Constantin.createRecord(s"isFirstHitWrite$hartId") 1299c686adcdSYinan Xu val tableName = s"LoadMissDB$hartId" 1300c686adcdSYinan Xu val siteName = s"DcacheWrapper$hartId" 1301da3bf434SMaxpicca-Li val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry) 1302da3bf434SMaxpicca-Li for( i <- 0 until LoadPipelineWidth){ 1303da3bf434SMaxpicca-Li val loadMissEntry = Wire(new LoadMissEntry) 1304da3bf434SMaxpicca-Li val loadMissWriteEn = 1305da3bf434SMaxpicca-Li (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) || 1306da3bf434SMaxpicca-Li (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR) 1307da3bf434SMaxpicca-Li loadMissEntry.timeCnt := GTimer() 1308da3bf434SMaxpicca-Li loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 1309da3bf434SMaxpicca-Li loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr 1310da3bf434SMaxpicca-Li loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 1311da3bf434SMaxpicca-Li loadMissEntry.missState := OHToUInt(Cat(Seq( 1312da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 1313da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 1314da3bf434SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 1315da3bf434SMaxpicca-Li ))) 1316da3bf434SMaxpicca-Li loadMissTable.log( 1317da3bf434SMaxpicca-Li data = loadMissEntry, 1318da3bf434SMaxpicca-Li en = isWriteLoadMissTable.orR && loadMissWriteEn, 1319da3bf434SMaxpicca-Li site = siteName, 1320da3bf434SMaxpicca-Li clock = clock, 1321da3bf434SMaxpicca-Li reset = reset 1322da3bf434SMaxpicca-Li ) 1323da3bf434SMaxpicca-Li } 1324da3bf434SMaxpicca-Li 1325c686adcdSYinan Xu val isWriteLoadAccessTable = Constantin.createRecord(s"isWriteLoadAccessTable$hartId") 1326c686adcdSYinan Xu val loadAccessTable = ChiselDB.createTable(s"LoadAccessDB$hartId", new LoadAccessEntry) 132704665835SMaxpicca-Li for (i <- 0 until LoadPipelineWidth) { 132804665835SMaxpicca-Li val loadAccessEntry = Wire(new LoadAccessEntry) 132904665835SMaxpicca-Li loadAccessEntry.timeCnt := GTimer() 133004665835SMaxpicca-Li loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 133104665835SMaxpicca-Li loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr 133204665835SMaxpicca-Li loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 133304665835SMaxpicca-Li loadAccessEntry.missState := OHToUInt(Cat(Seq( 133404665835SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 133504665835SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 133604665835SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 133704665835SMaxpicca-Li ))) 133804665835SMaxpicca-Li loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num 133904665835SMaxpicca-Li loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num 134004665835SMaxpicca-Li loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num 134104665835SMaxpicca-Li loadAccessTable.log( 134204665835SMaxpicca-Li data = loadAccessEntry, 134304665835SMaxpicca-Li en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid, 134404665835SMaxpicca-Li site = siteName + "_loadpipe" + i.toString, 134504665835SMaxpicca-Li clock = clock, 134604665835SMaxpicca-Li reset = reset 134704665835SMaxpicca-Li ) 134804665835SMaxpicca-Li } 134904665835SMaxpicca-Li 13501f0e2dc7SJiawei Lin //---------------------------------------- 13510d32f713Shappy-lx // Sta pipe 135246ba64e8Ssfencevma for (w <- 0 until StorePipelineWidth) { 13530d32f713Shappy-lx stu(w).io.lsu <> io.lsu.sta(w) 13540d32f713Shappy-lx } 13550d32f713Shappy-lx 13560d32f713Shappy-lx //---------------------------------------- 13571f0e2dc7SJiawei Lin // atomics 13581f0e2dc7SJiawei Lin // atomics not finished yet 13595adc4829SYanqin Li val atomic_resp_valid = mainPipe.io.atomic_resp.valid && mainPipe.io.atomic_resp.bits.isAMO 13605adc4829SYanqin Li io.lsu.atomics.resp.valid := RegNext(atomic_resp_valid) 13615adc4829SYanqin Li io.lsu.atomics.resp.bits := RegEnable(mainPipe.io.atomic_resp.bits, atomic_resp_valid) 136262cb71fbShappy-lx io.lsu.atomics.block_lr := mainPipe.io.block_lr 136362cb71fbShappy-lx // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp) 136462cb71fbShappy-lx // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr 13651f0e2dc7SJiawei Lin 13661f0e2dc7SJiawei Lin // Request 136708b0bc30Shappy-lx val missReqArb = Module(new TreeArbiter(new MissReq, MissReqPortCount)) 136808b0bc30Shappy-lx // seperately generating miss queue enq ready for better timeing 136908b0bc30Shappy-lx val missReadyGen = Module(new MissReadyGen(MissReqPortCount)) 13701f0e2dc7SJiawei Lin 1371a98b054bSWilliam Wang missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 137208b0bc30Shappy-lx missReadyGen.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 137308b0bc30Shappy-lx for (w <- 0 until backendParams.LduCnt) { 137408b0bc30Shappy-lx missReqArb.io.in(w + 1) <> ldu(w).io.miss_req 137508b0bc30Shappy-lx missReadyGen.io.in(w + 1) <> ldu(w).io.miss_req 137608b0bc30Shappy-lx } 13771f0e2dc7SJiawei Lin 1378fa9ac9b6SWilliam Wang for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp } 1379fa9ac9b6SWilliam Wang mainPipe.io.miss_resp := missQueue.io.resp 1380683c1411Shappy-lx 13810d32f713Shappy-lx if(StorePrefetchL1Enabled) { 138208b0bc30Shappy-lx for (w <- 0 until backendParams.StaCnt) { 138308b0bc30Shappy-lx missReqArb.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req 138408b0bc30Shappy-lx missReadyGen.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req 138508b0bc30Shappy-lx } 13860d32f713Shappy-lx }else { 1387d7739d95Ssfencevma for (w <- 0 until backendParams.StaCnt) { stu(w).io.miss_req.ready := false.B } 13880d32f713Shappy-lx } 13890d32f713Shappy-lx 139046ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 139146ba64e8Ssfencevma val HybridLoadReqPort = HybridLoadReadBase + i 139246ba64e8Ssfencevma val HybridStoreReqPort = HybridStoreReadBase + i 139346ba64e8Ssfencevma val HybridMissReqPort = HybridMissReqBase + i 139446ba64e8Ssfencevma 139546ba64e8Ssfencevma ldu(HybridLoadReqPort).io.miss_req.ready := false.B 139646ba64e8Ssfencevma stu(HybridStoreReqPort).io.miss_req.ready := false.B 139746ba64e8Ssfencevma 139846ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 139946ba64e8Ssfencevma when (ldu(HybridLoadReqPort).io.miss_req.valid) { 140046ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 140108b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 140246ba64e8Ssfencevma } .otherwise { 140346ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req 140408b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req 140546ba64e8Ssfencevma } 140646ba64e8Ssfencevma } else { 140746ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 140808b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 140946ba64e8Ssfencevma } 141046ba64e8Ssfencevma } 141146ba64e8Ssfencevma 141208b0bc30Shappy-lx for(w <- 0 until LoadPipelineWidth) { 141308b0bc30Shappy-lx wb.io.miss_req_conflict_check(w) := ldu(w).io.wbq_conflict_check 141408b0bc30Shappy-lx ldu(w).io.wbq_block_miss_req := wb.io.block_miss_req(w) 141508b0bc30Shappy-lx } 141646ba64e8Ssfencevma 141708b0bc30Shappy-lx wb.io.miss_req_conflict_check(3) := mainPipe.io.wbq_conflict_check 141808b0bc30Shappy-lx mainPipe.io.wbq_block_miss_req := wb.io.block_miss_req(3) 14191f0e2dc7SJiawei Lin 142008b0bc30Shappy-lx wb.io.miss_req_conflict_check(4).valid := missReqArb.io.out.valid 142108b0bc30Shappy-lx wb.io.miss_req_conflict_check(4).bits := missReqArb.io.out.bits.addr 142208b0bc30Shappy-lx missQueue.io.wbq_block_miss_req := wb.io.block_miss_req(4) 142308b0bc30Shappy-lx 1424a98b054bSWilliam Wang missReqArb.io.out <> missQueue.io.req 142508b0bc30Shappy-lx missReadyGen.io.queryMQ <> missQueue.io.queryMQ 14261f0e2dc7SJiawei Lin 1427e50f3145Ssfencevma for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel } 1428e50f3145Ssfencevma 14296008d57dShappy-lx XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U) 14306008d57dShappy-lx XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U) 14316b5c3d02Shappy-lx 14326b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U) 14336b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U) 14346b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U) 14356008d57dShappy-lx 1436683c1411Shappy-lx // forward missqueue 1437683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i))) 1438683c1411Shappy-lx 14391f0e2dc7SJiawei Lin // refill to load queue 1440692e2fafSHuijin Li // io.lsu.lsq <> missQueue.io.refill_to_ldq 14411f0e2dc7SJiawei Lin 14421f0e2dc7SJiawei Lin // tilelink stuff 14431f0e2dc7SJiawei Lin bus.a <> missQueue.io.mem_acquire 14441f0e2dc7SJiawei Lin bus.e <> missQueue.io.mem_finish 1445ad3ba452Szhanglinjuan missQueue.io.probe_addr := bus.b.bits.address 14467ecd6591SCharlie Liu missQueue.io.replace_addr := mainPipe.io.replace_addr 1447ad3ba452Szhanglinjuan 14485adc4829SYanqin Li missQueue.io.main_pipe_resp.valid := RegNext(mainPipe.io.atomic_resp.valid) 14495adc4829SYanqin Li missQueue.io.main_pipe_resp.bits := RegEnable(mainPipe.io.atomic_resp.bits, mainPipe.io.atomic_resp.valid) 14501f0e2dc7SJiawei Lin 14511f0e2dc7SJiawei Lin //---------------------------------------- 14521f0e2dc7SJiawei Lin // probe 14531f0e2dc7SJiawei Lin // probeQueue.io.mem_probe <> bus.b 14541f0e2dc7SJiawei Lin block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block) 1455ad3ba452Szhanglinjuan probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block 1456300ded30SWilliam Wang probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set 14571f0e2dc7SJiawei Lin 1458ffd3154dSCharlieLiu val refill_req = RegNext(missQueue.io.main_pipe_req.valid && ((missQueue.io.main_pipe_req.bits.isLoad) | (missQueue.io.main_pipe_req.bits.isStore))) 14591f0e2dc7SJiawei Lin //---------------------------------------- 14601f0e2dc7SJiawei Lin // mainPipe 1461ad3ba452Szhanglinjuan // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe, 1462ad3ba452Szhanglinjuan // block the req in main pipe 1463*be007c1eSCharlieLiu probeQueue.io.pipe_req <> mainPipe.io.probe_req 1464*be007c1eSCharlieLiu io.lsu.store.req <> mainPipe.io.store_req 14651f0e2dc7SJiawei Lin 14665adc4829SYanqin Li io.lsu.store.replay_resp.valid := RegNext(mainPipe.io.store_replay_resp.valid) 14675adc4829SYanqin Li io.lsu.store.replay_resp.bits := RegEnable(mainPipe.io.store_replay_resp.bits, mainPipe.io.store_replay_resp.valid) 1468ad3ba452Szhanglinjuan io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp 14691f0e2dc7SJiawei Lin 1470ffd3154dSCharlieLiu mainPipe.io.atomic_req <> io.lsu.atomics.req 14711f0e2dc7SJiawei Lin 1472d67c873fSzhanglinjuan mainPipe.io.invalid_resv_set := RegNext( 1473d67c873fSzhanglinjuan wb.io.req.fire && 1474d67c873fSzhanglinjuan wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits && 1475d67c873fSzhanglinjuan mainPipe.io.lrsc_locked_block.valid 1476d67c873fSzhanglinjuan ) 14771f0e2dc7SJiawei Lin 1478ad3ba452Szhanglinjuan //---------------------------------------- 1479b36dd5fdSWilliam Wang // replace (main pipe) 1480ad3ba452Szhanglinjuan val mpStatus = mainPipe.io.status 1481ffd3154dSCharlieLiu mainPipe.io.refill_req <> missQueue.io.main_pipe_req 14821f0e2dc7SJiawei Lin 1483ffd3154dSCharlieLiu mainPipe.io.data_write_ready_dup := VecInit(Seq.fill(nDupDataWriteReady)(true.B)) 1484ffd3154dSCharlieLiu mainPipe.io.tag_write_ready_dup := VecInit(Seq.fill(nDupDataWriteReady)(true.B)) 1485c3a5fe5fShappy-lx mainPipe.io.wb_ready_dup := wb.io.req_ready_dup 1486c3a5fe5fShappy-lx 14871f0e2dc7SJiawei Lin //---------------------------------------- 14881f0e2dc7SJiawei Lin // wb 14891f0e2dc7SJiawei Lin // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy 1490026615fcSWilliam Wang 1491578c21a4Szhanglinjuan wb.io.req <> mainPipe.io.wb 14921f0e2dc7SJiawei Lin bus.c <> wb.io.mem_release 1493ffd3154dSCharlieLiu // wb.io.release_wakeup := refillPipe.io.release_wakeup 1494ffd3154dSCharlieLiu // wb.io.release_update := mainPipe.io.release_update 1495ffd3154dSCharlieLiu //wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req 1496ffd3154dSCharlieLiu //wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp 1497ef3b5b96SWilliam Wang 1498935edac4STang Haojin io.lsu.release.valid := RegNext(wb.io.req.fire) 14995adc4829SYanqin Li io.lsu.release.bits.paddr := RegEnable(wb.io.req.bits.addr, wb.io.req.fire) 1500ef3b5b96SWilliam Wang // Note: RegNext() is required by: 1501ef3b5b96SWilliam Wang // * load queue released flag update logic 1502ef3b5b96SWilliam Wang // * load / load violation check logic 1503ef3b5b96SWilliam Wang // * and timing requirements 1504ef3b5b96SWilliam Wang // CHANGE IT WITH CARE 15051f0e2dc7SJiawei Lin 15061f0e2dc7SJiawei Lin // connect bus d 15071f0e2dc7SJiawei Lin missQueue.io.mem_grant.valid := false.B 15081f0e2dc7SJiawei Lin missQueue.io.mem_grant.bits := DontCare 15091f0e2dc7SJiawei Lin 15101f0e2dc7SJiawei Lin wb.io.mem_grant.valid := false.B 15111f0e2dc7SJiawei Lin wb.io.mem_grant.bits := DontCare 15121f0e2dc7SJiawei Lin 15131f0e2dc7SJiawei Lin // in L1DCache, we ony expect Grant[Data] and ReleaseAck 15141f0e2dc7SJiawei Lin bus.d.ready := false.B 15151f0e2dc7SJiawei Lin when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) { 15161f0e2dc7SJiawei Lin missQueue.io.mem_grant <> bus.d 15171f0e2dc7SJiawei Lin } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) { 15181f0e2dc7SJiawei Lin wb.io.mem_grant <> bus.d 15191f0e2dc7SJiawei Lin } .otherwise { 1520935edac4STang Haojin assert (!bus.d.fire) 15211f0e2dc7SJiawei Lin } 15221f0e2dc7SJiawei Lin 15231f0e2dc7SJiawei Lin //---------------------------------------- 15240d32f713Shappy-lx // Feedback Direct Prefetch Monitor 15250d32f713Shappy-lx fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt 15260d32f713Shappy-lx fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch 15270d32f713Shappy-lx fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch 15280d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { 15290d32f713Shappy-lx if(w == 0) { 15300d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch 15310d32f713Shappy-lx }else { 15320d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch) 15330d32f713Shappy-lx } 15340d32f713Shappy-lx } 15350d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.cache_pollution(w) := ldu(w).io.prefetch_info.fdp.pollution } 15360d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.demand_miss(w) := ldu(w).io.prefetch_info.fdp.demand_miss } 15377cf78eb2Shappy-lx fdpMonitor.io.debugRolling := io.debugRolling 15380d32f713Shappy-lx 15390d32f713Shappy-lx //---------------------------------------- 15400d32f713Shappy-lx // Bloom Filter 1541ffd3154dSCharlieLiu // bloomFilter.io.set <> missQueue.io.bloom_filter_query.set 1542ffd3154dSCharlieLiu // bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr 1543ffd3154dSCharlieLiu bloomFilter.io.set <> mainPipe.io.bloom_filter_query.set 1544ffd3154dSCharlieLiu bloomFilter.io.clr <> mainPipe.io.bloom_filter_query.clr 15450d32f713Shappy-lx 15460d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query } 15470d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp } 15480d32f713Shappy-lx 15490d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq } 15500d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query } 15510d32f713Shappy-lx 15520d32f713Shappy-lx //---------------------------------------- 1553ad3ba452Szhanglinjuan // replacement algorithm 1554ad3ba452Szhanglinjuan val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets) 15550d32f713Shappy-lx val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way) 155604665835SMaxpicca-Li 155704665835SMaxpicca-Li if (dwpuParam.enCfPred) { 15584a0e27ecSYanqin Li val victimList = VictimList(nSets) 1559ad3ba452Szhanglinjuan replWayReqs.foreach { 1560ad3ba452Szhanglinjuan case req => 1561ad3ba452Szhanglinjuan req.way := DontCare 156204665835SMaxpicca-Li when(req.set.valid) { 156304665835SMaxpicca-Li when(victimList.whether_sa(req.set.bits)) { 156404665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 156504665835SMaxpicca-Li }.otherwise { 156604665835SMaxpicca-Li req.way := req.dmWay 156704665835SMaxpicca-Li } 156804665835SMaxpicca-Li } 156904665835SMaxpicca-Li } 157004665835SMaxpicca-Li } else { 157104665835SMaxpicca-Li replWayReqs.foreach { 157204665835SMaxpicca-Li case req => 157304665835SMaxpicca-Li req.way := DontCare 157404665835SMaxpicca-Li when(req.set.valid) { 157504665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 157604665835SMaxpicca-Li } 157704665835SMaxpicca-Li } 1578ad3ba452Szhanglinjuan } 1579ad3ba452Szhanglinjuan 1580ad3ba452Szhanglinjuan val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq( 158192816bbcSWilliam Wang mainPipe.io.replace_access 15820d32f713Shappy-lx ) ++ stu.map(_.io.replace_access) 1583ad3ba452Szhanglinjuan val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W)))) 1584ad3ba452Szhanglinjuan touchWays.zip(replAccessReqs).foreach { 1585ad3ba452Szhanglinjuan case (w, req) => 1586ad3ba452Szhanglinjuan w.valid := req.valid 1587ad3ba452Szhanglinjuan w.bits := req.bits.way 1588ad3ba452Szhanglinjuan } 1589ad3ba452Szhanglinjuan val touchSets = replAccessReqs.map(_.bits.set) 1590ad3ba452Szhanglinjuan replacer.access(touchSets, touchWays) 1591ad3ba452Szhanglinjuan 1592ad3ba452Szhanglinjuan //---------------------------------------- 15931f0e2dc7SJiawei Lin // assertions 15941f0e2dc7SJiawei Lin // dcache should only deal with DRAM addresses 1595935edac4STang Haojin when (bus.a.fire) { 15961f0e2dc7SJiawei Lin assert(bus.a.bits.address >= 0x80000000L.U) 15971f0e2dc7SJiawei Lin } 1598935edac4STang Haojin when (bus.b.fire) { 15991f0e2dc7SJiawei Lin assert(bus.b.bits.address >= 0x80000000L.U) 16001f0e2dc7SJiawei Lin } 1601935edac4STang Haojin when (bus.c.fire) { 16021f0e2dc7SJiawei Lin assert(bus.c.bits.address >= 0x80000000L.U) 16031f0e2dc7SJiawei Lin } 16041f0e2dc7SJiawei Lin 16051f0e2dc7SJiawei Lin //---------------------------------------- 16061f0e2dc7SJiawei Lin // utility functions 16071f0e2dc7SJiawei Lin def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 16081f0e2dc7SJiawei Lin sink.valid := source.valid && !block_signal 16091f0e2dc7SJiawei Lin source.ready := sink.ready && !block_signal 16101f0e2dc7SJiawei Lin sink.bits := source.bits 16111f0e2dc7SJiawei Lin } 16121f0e2dc7SJiawei Lin 1613ffd3154dSCharlieLiu 16141f0e2dc7SJiawei Lin //---------------------------------------- 1615e19f7967SWilliam Wang // Customized csr cache op support 1616e19f7967SWilliam Wang val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE)) 1617e19f7967SWilliam Wang cacheOpDecoder.io.csr <> io.csr 1618c3a5fe5fShappy-lx bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1619c3a5fe5fShappy-lx // dup cacheOp_req_valid 1620779109e3Slixin bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1621c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1622779109e3Slixin bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1623c3a5fe5fShappy-lx 1624e19f7967SWilliam Wang tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1625c3a5fe5fShappy-lx // dup cacheOp_req_valid 1626779109e3Slixin tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1627c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1628779109e3Slixin tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1629e47fc57cSlixin 1630e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid || 1631e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid 1632e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 1633e19f7967SWilliam Wang bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits, 1634e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits, 1635e19f7967SWilliam Wang )) 1636026615fcSWilliam Wang cacheOpDecoder.io.error := io.error 163741b68474SWilliam Wang assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U)) 1638e19f7967SWilliam Wang 1639e19f7967SWilliam Wang //---------------------------------------- 16401f0e2dc7SJiawei Lin // performance counters 1641935edac4STang Haojin val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire)) 16421f0e2dc7SJiawei Lin XSPerfAccumulate("num_loads", num_loads) 16431f0e2dc7SJiawei Lin 16441f0e2dc7SJiawei Lin io.mshrFull := missQueue.io.full 1645ad3ba452Szhanglinjuan 1646ad3ba452Szhanglinjuan // performance counter 1647ffd3154dSCharlieLiu // val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType)) 1648ffd3154dSCharlieLiu // val st_access = Wire(ld_access.last.cloneType) 1649ffd3154dSCharlieLiu // ld_access.zip(ldu).foreach { 1650ffd3154dSCharlieLiu // case (a, u) => 16515adc4829SYanqin Li // a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill 16525adc4829SYanqin Li // a.bits.idx := RegEnable(get_idx(u.io.lsu.req.bits.vaddr), u.io.lsu.req.fire) 1653ffd3154dSCharlieLiu // a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache) 1654ffd3154dSCharlieLiu // } 16555adc4829SYanqin Li // st_access.valid := RegNext(mainPipe.io.store_req.fire) 16565adc4829SYanqin Li // st_access.bits.idx := RegEnable(get_idx(mainPipe.io.store_req.bits.vaddr), mainPipe.io.store_req.fire) 16575adc4829SYanqin Li // st_access.bits.tag := RegEnable(get_tag(mainPipe.io.store_req.bits.addr), mainPipe.io.store_req.fire) 1658ffd3154dSCharlieLiu // val access_info = ld_access.toSeq ++ Seq(st_access) 16595adc4829SYanqin Li // val early_replace = RegNext(missQueue.io.debug_early_replace) // TODO: clock gate 1660ffd3154dSCharlieLiu // val access_early_replace = access_info.map { 1661ffd3154dSCharlieLiu // case acc => 1662ffd3154dSCharlieLiu // Cat(early_replace.map { 1663ffd3154dSCharlieLiu // case r => 1664ffd3154dSCharlieLiu // acc.valid && r.valid && 1665ffd3154dSCharlieLiu // acc.bits.tag === r.bits.tag && 1666ffd3154dSCharlieLiu // acc.bits.idx === r.bits.idx 1667ffd3154dSCharlieLiu // }) 1668ffd3154dSCharlieLiu // } 1669ffd3154dSCharlieLiu // XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace))) 1670cd365d4cSrvcoresjw 16711ca0e4f3SYinan Xu val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents) 16721ca0e4f3SYinan Xu generatePerfEvent() 16731f0e2dc7SJiawei Lin} 16741f0e2dc7SJiawei Lin 16751f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule { 16761f0e2dc7SJiawei Lin val clock = IO(Input(Clock())) 16771f0e2dc7SJiawei Lin val enable = IO(Input(Bool())) 16781f0e2dc7SJiawei Lin val cmd = IO(Input(UInt(5.W))) 16791f0e2dc7SJiawei Lin val addr = IO(Input(UInt(64.W))) 16801f0e2dc7SJiawei Lin val wdata = IO(Input(UInt(64.W))) 16811f0e2dc7SJiawei Lin val mask = IO(Input(UInt(8.W))) 16821f0e2dc7SJiawei Lin val rdata = IO(Output(UInt(64.W))) 16831f0e2dc7SJiawei Lin} 16841f0e2dc7SJiawei Lin 16854f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 168695e60e55STang Haojin override def shouldBeInlined: Boolean = false 16871f0e2dc7SJiawei Lin 16884f94c0c6SJiawei Lin val useDcache = coreParams.dcacheParametersOpt.nonEmpty 16894f94c0c6SJiawei Lin val clientNode = if (useDcache) TLIdentityNode() else null 16904f94c0c6SJiawei Lin val dcache = if (useDcache) LazyModule(new DCache()) else null 16914f94c0c6SJiawei Lin if (useDcache) { 16921f0e2dc7SJiawei Lin clientNode := dcache.clientNode 16931f0e2dc7SJiawei Lin } 16941f0e2dc7SJiawei Lin 1695935edac4STang Haojin class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents { 16961f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 16971ca0e4f3SYinan Xu val perfEvents = if (!useDcache) { 16984f94c0c6SJiawei Lin // a fake dcache which uses dpi-c to access memory, only for debug usage! 16991f0e2dc7SJiawei Lin val fake_dcache = Module(new FakeDCache()) 17001f0e2dc7SJiawei Lin io <> fake_dcache.io 17011ca0e4f3SYinan Xu Seq() 17021f0e2dc7SJiawei Lin } 17031f0e2dc7SJiawei Lin else { 17041f0e2dc7SJiawei Lin io <> dcache.module.io 17051ca0e4f3SYinan Xu dcache.module.getPerfEvents 17061f0e2dc7SJiawei Lin } 17071ca0e4f3SYinan Xu generatePerfEvent() 17081f0e2dc7SJiawei Lin } 1709935edac4STang Haojin 1710935edac4STang Haojin lazy val module = new DCacheWrapperImp(this) 17111f0e2dc7SJiawei Lin}