11f0e2dc7SJiawei Lin/*************************************************************************************** 21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory 41f0e2dc7SJiawei Lin* 51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2. 61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2. 71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at: 81f0e2dc7SJiawei Lin* http://license.coscl.org.cn/MulanPSL2 91f0e2dc7SJiawei Lin* 101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131f0e2dc7SJiawei Lin* 141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details. 151f0e2dc7SJiawei Lin***************************************************************************************/ 161f0e2dc7SJiawei Lin 171f0e2dc7SJiawei Linpackage xiangshan.cache 181f0e2dc7SJiawei Lin 191f0e2dc7SJiawei Linimport chisel3._ 201f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule 211f0e2dc7SJiawei Linimport chisel3.util._ 227f37d55fSTang Haojinimport coupledL2.VaddrField 23d2945707SHuijin Liimport coupledL2.IsKeywordField 24d2945707SHuijin Liimport coupledL2.IsKeywordKey 251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._ 277f37d55fSTang Haojinimport freechips.rocketchip.util.BundleFieldBase 287f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField} 297f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters 307f37d55fSTang Haojinimport utility._ 317f37d55fSTang Haojinimport utils._ 327f37d55fSTang Haojinimport xiangshan._ 339ae95edaSAnzoooooimport xiangshan.backend.Bundles.DynInst 347f37d55fSTang Haojinimport xiangshan.backend.rob.RobDebugRollingIO 3504665835SMaxpicca-Liimport xiangshan.cache.wpu._ 367f37d55fSTang Haojinimport xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter} 370d32f713Shappy-lximport xiangshan.mem.prefetch._ 38d2945707SHuijin Liimport xiangshan.mem.LqPtr 395668a921SJiawei Lin 401f0e2dc7SJiawei Lin// DCache specific parameters 411f0e2dc7SJiawei Lincase class DCacheParameters 421f0e2dc7SJiawei Lin( 4320e09ab1Shappy-lx nSets: Int = 128, 441f0e2dc7SJiawei Lin nWays: Int = 8, 45af22dd7cSWilliam Wang rowBits: Int = 64, 461f0e2dc7SJiawei Lin tagECC: Option[String] = None, 471f0e2dc7SJiawei Lin dataECC: Option[String] = None, 48300ded30SWilliam Wang replacer: Option[String] = Some("setplru"), 49fa9ac9b6SWilliam Wang updateReplaceOn2ndmiss: Boolean = true, 501f0e2dc7SJiawei Lin nMissEntries: Int = 1, 511f0e2dc7SJiawei Lin nProbeEntries: Int = 1, 521f0e2dc7SJiawei Lin nReleaseEntries: Int = 1, 531f0e2dc7SJiawei Lin nMMIOEntries: Int = 1, 541f0e2dc7SJiawei Lin nMMIOs: Int = 1, 55fddcfe1fSwakafa blockBytes: Int = 64, 560d32f713Shappy-lx nMaxPrefetchEntry: Int = 1, 57d2945707SHuijin Li alwaysReleaseData: Boolean = false, 5831d5a9c4Ssfencevma isKeywordBitsOpt: Option[Boolean] = Some(true), 5931d5a9c4Ssfencevma enableDataEcc: Boolean = false, 60b23df8f4Ssfencevma enableTagEcc: Boolean = false 611f0e2dc7SJiawei Lin) extends L1CacheParameters { 621f0e2dc7SJiawei Lin // if sets * blockBytes > 4KB(page size), 631f0e2dc7SJiawei Lin // cache alias will happen, 641f0e2dc7SJiawei Lin // we need to avoid this by recoding additional bits in L2 cache 651f0e2dc7SJiawei Lin val setBytes = nSets * blockBytes 661f0e2dc7SJiawei Lin val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 671f0e2dc7SJiawei Lin 681f0e2dc7SJiawei Lin def tagCode: Code = Code.fromString(tagECC) 691f0e2dc7SJiawei Lin 701f0e2dc7SJiawei Lin def dataCode: Code = Code.fromString(dataECC) 711f0e2dc7SJiawei Lin} 721f0e2dc7SJiawei Lin 731f0e2dc7SJiawei Lin// Physical Address 741f0e2dc7SJiawei Lin// -------------------------------------- 751f0e2dc7SJiawei Lin// | Physical Tag | PIndex | Offset | 761f0e2dc7SJiawei Lin// -------------------------------------- 771f0e2dc7SJiawei Lin// | 781f0e2dc7SJiawei Lin// DCacheTagOffset 791f0e2dc7SJiawei Lin// 801f0e2dc7SJiawei Lin// Virtual Address 811f0e2dc7SJiawei Lin// -------------------------------------- 821f0e2dc7SJiawei Lin// | Above index | Set | Bank | Offset | 831f0e2dc7SJiawei Lin// -------------------------------------- 841f0e2dc7SJiawei Lin// | | | | 85ca18a0b4SWilliam Wang// | | | 0 861f0e2dc7SJiawei Lin// | | DCacheBankOffset 871f0e2dc7SJiawei Lin// | DCacheSetOffset 881f0e2dc7SJiawei Lin// DCacheAboveIndexOffset 891f0e2dc7SJiawei Lin 901f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte 911f0e2dc7SJiawei Lin 920d32f713Shappy-lxtrait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{ 931f0e2dc7SJiawei Lin val cacheParams = dcacheParameters 941f0e2dc7SJiawei Lin val cfg = cacheParams 951f0e2dc7SJiawei Lin 961f0e2dc7SJiawei Lin def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant 971f0e2dc7SJiawei Lin 982db9ec44SLinJiawei def nSourceType = 10 991f0e2dc7SJiawei Lin def sourceTypeWidth = log2Up(nSourceType) 10000575ac8SWilliam Wang // non-prefetch source < 3 1011f0e2dc7SJiawei Lin def LOAD_SOURCE = 0 1021f0e2dc7SJiawei Lin def STORE_SOURCE = 1 1031f0e2dc7SJiawei Lin def AMO_SOURCE = 2 10400575ac8SWilliam Wang // prefetch source >= 3 10500575ac8SWilliam Wang def DCACHE_PREFETCH_SOURCE = 3 1062db9ec44SLinJiawei def SOFT_PREFETCH = 4 1070d32f713Shappy-lx // the following sources are only used inside SMS 1082db9ec44SLinJiawei def HW_PREFETCH_AGT = 5 1092db9ec44SLinJiawei def HW_PREFETCH_PHT_CUR = 6 1102db9ec44SLinJiawei def HW_PREFETCH_PHT_INC = 7 1112db9ec44SLinJiawei def HW_PREFETCH_PHT_DEC = 8 1122db9ec44SLinJiawei def HW_PREFETCH_BOP = 9 1132db9ec44SLinJiawei def HW_PREFETCH_STRIDE = 10 1141f0e2dc7SJiawei Lin 1150d32f713Shappy-lx def BLOOM_FILTER_ENTRY_NUM = 4096 1160d32f713Shappy-lx 1171f0e2dc7SJiawei Lin // each source use a id to distinguish its multiple reqs 1188b1251e1SWilliam Wang def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize) 1191f0e2dc7SJiawei Lin 120300ded30SWilliam Wang require(isPow2(cfg.nMissEntries)) // TODO 121300ded30SWilliam Wang // require(isPow2(cfg.nReleaseEntries)) 122300ded30SWilliam Wang require(cfg.nMissEntries < cfg.nReleaseEntries) 123300ded30SWilliam Wang val nEntries = cfg.nMissEntries + cfg.nReleaseEntries 124300ded30SWilliam Wang val releaseIdBase = cfg.nMissEntries 12531d5a9c4Ssfencevma val EnableDataEcc = cacheParams.enableDataEcc 12631d5a9c4Ssfencevma val EnableTagEcc = cacheParams.enableTagEcc 127ad3ba452Szhanglinjuan 1281f0e2dc7SJiawei Lin // banked dcache support 1293eeae490SMaxpicca-Li val DCacheSetDiv = 1 1301f0e2dc7SJiawei Lin val DCacheSets = cacheParams.nSets 1311f0e2dc7SJiawei Lin val DCacheWays = cacheParams.nWays 132af22dd7cSWilliam Wang val DCacheBanks = 8 // hardcoded 133a9c1b353SMaxpicca-Li val DCacheDupNum = 16 134af22dd7cSWilliam Wang val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded 135ca18a0b4SWilliam Wang val DCacheWordBits = 64 // hardcoded 136ca18a0b4SWilliam Wang val DCacheWordBytes = DCacheWordBits / 8 1370d32f713Shappy-lx val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry 138cdbff57cSHaoyuan Feng val DCacheVWordBytes = VLEN / 8 139af22dd7cSWilliam Wang require(DCacheSRAMRowBits == 64) 1401f0e2dc7SJiawei Lin 1413eeae490SMaxpicca-Li val DCacheSetDivBits = log2Ceil(DCacheSetDiv) 1423eeae490SMaxpicca-Li val DCacheSetBits = log2Ceil(DCacheSets) 143ca18a0b4SWilliam Wang val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets 144ca18a0b4SWilliam Wang val DCacheSizeBytes = DCacheSizeBits / 8 145ca18a0b4SWilliam Wang val DCacheSizeWords = DCacheSizeBits / 64 // TODO 1461f0e2dc7SJiawei Lin 1471f0e2dc7SJiawei Lin val DCacheSameVPAddrLength = 12 1481f0e2dc7SJiawei Lin 1491f0e2dc7SJiawei Lin val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8 150ca18a0b4SWilliam Wang val DCacheWordOffset = log2Up(DCacheWordBytes) 151cdbff57cSHaoyuan Feng val DCacheVWordOffset = log2Up(DCacheVWordBytes) 152ca18a0b4SWilliam Wang 153ca18a0b4SWilliam Wang val DCacheBankOffset = log2Up(DCacheSRAMRowBytes) 1541f0e2dc7SJiawei Lin val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks) 1551f0e2dc7SJiawei Lin val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets) 1561f0e2dc7SJiawei Lin val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength 157ca18a0b4SWilliam Wang val DCacheLineOffset = DCacheSetOffset 1581f0e2dc7SJiawei Lin 159*b34797bcScz4e def encWordBits = cacheParams.dataCode.width(wordBits) 160*b34797bcScz4e def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only 161*b34797bcScz4e def eccBits = encWordBits - wordBits 162*b34797bcScz4e 163*b34797bcScz4e def encTagBits = if (EnableTagEcc) cacheParams.tagCode.width(tagBits) else tagBits 164*b34797bcScz4e def tagECCBits = encTagBits - tagBits 165*b34797bcScz4e 166*b34797bcScz4e def encDataBits = if (EnableDataEcc) cacheParams.dataCode.width(DCacheSRAMRowBits) else DCacheSRAMRowBits 167*b34797bcScz4e def dataECCBits = encDataBits - DCacheSRAMRowBits 168*b34797bcScz4e 16937225120Ssfencevma // uncache 170be867ebcSAnzooooo val uncacheIdxBits = log2Up(VirtualLoadQueueMaxStoreQueueSize + 1) 171b52348aeSWilliam Wang // hardware prefetch parameters 172b52348aeSWilliam Wang // high confidence hardware prefetch port 173b52348aeSWilliam Wang val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default 174b52348aeSWilliam Wang val IgnorePrefetchConfidence = false 17537225120Ssfencevma 1766c7e5e86Szhanglinjuan // parameters about duplicating regs to solve fanout 1776c7e5e86Szhanglinjuan // In Main Pipe: 1786c7e5e86Szhanglinjuan // tag_write.ready -> data_write.valid * 8 banks 1796c7e5e86Szhanglinjuan // tag_write.ready -> meta_write.valid 1806c7e5e86Szhanglinjuan // tag_write.ready -> tag_write.valid 1816c7e5e86Szhanglinjuan // tag_write.ready -> err_write.valid 1826c7e5e86Szhanglinjuan // tag_write.ready -> wb.valid 1836c7e5e86Szhanglinjuan val nDupTagWriteReady = DCacheBanks + 4 1846c7e5e86Szhanglinjuan // In Main Pipe: 1856c7e5e86Szhanglinjuan // data_write.ready -> data_write.valid * 8 banks 1866c7e5e86Szhanglinjuan // data_write.ready -> meta_write.valid 1876c7e5e86Szhanglinjuan // data_write.ready -> tag_write.valid 1886c7e5e86Szhanglinjuan // data_write.ready -> err_write.valid 1896c7e5e86Szhanglinjuan // data_write.ready -> wb.valid 1906c7e5e86Szhanglinjuan val nDupDataWriteReady = DCacheBanks + 4 1916c7e5e86Szhanglinjuan val nDupWbReady = DCacheBanks + 4 1926c7e5e86Szhanglinjuan val nDupStatus = nDupTagWriteReady + nDupDataWriteReady 1936c7e5e86Szhanglinjuan val dataWritePort = 0 1946c7e5e86Szhanglinjuan val metaWritePort = DCacheBanks 1956c7e5e86Szhanglinjuan val tagWritePort = metaWritePort + 1 1966c7e5e86Szhanglinjuan val errWritePort = tagWritePort + 1 1976c7e5e86Szhanglinjuan val wbPort = errWritePort + 1 1986c7e5e86Szhanglinjuan 1993eeae490SMaxpicca-Li def set_to_dcache_div(set: UInt) = { 2003eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 2013eeae490SMaxpicca-Li if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0) 2023eeae490SMaxpicca-Li } 2033eeae490SMaxpicca-Li 2043eeae490SMaxpicca-Li def set_to_dcache_div_set(set: UInt) = { 2053eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 2063eeae490SMaxpicca-Li set(DCacheSetBits - 1, DCacheSetDivBits) 2073eeae490SMaxpicca-Li } 2083eeae490SMaxpicca-Li 2091f0e2dc7SJiawei Lin def addr_to_dcache_bank(addr: UInt) = { 2101f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheSetOffset) 2111f0e2dc7SJiawei Lin addr(DCacheSetOffset-1, DCacheBankOffset) 2121f0e2dc7SJiawei Lin } 2131f0e2dc7SJiawei Lin 2143eeae490SMaxpicca-Li def addr_to_dcache_div(addr: UInt) = { 2153eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2163eeae490SMaxpicca-Li if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset) 2173eeae490SMaxpicca-Li } 2183eeae490SMaxpicca-Li 2193eeae490SMaxpicca-Li def addr_to_dcache_div_set(addr: UInt) = { 2203eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2213eeae490SMaxpicca-Li addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits) 2223eeae490SMaxpicca-Li } 2233eeae490SMaxpicca-Li 2241f0e2dc7SJiawei Lin def addr_to_dcache_set(addr: UInt) = { 2251f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheAboveIndexOffset) 2261f0e2dc7SJiawei Lin addr(DCacheAboveIndexOffset-1, DCacheSetOffset) 2271f0e2dc7SJiawei Lin } 2281f0e2dc7SJiawei Lin 2291f0e2dc7SJiawei Lin def get_data_of_bank(bank: Int, data: UInt) = { 2301f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBits) 2311f0e2dc7SJiawei Lin data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank) 2321f0e2dc7SJiawei Lin } 2331f0e2dc7SJiawei Lin 2341f0e2dc7SJiawei Lin def get_mask_of_bank(bank: Int, data: UInt) = { 2351f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes) 2361f0e2dc7SJiawei Lin data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank) 2371f0e2dc7SJiawei Lin } 2381f0e2dc7SJiawei Lin 239401876faSYanqin Li def get_alias(vaddr: UInt): UInt ={ 24020e09ab1Shappy-lx // require(blockOffBits + idxBits > pgIdxBits) 241401876faSYanqin Li if(blockOffBits + idxBits > pgIdxBits){ 242401876faSYanqin Li vaddr(blockOffBits + idxBits - 1, pgIdxBits) 243401876faSYanqin Li }else{ 244401876faSYanqin Li 0.U 245401876faSYanqin Li } 246401876faSYanqin Li } 2471f0e2dc7SJiawei Lin 2480d32f713Shappy-lx def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = { 2490d32f713Shappy-lx require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits) 2500d32f713Shappy-lx if(blockOffBits + idxBits > pgIdxBits) { 2510d32f713Shappy-lx vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits) 2520d32f713Shappy-lx }else { 2530d32f713Shappy-lx // no alias problem 2540d32f713Shappy-lx true.B 2550d32f713Shappy-lx } 2560d32f713Shappy-lx } 2570d32f713Shappy-lx 25804665835SMaxpicca-Li def get_direct_map_way(addr:UInt): UInt = { 25904665835SMaxpicca-Li addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset) 26004665835SMaxpicca-Li } 26104665835SMaxpicca-Li 262578c21a4Szhanglinjuan def arbiter[T <: Bundle]( 263578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 264578c21a4Szhanglinjuan out: DecoupledIO[T], 265578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 266578c21a4Szhanglinjuan val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 267578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 268578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 269578c21a4Szhanglinjuan a <> req 270578c21a4Szhanglinjuan } 271578c21a4Szhanglinjuan out <> arb.io.out 272578c21a4Szhanglinjuan } 273578c21a4Szhanglinjuan 274b36dd5fdSWilliam Wang def arbiter_with_pipereg[T <: Bundle]( 275b36dd5fdSWilliam Wang in: Seq[DecoupledIO[T]], 276b36dd5fdSWilliam Wang out: DecoupledIO[T], 277b36dd5fdSWilliam Wang name: Option[String] = None): Unit = { 278b36dd5fdSWilliam Wang val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 279b36dd5fdSWilliam Wang if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 280b36dd5fdSWilliam Wang for ((a, req) <- arb.io.in.zip(in)) { 281b36dd5fdSWilliam Wang a <> req 282b36dd5fdSWilliam Wang } 283b36dd5fdSWilliam Wang AddPipelineReg(arb.io.out, out, false.B) 284b36dd5fdSWilliam Wang } 285b36dd5fdSWilliam Wang 286b11ec622Slixin def arbiter_with_pipereg_N_dup[T <: Bundle]( 287b11ec622Slixin in: Seq[DecoupledIO[T]], 288b11ec622Slixin out: DecoupledIO[T], 289c3a5fe5fShappy-lx dups: Seq[DecoupledIO[T]], 290b11ec622Slixin name: Option[String] = None): Unit = { 291b11ec622Slixin val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 292b11ec622Slixin if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 293b11ec622Slixin for ((a, req) <- arb.io.in.zip(in)) { 294b11ec622Slixin a <> req 295b11ec622Slixin } 296b11ec622Slixin for (dup <- dups) { 297c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, dup, false.B) 298b11ec622Slixin } 299c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, out, false.B) 300b11ec622Slixin } 301b11ec622Slixin 302578c21a4Szhanglinjuan def rrArbiter[T <: Bundle]( 303578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 304578c21a4Szhanglinjuan out: DecoupledIO[T], 305578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 306578c21a4Szhanglinjuan val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size)) 307578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 308578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 309578c21a4Szhanglinjuan a <> req 310578c21a4Szhanglinjuan } 311578c21a4Szhanglinjuan out <> arb.io.out 312578c21a4Szhanglinjuan } 313578c21a4Szhanglinjuan 3147cd72b71Szhanglinjuan def fastArbiter[T <: Bundle]( 3157cd72b71Szhanglinjuan in: Seq[DecoupledIO[T]], 3167cd72b71Szhanglinjuan out: DecoupledIO[T], 3177cd72b71Szhanglinjuan name: Option[String] = None): Unit = { 3187cd72b71Szhanglinjuan val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size)) 3197cd72b71Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 3207cd72b71Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 3217cd72b71Szhanglinjuan a <> req 3227cd72b71Szhanglinjuan } 3237cd72b71Szhanglinjuan out <> arb.io.out 3247cd72b71Szhanglinjuan } 3257cd72b71Szhanglinjuan 326ad3ba452Szhanglinjuan val numReplaceRespPorts = 2 327ad3ba452Szhanglinjuan 3281f0e2dc7SJiawei Lin require(isPow2(nSets), s"nSets($nSets) must be pow2") 3291f0e2dc7SJiawei Lin require(isPow2(nWays), s"nWays($nWays) must be pow2") 3301f0e2dc7SJiawei Lin require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)") 3311f0e2dc7SJiawei Lin require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)") 3321f0e2dc7SJiawei Lin} 3331f0e2dc7SJiawei Lin 3341f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule 3351f0e2dc7SJiawei Lin with HasDCacheParameters 3361f0e2dc7SJiawei Lin 3371f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle 3381f0e2dc7SJiawei Lin with HasDCacheParameters 3391f0e2dc7SJiawei Lin 3401f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle { 3411f0e2dc7SJiawei Lin val set = UInt(log2Up(nSets).W) 3421f0e2dc7SJiawei Lin val way = UInt(log2Up(nWays).W) 3431f0e2dc7SJiawei Lin} 3441f0e2dc7SJiawei Lin 345ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle { 346ad3ba452Szhanglinjuan val set = ValidIO(UInt(log2Up(nSets).W)) 34704665835SMaxpicca-Li val dmWay = Output(UInt(log2Up(nWays).W)) 348ad3ba452Szhanglinjuan val way = Input(UInt(log2Up(nWays).W)) 349ad3ba452Szhanglinjuan} 350ad3ba452Szhanglinjuan 3513af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle 3523af6aa6eSWilliam Wang{ 3533af6aa6eSWilliam Wang val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store 3540d32f713Shappy-lx val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch 3553af6aa6eSWilliam Wang val access = Bool() // cache line has been accessed by load / store 3563af6aa6eSWilliam Wang 3573af6aa6eSWilliam Wang // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline 3583af6aa6eSWilliam Wang} 3593af6aa6eSWilliam Wang 3601f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics) 3611f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle 3621f0e2dc7SJiawei Lin{ 3631f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 364d2b20d1aSTang Haojin val vaddr = UInt(VAddrBits.W) 365cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 366cdbff57cSHaoyuan Feng val mask = UInt((VLEN/8).W) 3671f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3683f4ec46fSCODE-JTZ val instrtype = UInt(sourceTypeWidth.W) 369da3bf434SMaxpicca-Li val isFirstIssue = Bool() 37004665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 371d2945707SHuijin Li val lqIdx = new LqPtr 372da3bf434SMaxpicca-Li 373da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 3741f0e2dc7SJiawei Lin def dump() = { 375d2b20d1aSTang Haojin XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n", 376d2b20d1aSTang Haojin cmd, vaddr, data, mask, id) 3771f0e2dc7SJiawei Lin } 3781f0e2dc7SJiawei Lin} 3791f0e2dc7SJiawei Lin 3801f0e2dc7SJiawei Lin// memory request in word granularity(store) 3811f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle 3821f0e2dc7SJiawei Lin{ 3831f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 3841f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 3851f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 3861f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 3871f0e2dc7SJiawei Lin val mask = UInt(cfg.blockBytes.W) 3881f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3891f0e2dc7SJiawei Lin def dump() = { 3901f0e2dc7SJiawei Lin XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 3911f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 3921f0e2dc7SJiawei Lin } 393ad3ba452Szhanglinjuan def idx: UInt = get_idx(vaddr) 3941f0e2dc7SJiawei Lin} 3951f0e2dc7SJiawei Lin 3961f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq { 397d2b20d1aSTang Haojin val addr = UInt(PAddrBits.W) 398ca18a0b4SWilliam Wang val wline = Bool() 3991f0e2dc7SJiawei Lin} 4001f0e2dc7SJiawei Lin 4010d32f713Shappy-lxclass DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr { 4020d32f713Shappy-lx val prefetch = Bool() 403315e1323Sgood-circle val vecValid = Bool() 4040d32f713Shappy-lx 4050d32f713Shappy-lx def toDCacheWordReqWithVaddr() = { 4060d32f713Shappy-lx val res = Wire(new DCacheWordReqWithVaddr) 4070d32f713Shappy-lx res.vaddr := vaddr 4080d32f713Shappy-lx res.wline := wline 4090d32f713Shappy-lx res.cmd := cmd 4100d32f713Shappy-lx res.addr := addr 4110d32f713Shappy-lx res.data := data 4120d32f713Shappy-lx res.mask := mask 4130d32f713Shappy-lx res.id := id 4140d32f713Shappy-lx res.instrtype := instrtype 4150d32f713Shappy-lx res.replayCarry := replayCarry 4160d32f713Shappy-lx res.isFirstIssue := isFirstIssue 4170d32f713Shappy-lx res.debug_robIdx := debug_robIdx 4180d32f713Shappy-lx 4190d32f713Shappy-lx res 4200d32f713Shappy-lx } 4210d32f713Shappy-lx} 4220d32f713Shappy-lx 4236786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle 4241f0e2dc7SJiawei Lin{ 425144422dcSMaxpicca-Li // read in s2 426cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 427144422dcSMaxpicca-Li // select in s3 428cdbff57cSHaoyuan Feng val data_delayed = UInt(VLEN.W) 429026615fcSWilliam Wang val id = UInt(reqIdWidth.W) 4301f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4311f0e2dc7SJiawei Lin val miss = Bool() 432026615fcSWilliam Wang // cache miss, and failed to enter the missqueue, replay from RS is needed 4331f0e2dc7SJiawei Lin val replay = Bool() 43404665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 435026615fcSWilliam Wang // data has been corrupted 436a469aa4bSWilliam Wang val tag_error = Bool() // tag error 437144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 438144422dcSMaxpicca-Li 439da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 4401f0e2dc7SJiawei Lin def dump() = { 4411f0e2dc7SJiawei Lin XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n", 4421f0e2dc7SJiawei Lin data, id, miss, replay) 4431f0e2dc7SJiawei Lin } 4441f0e2dc7SJiawei Lin} 4451f0e2dc7SJiawei Lin 4466786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp 4476786cfb7SWilliam Wang{ 4480d32f713Shappy-lx val meta_prefetch = UInt(L1PfSourceBits.W) 4494b6d4d13SWilliam Wang val meta_access = Bool() 450b9e121dfShappy-lx // s2 451b9e121dfShappy-lx val handled = Bool() 4520d32f713Shappy-lx val real_miss = Bool() 453b9e121dfShappy-lx // s3: 1 cycle after data resp 4546786cfb7SWilliam Wang val error_delayed = Bool() // all kinds of errors, include tag error 455b9e121dfShappy-lx val replacementUpdated = Bool() 4566786cfb7SWilliam Wang} 4576786cfb7SWilliam Wang 458a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp 459a19ae480SWilliam Wang{ 460a19ae480SWilliam Wang val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 461a19ae480SWilliam Wang val bank_oh = UInt(DCacheBanks.W) 462a19ae480SWilliam Wang} 463a19ae480SWilliam Wang 4646786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp 4656786cfb7SWilliam Wang{ 4666786cfb7SWilliam Wang val error = Bool() // all kinds of errors, include tag error 46758cb1b0bSzhanglinjuan val nderr = Bool() 4686786cfb7SWilliam Wang} 4696786cfb7SWilliam Wang 4701f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle 4711f0e2dc7SJiawei Lin{ 4721f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 4731f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4741f0e2dc7SJiawei Lin val miss = Bool() 4751f0e2dc7SJiawei Lin // cache req nacked, replay it later 4761f0e2dc7SJiawei Lin val replay = Bool() 4771f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 4781f0e2dc7SJiawei Lin def dump() = { 4791f0e2dc7SJiawei Lin XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n", 4801f0e2dc7SJiawei Lin data, id, miss, replay) 4811f0e2dc7SJiawei Lin } 4821f0e2dc7SJiawei Lin} 4831f0e2dc7SJiawei Lin 4841f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle 4851f0e2dc7SJiawei Lin{ 4861f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 4871f0e2dc7SJiawei Lin val data = UInt(l1BusDataWidth.W) 488026615fcSWilliam Wang val error = Bool() // refilled data has been corrupted 4891f0e2dc7SJiawei Lin // for debug usage 4901f0e2dc7SJiawei Lin val data_raw = UInt((cfg.blockBytes * 8).W) 4911f0e2dc7SJiawei Lin val hasdata = Bool() 4921f0e2dc7SJiawei Lin val refill_done = Bool() 4931f0e2dc7SJiawei Lin def dump() = { 4941f0e2dc7SJiawei Lin XSDebug("Refill: addr: %x data: %x\n", addr, data) 4951f0e2dc7SJiawei Lin } 496683c1411Shappy-lx val id = UInt(log2Up(cfg.nMissEntries).W) 4971f0e2dc7SJiawei Lin} 4981f0e2dc7SJiawei Lin 49967682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle 50067682d05SWilliam Wang{ 50167682d05SWilliam Wang val paddr = UInt(PAddrBits.W) 50267682d05SWilliam Wang def dump() = { 50367682d05SWilliam Wang XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset)) 50467682d05SWilliam Wang } 50567682d05SWilliam Wang} 50667682d05SWilliam Wang 5071f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle 5081f0e2dc7SJiawei Lin{ 5091f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheWordReq) 510144422dcSMaxpicca-Li val resp = Flipped(DecoupledIO(new DCacheWordResp)) 5111f0e2dc7SJiawei Lin} 5121f0e2dc7SJiawei Lin 51337225120Ssfencevma 51437225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle 51537225120Ssfencevma{ 51637225120Ssfencevma val cmd = UInt(M_SZ.W) 51737225120Ssfencevma val addr = UInt(PAddrBits.W) 518cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 519cdbff57cSHaoyuan Feng val mask = UInt((XLEN/8).W) 52037225120Ssfencevma val id = UInt(uncacheIdxBits.W) 52137225120Ssfencevma val instrtype = UInt(sourceTypeWidth.W) 52237225120Ssfencevma val atomic = Bool() 523da3bf434SMaxpicca-Li val isFirstIssue = Bool() 52404665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 52537225120Ssfencevma 52637225120Ssfencevma def dump() = { 52737225120Ssfencevma XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 52837225120Ssfencevma cmd, addr, data, mask, id) 52937225120Ssfencevma } 53037225120Ssfencevma} 53137225120Ssfencevma 532cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle 53337225120Ssfencevma{ 534cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 535cdbff57cSHaoyuan Feng val data_delayed = UInt(XLEN.W) 53637225120Ssfencevma val id = UInt(uncacheIdxBits.W) 53737225120Ssfencevma val miss = Bool() 53837225120Ssfencevma val replay = Bool() 53937225120Ssfencevma val tag_error = Bool() 54037225120Ssfencevma val error = Bool() 54158cb1b0bSzhanglinjuan val nderr = Bool() 54204665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 543144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) // FIXME: why uncacheWordResp is not merged to baseDcacheResp 54437225120Ssfencevma 545da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 54637225120Ssfencevma def dump() = { 54737225120Ssfencevma XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n", 54837225120Ssfencevma data, id, miss, replay, tag_error, error) 54937225120Ssfencevma } 55037225120Ssfencevma} 55137225120Ssfencevma 5526786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle 5536786cfb7SWilliam Wang{ 55437225120Ssfencevma val req = DecoupledIO(new UncacheWordReq) 555cdbff57cSHaoyuan Feng val resp = Flipped(DecoupledIO(new UncacheWordResp)) 5566786cfb7SWilliam Wang} 5576786cfb7SWilliam Wang 558ffd3154dSCharlieLiuclass MainPipeResp(implicit p: Parameters) extends DCacheBundle { 559ffd3154dSCharlieLiu //distinguish amo 560ffd3154dSCharlieLiu val source = UInt(sourceTypeWidth.W) 56162cb71fbShappy-lx val data = UInt(DataBits.W) 56262cb71fbShappy-lx val miss = Bool() 56362cb71fbShappy-lx val miss_id = UInt(log2Up(cfg.nMissEntries).W) 56462cb71fbShappy-lx val replay = Bool() 56562cb71fbShappy-lx val error = Bool() 56662cb71fbShappy-lx 56762cb71fbShappy-lx val ack_miss_queue = Bool() 56862cb71fbShappy-lx 56962cb71fbShappy-lx val id = UInt(reqIdWidth.W) 570ffd3154dSCharlieLiu 571ffd3154dSCharlieLiu def isAMO: Bool = source === AMO_SOURCE.U 572ffd3154dSCharlieLiu def isStore: Bool = source === STORE_SOURCE.U 57362cb71fbShappy-lx} 57462cb71fbShappy-lx 5756786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle 5761f0e2dc7SJiawei Lin{ 57762cb71fbShappy-lx val req = DecoupledIO(new MainPipeReq) 578ffd3154dSCharlieLiu val resp = Flipped(ValidIO(new MainPipeResp)) 57962cb71fbShappy-lx val block_lr = Input(Bool()) 5801f0e2dc7SJiawei Lin} 5811f0e2dc7SJiawei Lin 5821f0e2dc7SJiawei Lin// used by load unit 5831f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO 5841f0e2dc7SJiawei Lin{ 5851f0e2dc7SJiawei Lin // kill previous cycle's req 58608b0bc30Shappy-lx val s1_kill_data_read = Output(Bool()) // only kill bandedDataRead at s1 58708b0bc30Shappy-lx val s1_kill = Output(Bool()) // kill loadpipe req at s1 588b6982e83SLemover val s2_kill = Output(Bool()) 58904665835SMaxpicca-Li val s0_pc = Output(UInt(VAddrBits.W)) 59004665835SMaxpicca-Li val s1_pc = Output(UInt(VAddrBits.W)) 5912db9ec44SLinJiawei val s2_pc = Output(UInt(VAddrBits.W)) 592b9e121dfShappy-lx // cycle 0: load has updated replacement before 593b9e121dfShappy-lx val replacementUpdated = Output(Bool()) 59400e6f2e2Sweiding liu val is128Req = Bool() 5950d32f713Shappy-lx // cycle 0: prefetch source bits 5960d32f713Shappy-lx val pf_source = Output(UInt(L1PfSourceBits.W)) 597d2945707SHuijin Li // cycle0: load microop 598d2945707SHuijin Li // val s0_uop = Output(new MicroOp) 5991f0e2dc7SJiawei Lin // cycle 0: virtual address: req.addr 6001f0e2dc7SJiawei Lin // cycle 1: physical address: s1_paddr 60103efd994Shappy-lx val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr 60203efd994Shappy-lx val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr 6031f0e2dc7SJiawei Lin val s1_disable_fast_wakeup = Input(Bool()) 60403efd994Shappy-lx // cycle 2: hit signal 60503efd994Shappy-lx val s2_hit = Input(Bool()) // hit signal for lsu, 606da3bf434SMaxpicca-Li val s2_first_hit = Input(Bool()) 607594c5198Ssfencevma val s2_bank_conflict = Input(Bool()) 60814a67055Ssfencevma val s2_wpu_pred_fail = Input(Bool()) 60914a67055Ssfencevma val s2_mq_nack = Input(Bool()) 61003efd994Shappy-lx 61103efd994Shappy-lx // debug 61203efd994Shappy-lx val debug_s1_hit_way = Input(UInt(nWays.W)) 61304665835SMaxpicca-Li val debug_s2_pred_way_num = Input(UInt(XLEN.W)) 61404665835SMaxpicca-Li val debug_s2_dm_way_num = Input(UInt(XLEN.W)) 61504665835SMaxpicca-Li val debug_s2_real_way_num = Input(UInt(XLEN.W)) 6161f0e2dc7SJiawei Lin} 6171f0e2dc7SJiawei Lin 6181f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle 6191f0e2dc7SJiawei Lin{ 6201f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheLineReq) 6211f0e2dc7SJiawei Lin val resp = Flipped(DecoupledIO(new DCacheLineResp)) 6221f0e2dc7SJiawei Lin} 6231f0e2dc7SJiawei Lin 624ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle { 625ad3ba452Szhanglinjuan // sbuffer will directly send request to dcache main pipe 626ad3ba452Szhanglinjuan val req = Flipped(Decoupled(new DCacheLineReq)) 627ad3ba452Szhanglinjuan 628ad3ba452Szhanglinjuan val main_pipe_hit_resp = ValidIO(new DCacheLineResp) 629ffd3154dSCharlieLiu //val refill_hit_resp = ValidIO(new DCacheLineResp) 630ad3ba452Szhanglinjuan 631ad3ba452Szhanglinjuan val replay_resp = ValidIO(new DCacheLineResp) 632ad3ba452Szhanglinjuan 633ffd3154dSCharlieLiu //def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp) 634ffd3154dSCharlieLiu def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp) 635ad3ba452Szhanglinjuan} 636ad3ba452Szhanglinjuan 637683c1411Shappy-lx// forward tilelink channel D's data to ldu 638683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle { 639683c1411Shappy-lx val valid = Bool() 640683c1411Shappy-lx val data = UInt(l1BusDataWidth.W) 641683c1411Shappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 642683c1411Shappy-lx val last = Bool() 643683c1411Shappy-lx 644683c1411Shappy-lx def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = { 645683c1411Shappy-lx valid := req_valid 646683c1411Shappy-lx data := req_data 647683c1411Shappy-lx mshrid := req_mshrid 648683c1411Shappy-lx last := req_last 649683c1411Shappy-lx } 650683c1411Shappy-lx 651683c1411Shappy-lx def dontCare() = { 652683c1411Shappy-lx valid := false.B 653683c1411Shappy-lx data := DontCare 654683c1411Shappy-lx mshrid := DontCare 655683c1411Shappy-lx last := DontCare 656683c1411Shappy-lx } 657683c1411Shappy-lx 658683c1411Shappy-lx def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = { 659683c1411Shappy-lx val all_match = req_valid && valid && 660683c1411Shappy-lx req_mshr_id === mshrid && 661683c1411Shappy-lx req_paddr(log2Up(refillBytes)) === last 662683c1411Shappy-lx val forward_D = RegInit(false.B) 663cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 664683c1411Shappy-lx 665683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 666683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 667683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 668683c1411Shappy-lx block_data(i) := data(64 * i + 63, 64 * i) 669683c1411Shappy-lx }) 670cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 671cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 672683c1411Shappy-lx 673683c1411Shappy-lx forward_D := all_match 674cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 6755adc4829SYanqin Li when (all_match) { 676683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 677683c1411Shappy-lx } 6785adc4829SYanqin Li } 679683c1411Shappy-lx 680683c1411Shappy-lx (forward_D, forwardData) 681683c1411Shappy-lx } 682683c1411Shappy-lx} 683683c1411Shappy-lx 684683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle { 685683c1411Shappy-lx val inflight = Bool() 686683c1411Shappy-lx val paddr = UInt(PAddrBits.W) 6879ebbb510Shappy-lx val raw_data = Vec(blockRows, UInt(rowBits.W)) 688683c1411Shappy-lx val firstbeat_valid = Bool() 689683c1411Shappy-lx val lastbeat_valid = Bool() 690683c1411Shappy-lx 691683c1411Shappy-lx def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = { 692683c1411Shappy-lx inflight := mshr_valid 693683c1411Shappy-lx paddr := mshr_paddr 694683c1411Shappy-lx raw_data := mshr_rawdata 695683c1411Shappy-lx firstbeat_valid := mshr_first_valid 696683c1411Shappy-lx lastbeat_valid := mshr_last_valid 697683c1411Shappy-lx } 698683c1411Shappy-lx 699683c1411Shappy-lx // check if we can forward from mshr or D channel 700683c1411Shappy-lx def check(req_valid : Bool, req_paddr : UInt) = { 7015adc4829SYanqin Li RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits)) // TODO: clock gate(1-bit) 702683c1411Shappy-lx } 703683c1411Shappy-lx 704683c1411Shappy-lx def forward(req_valid : Bool, req_paddr : UInt) = { 705683c1411Shappy-lx val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) || 706683c1411Shappy-lx (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid) 707683c1411Shappy-lx 708683c1411Shappy-lx val forward_mshr = RegInit(false.B) 709cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 710683c1411Shappy-lx 7119ebbb510Shappy-lx val block_idx = req_paddr(log2Up(refillBytes), 3) 7129ebbb510Shappy-lx val block_data = raw_data 7139ebbb510Shappy-lx 714cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 715cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 716683c1411Shappy-lx 717683c1411Shappy-lx forward_mshr := all_match 718cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 719683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 720683c1411Shappy-lx } 721683c1411Shappy-lx 722683c1411Shappy-lx (forward_mshr, forwardData) 723683c1411Shappy-lx } 724683c1411Shappy-lx} 725683c1411Shappy-lx 726683c1411Shappy-lx// forward mshr's data to ldu 727683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle { 728683c1411Shappy-lx // req 729683c1411Shappy-lx val valid = Input(Bool()) 730683c1411Shappy-lx val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W)) 731683c1411Shappy-lx val paddr = Input(UInt(PAddrBits.W)) 732683c1411Shappy-lx // resp 733683c1411Shappy-lx val forward_mshr = Output(Bool()) 734cdbff57cSHaoyuan Feng val forwardData = Output(Vec(VLEN/8, UInt(8.W))) 735683c1411Shappy-lx val forward_result_valid = Output(Bool()) 736683c1411Shappy-lx 737683c1411Shappy-lx def connect(sink: LduToMissqueueForwardIO) = { 738683c1411Shappy-lx sink.valid := valid 739683c1411Shappy-lx sink.mshrid := mshrid 740683c1411Shappy-lx sink.paddr := paddr 741683c1411Shappy-lx forward_mshr := sink.forward_mshr 742683c1411Shappy-lx forwardData := sink.forwardData 743683c1411Shappy-lx forward_result_valid := sink.forward_result_valid 744683c1411Shappy-lx } 745683c1411Shappy-lx 746683c1411Shappy-lx def forward() = { 747683c1411Shappy-lx (forward_result_valid, forward_mshr, forwardData) 748683c1411Shappy-lx } 749683c1411Shappy-lx} 750683c1411Shappy-lx 7510d32f713Shappy-lxclass StorePrefetchReq(implicit p: Parameters) extends DCacheBundle { 7520d32f713Shappy-lx val paddr = UInt(PAddrBits.W) 7530d32f713Shappy-lx val vaddr = UInt(VAddrBits.W) 7540d32f713Shappy-lx} 7550d32f713Shappy-lx 7561f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle { 75746ba64e8Ssfencevma val load = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load 75846ba64e8Ssfencevma val sta = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store 759692e2fafSHuijin Li //val lsq = ValidIO(new Refill) // refill to load queue, wake up load misses 7609444e131Ssfencevma val tl_d_channel = Output(new DcacheToLduForwardIO) 761ad3ba452Szhanglinjuan val store = new DCacheToSbufferIO // for sbuffer 7626786cfb7SWilliam Wang val atomics = Flipped(new AtomicWordIO) // atomics reqs 76367682d05SWilliam Wang val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check 764683c1411Shappy-lx val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO)) 765683c1411Shappy-lx val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO) 7661f0e2dc7SJiawei Lin} 7671f0e2dc7SJiawei Lin 76860ebee38STang Haojinclass DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle { 76960ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 77060ebee38STang Haojin val robHeadMissInDCache = Output(Bool()) 77160ebee38STang Haojin val robHeadOtherReplay = Input(Bool()) 77260ebee38STang Haojin} 77360ebee38STang Haojin 7741f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle { 775f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 776f1d78cf7SLinJiawei val l2_pf_store_only = Input(Bool()) 7771f0e2dc7SJiawei Lin val lsu = new DCacheToLsuIO 778e19f7967SWilliam Wang val csr = new L1CacheToCsrIO 7790184a80eSYanqin Li val error = ValidIO(new L1CacheErrorInfo) 7801f0e2dc7SJiawei Lin val mshrFull = Output(Bool()) 7810d32f713Shappy-lx val memSetPattenDetected = Output(Bool()) 7820d32f713Shappy-lx val lqEmpty = Input(Bool()) 7830d32f713Shappy-lx val pf_ctrl = Output(new PrefetchControlBundle) 7842fdb4d6aShappy-lx val force_write = Input(Bool()) 7856005a7e2Shappy-lx val sms_agt_evict_req = DecoupledIO(new AGTEvictReq) 78660ebee38STang Haojin val debugTopDown = new DCacheTopDownIO 7877cf78eb2Shappy-lx val debugRolling = Flipped(new RobDebugRollingIO) 788ffd3154dSCharlieLiu val l2_hint = Input(Valid(new L2ToL1Hint())) 7891f0e2dc7SJiawei Lin} 7901f0e2dc7SJiawei Lin 79108b0bc30Shappy-lxprivate object ArbiterCtrl { 79208b0bc30Shappy-lx def apply(request: Seq[Bool]): Seq[Bool] = request.length match { 79308b0bc30Shappy-lx case 0 => Seq() 79408b0bc30Shappy-lx case 1 => Seq(true.B) 79508b0bc30Shappy-lx case _ => true.B +: request.tail.init.scanLeft(request.head)(_ || _).map(!_) 79608b0bc30Shappy-lx } 79708b0bc30Shappy-lx} 79808b0bc30Shappy-lx 79908b0bc30Shappy-lxclass TreeArbiter[T <: MissReqWoStoreData](val gen: T, val n: Int) extends Module{ 80008b0bc30Shappy-lx val io = IO(new ArbiterIO(gen, n)) 80108b0bc30Shappy-lx 80208b0bc30Shappy-lx def selectTree(in: Vec[Valid[T]], sIdx: UInt): Tuple2[UInt, T] = { 80308b0bc30Shappy-lx if (in.length == 1) { 80408b0bc30Shappy-lx (sIdx, in(0).bits) 80508b0bc30Shappy-lx } else if (in.length == 2) { 80608b0bc30Shappy-lx ( 80708b0bc30Shappy-lx Mux(in(0).valid, sIdx, sIdx + 1.U), 80808b0bc30Shappy-lx Mux(in(0).valid, in(0).bits, in(1).bits) 80908b0bc30Shappy-lx ) 81008b0bc30Shappy-lx } else { 81108b0bc30Shappy-lx val half = in.length / 2 81208b0bc30Shappy-lx val leftValid = in.slice(0, half).map(_.valid).reduce(_ || _) 81308b0bc30Shappy-lx val (leftIdx, leftSel) = selectTree(VecInit(in.slice(0, half)), sIdx) 81408b0bc30Shappy-lx val (rightIdx, rightSel) = selectTree(VecInit(in.slice(half, in.length)), sIdx + half.U) 81508b0bc30Shappy-lx ( 81608b0bc30Shappy-lx Mux(leftValid, leftIdx, rightIdx), 81708b0bc30Shappy-lx Mux(leftValid, leftSel, rightSel) 81808b0bc30Shappy-lx ) 81908b0bc30Shappy-lx } 82008b0bc30Shappy-lx } 82108b0bc30Shappy-lx val ins = Wire(Vec(n, Valid(gen))) 82208b0bc30Shappy-lx for (i <- 0 until n) { 82308b0bc30Shappy-lx ins(i).valid := io.in(i).valid 82408b0bc30Shappy-lx ins(i).bits := io.in(i).bits 82508b0bc30Shappy-lx } 82608b0bc30Shappy-lx val (idx, sel) = selectTree(ins, 0.U) 82708b0bc30Shappy-lx // NOTE: io.chosen is very slow, dont use it 82808b0bc30Shappy-lx io.chosen := idx 82908b0bc30Shappy-lx io.out.bits := sel 83008b0bc30Shappy-lx 83108b0bc30Shappy-lx val grant = ArbiterCtrl(io.in.map(_.valid)) 83208b0bc30Shappy-lx for ((in, g) <- io.in.zip(grant)) 83308b0bc30Shappy-lx in.ready := g && io.out.ready 83408b0bc30Shappy-lx io.out.valid := !grant.last || io.in.last.valid 83508b0bc30Shappy-lx} 83608b0bc30Shappy-lx 83708b0bc30Shappy-lxclass DCacheMEQueryIOBundle(implicit p: Parameters) extends DCacheBundle 83808b0bc30Shappy-lx{ 83908b0bc30Shappy-lx val req = ValidIO(new MissReqWoStoreData) 84008b0bc30Shappy-lx val primary_ready = Input(Bool()) 84108b0bc30Shappy-lx val secondary_ready = Input(Bool()) 84208b0bc30Shappy-lx val secondary_reject = Input(Bool()) 84308b0bc30Shappy-lx} 84408b0bc30Shappy-lx 84508b0bc30Shappy-lxclass DCacheMQQueryIOBundle(implicit p: Parameters) extends DCacheBundle 84608b0bc30Shappy-lx{ 84708b0bc30Shappy-lx val req = ValidIO(new MissReq) 84808b0bc30Shappy-lx val ready = Input(Bool()) 84908b0bc30Shappy-lx} 85008b0bc30Shappy-lx 85108b0bc30Shappy-lxclass MissReadyGen(val n: Int)(implicit p: Parameters) extends XSModule { 85208b0bc30Shappy-lx val io = IO(new Bundle { 85308b0bc30Shappy-lx val in = Vec(n, Flipped(DecoupledIO(new MissReq))) 85408b0bc30Shappy-lx val queryMQ = Vec(n, new DCacheMQQueryIOBundle) 85508b0bc30Shappy-lx }) 85608b0bc30Shappy-lx 85708b0bc30Shappy-lx val mqReadyVec = io.queryMQ.map(_.ready) 85808b0bc30Shappy-lx 85908b0bc30Shappy-lx io.queryMQ.zipWithIndex.foreach{ 86008b0bc30Shappy-lx case (q, idx) => { 86108b0bc30Shappy-lx q.req.valid := io.in(idx).valid 86208b0bc30Shappy-lx q.req.bits := io.in(idx).bits 86308b0bc30Shappy-lx } 86408b0bc30Shappy-lx } 86508b0bc30Shappy-lx io.in.zipWithIndex.map { 86608b0bc30Shappy-lx case (r, idx) => { 86708b0bc30Shappy-lx if (idx == 0) { 86808b0bc30Shappy-lx r.ready := mqReadyVec(idx) 86908b0bc30Shappy-lx } else { 87008b0bc30Shappy-lx r.ready := mqReadyVec(idx) && !Cat(io.in.slice(0, idx).map(_.valid)).orR 87108b0bc30Shappy-lx } 87208b0bc30Shappy-lx } 87308b0bc30Shappy-lx } 87408b0bc30Shappy-lx 87508b0bc30Shappy-lx} 87608b0bc30Shappy-lx 8771f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters { 87895e60e55STang Haojin override def shouldBeInlined: Boolean = false 8791f0e2dc7SJiawei Lin 880ffc9de54Swakafa val reqFields: Seq[BundleFieldBase] = Seq( 881ffc9de54Swakafa PrefetchField(), 882ffc9de54Swakafa ReqSourceField(), 883ffc9de54Swakafa VaddrField(VAddrBits - blockOffBits), 884d2945707SHuijin Li // IsKeywordField() 885ffc9de54Swakafa ) ++ cacheParams.aliasBitsOpt.map(AliasField) 886d2945707SHuijin Li val echoFields: Seq[BundleFieldBase] = Seq( 887d2945707SHuijin Li IsKeywordField() 888d2945707SHuijin Li ) 889ffc9de54Swakafa 8901f0e2dc7SJiawei Lin val clientParameters = TLMasterPortParameters.v1( 8911f0e2dc7SJiawei Lin Seq(TLMasterParameters.v1( 8921f0e2dc7SJiawei Lin name = "dcache", 893ad3ba452Szhanglinjuan sourceId = IdRange(0, nEntries + 1), 8941f0e2dc7SJiawei Lin supportsProbe = TransferSizes(cfg.blockBytes) 8951f0e2dc7SJiawei Lin )), 896ffc9de54Swakafa requestFields = reqFields, 897ffc9de54Swakafa echoFields = echoFields 8981f0e2dc7SJiawei Lin ) 8991f0e2dc7SJiawei Lin 9001f0e2dc7SJiawei Lin val clientNode = TLClientNode(Seq(clientParameters)) 9011f0e2dc7SJiawei Lin 9021f0e2dc7SJiawei Lin lazy val module = new DCacheImp(this) 9031f0e2dc7SJiawei Lin} 9041f0e2dc7SJiawei Lin 9051f0e2dc7SJiawei Lin 9060d32f713Shappy-lxclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter { 9071f0e2dc7SJiawei Lin 9081f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 9091f0e2dc7SJiawei Lin 9101f0e2dc7SJiawei Lin val (bus, edge) = outer.clientNode.out.head 9111f0e2dc7SJiawei Lin require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match") 9121f0e2dc7SJiawei Lin 9131f0e2dc7SJiawei Lin println("DCache:") 9141f0e2dc7SJiawei Lin println(" DCacheSets: " + DCacheSets) 9153eeae490SMaxpicca-Li println(" DCacheSetDiv: " + DCacheSetDiv) 9161f0e2dc7SJiawei Lin println(" DCacheWays: " + DCacheWays) 9171f0e2dc7SJiawei Lin println(" DCacheBanks: " + DCacheBanks) 9181f0e2dc7SJiawei Lin println(" DCacheSRAMRowBits: " + DCacheSRAMRowBits) 9191f0e2dc7SJiawei Lin println(" DCacheWordOffset: " + DCacheWordOffset) 9201f0e2dc7SJiawei Lin println(" DCacheBankOffset: " + DCacheBankOffset) 9211f0e2dc7SJiawei Lin println(" DCacheSetOffset: " + DCacheSetOffset) 9221f0e2dc7SJiawei Lin println(" DCacheTagOffset: " + DCacheTagOffset) 9231f0e2dc7SJiawei Lin println(" DCacheAboveIndexOffset: " + DCacheAboveIndexOffset) 9240d32f713Shappy-lx println(" DcacheMaxPrefetchEntry: " + MaxPrefetchEntry) 92504665835SMaxpicca-Li println(" WPUEnable: " + dwpuParam.enWPU) 92604665835SMaxpicca-Li println(" WPUEnableCfPred: " + dwpuParam.enCfPred) 92704665835SMaxpicca-Li println(" WPUAlgorithm: " + dwpuParam.algoName) 928e3ed843cShappy-lx println(" HasCMO: " + HasCMO) 9291f0e2dc7SJiawei Lin 9300d32f713Shappy-lx // Enable L1 Store prefetch 9310d32f713Shappy-lx val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB 93246ba64e8Ssfencevma val MetaReadPort = 93346ba64e8Ssfencevma if (StorePrefetchL1Enabled) 93446ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 93546ba64e8Ssfencevma else 93646ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 93746ba64e8Ssfencevma val TagReadPort = 93846ba64e8Ssfencevma if (StorePrefetchL1Enabled) 93946ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 94046ba64e8Ssfencevma else 94146ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 9420d32f713Shappy-lx 9430d32f713Shappy-lx // Enable L1 Load prefetch 9440d32f713Shappy-lx val LoadPrefetchL1Enabled = true 9450d32f713Shappy-lx val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 9460d32f713Shappy-lx val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 9470d32f713Shappy-lx 9481f0e2dc7SJiawei Lin //---------------------------------------- 9491f0e2dc7SJiawei Lin // core data structures 95004665835SMaxpicca-Li val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray) 951ffd3154dSCharlieLiu val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 1)) 952ffd3154dSCharlieLiu val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 1)) 953ffd3154dSCharlieLiu val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 1 + LoadPipelineWidth)) // prefetch flag array 954ffd3154dSCharlieLiu val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 1)) 9550d32f713Shappy-lx val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort)) 9560d32f713Shappy-lx val prefetcherMonitor = Module(new PrefetcherMonitor) 9570d32f713Shappy-lx val fdpMonitor = Module(new FDPrefetcherMonitor) 9580d32f713Shappy-lx val bloomFilter = Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true)) 9590d32f713Shappy-lx val counterFilter = Module(new CounterFilter) 9601f0e2dc7SJiawei Lin bankedDataArray.dump() 9611f0e2dc7SJiawei Lin 9621f0e2dc7SJiawei Lin //---------------------------------------- 96308b0bc30Shappy-lx // miss queue 96408b0bc30Shappy-lx // missReqArb port: 96508b0bc30Shappy-lx // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 1 + 96608b0bc30Shappy-lx // hybrid * 1; disable: main pipe * 1 + load pipe * 2 + hybrid * 1 96708b0bc30Shappy-lx // higher priority is given to lower indices 96808b0bc30Shappy-lx val MissReqPortCount = if(StorePrefetchL1Enabled) 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt else 1 + backendParams.LduCnt + backendParams.HyuCnt 96908b0bc30Shappy-lx val MainPipeMissReqPort = 0 97008b0bc30Shappy-lx val HybridMissReqBase = MissReqPortCount - backendParams.HyuCnt 97108b0bc30Shappy-lx 97208b0bc30Shappy-lx //---------------------------------------- 9731f0e2dc7SJiawei Lin // core modules 97446ba64e8Ssfencevma val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))}) 97546ba64e8Ssfencevma val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))}) 9761f0e2dc7SJiawei Lin val mainPipe = Module(new MainPipe) 977ffd3154dSCharlieLiu // val refillPipe = Module(new RefillPipe) 97808b0bc30Shappy-lx val missQueue = Module(new MissQueue(edge, MissReqPortCount)) 9791f0e2dc7SJiawei Lin val probeQueue = Module(new ProbeQueue(edge)) 9801f0e2dc7SJiawei Lin val wb = Module(new WritebackQueue(edge)) 9811f0e2dc7SJiawei Lin 9820d32f713Shappy-lx missQueue.io.lqEmpty := io.lqEmpty 9835668a921SJiawei Lin missQueue.io.hartId := io.hartId 984f1d78cf7SLinJiawei missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B) 98560ebee38STang Haojin missQueue.io.debugTopDown <> io.debugTopDown 986ffd3154dSCharlieLiu missQueue.io.l2_hint <> RegNext(io.l2_hint) 987ffd3154dSCharlieLiu missQueue.io.mainpipe_info := mainPipe.io.mainpipe_info 988ffd3154dSCharlieLiu mainPipe.io.refill_info := missQueue.io.refill_info 9897ecd6591SCharlie Liu mainPipe.io.replace_block := missQueue.io.replace_block 990ffd3154dSCharlieLiu mainPipe.io.sms_agt_evict_req <> io.sms_agt_evict_req 9910d32f713Shappy-lx io.memSetPattenDetected := missQueue.io.memSetPattenDetected 9925668a921SJiawei Lin 9939ef181f4SWilliam Wang val errors = ldu.map(_.io.error) ++ // load error 9949ef181f4SWilliam Wang Seq(mainPipe.io.error) // store / misc error 9950184a80eSYanqin Li val error_valid = errors.map(e => e.valid).reduce(_|_) 9960184a80eSYanqin Li io.error.bits <> RegEnable( 9970184a80eSYanqin Li Mux1H(errors.map(e => RegNext(e.valid) -> RegEnable(e.bits, e.valid))), 9980184a80eSYanqin Li RegNext(error_valid)) 9990184a80eSYanqin Li io.error.valid := RegNext(RegNext(error_valid, init = false.B), init = false.B) 1000dd95524eSzhanglinjuan 10011f0e2dc7SJiawei Lin //---------------------------------------- 10021f0e2dc7SJiawei Lin // meta array 100346ba64e8Ssfencevma val HybridLoadReadBase = LoadPipelineWidth - backendParams.HyuCnt 100446ba64e8Ssfencevma val HybridStoreReadBase = StorePipelineWidth - backendParams.HyuCnt 100546ba64e8Ssfencevma 100646ba64e8Ssfencevma val hybrid_meta_read_ports = Wire(Vec(backendParams.HyuCnt, DecoupledIO(new MetaReadReq))) 100746ba64e8Ssfencevma val hybrid_meta_resp_ports = Wire(Vec(backendParams.HyuCnt, ldu(0).io.meta_resp.cloneType)) 100846ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 100946ba64e8Ssfencevma val HybridLoadMetaReadPort = HybridLoadReadBase + i 101046ba64e8Ssfencevma val HybridStoreMetaReadPort = HybridStoreReadBase + i 101146ba64e8Ssfencevma 101246ba64e8Ssfencevma hybrid_meta_read_ports(i).valid := ldu(HybridLoadMetaReadPort).io.meta_read.valid || 101346ba64e8Ssfencevma (stu(HybridStoreMetaReadPort).io.meta_read.valid && StorePrefetchL1Enabled.B) 101446ba64e8Ssfencevma hybrid_meta_read_ports(i).bits := Mux(ldu(HybridLoadMetaReadPort).io.meta_read.valid, ldu(HybridLoadMetaReadPort).io.meta_read.bits, 101546ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.bits) 101646ba64e8Ssfencevma 101746ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready 101846ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready && StorePrefetchL1Enabled.B 101946ba64e8Ssfencevma 102046ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 102146ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 102246ba64e8Ssfencevma } 10233af6aa6eSWilliam Wang 10243af6aa6eSWilliam Wang // read / write coh meta 102546ba64e8Ssfencevma val meta_read_ports = ldu.map(_.io.meta_read).take(HybridLoadReadBase) ++ 10260d32f713Shappy-lx Seq(mainPipe.io.meta_read) ++ 102746ba64e8Ssfencevma stu.map(_.io.meta_read).take(HybridStoreReadBase) ++ hybrid_meta_read_ports 10280d32f713Shappy-lx 102946ba64e8Ssfencevma val meta_resp_ports = ldu.map(_.io.meta_resp).take(HybridLoadReadBase) ++ 10300d32f713Shappy-lx Seq(mainPipe.io.meta_resp) ++ 103146ba64e8Ssfencevma stu.map(_.io.meta_resp).take(HybridStoreReadBase) ++ hybrid_meta_resp_ports 10320d32f713Shappy-lx 1033ad3ba452Szhanglinjuan val meta_write_ports = Seq( 1034ffd3154dSCharlieLiu mainPipe.io.meta_write 1035ffd3154dSCharlieLiu // refillPipe.io.meta_write 1036ad3ba452Szhanglinjuan ) 10370d32f713Shappy-lx if(StorePrefetchL1Enabled) { 1038ad3ba452Szhanglinjuan meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p } 1039ad3ba452Szhanglinjuan meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r } 10400d32f713Shappy-lx } else { 104146ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 104246ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.read).foreach { case (p, r) => r <> p } 104346ba64e8Ssfencevma (meta_resp_ports.take(HybridLoadReadBase + 1) ++ 104446ba64e8Ssfencevma meta_resp_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.resp).foreach { case (p, r) => p := r } 10450d32f713Shappy-lx 104646ba64e8Ssfencevma meta_read_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p.ready := false.B } 104746ba64e8Ssfencevma meta_resp_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p := 0.U.asTypeOf(p) } 10480d32f713Shappy-lx } 1049ad3ba452Szhanglinjuan meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p } 10501f0e2dc7SJiawei Lin 10510d32f713Shappy-lx // read extra meta (exclude stu) 105246ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 105346ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(errorArray.io.read).foreach { case (p, r) => r <> p } 105446ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 105546ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p } 105646ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 105746ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(accessArray.io.read).foreach { case (p, r) => r <> p } 10585d9979bdSsfencevma val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp).take(HybridLoadReadBase) ++ 10595d9979bdSsfencevma Seq(mainPipe.io.extra_meta_resp) ++ 10605d9979bdSsfencevma ldu.map(_.io.extra_meta_resp).takeRight(backendParams.HyuCnt) 10613af6aa6eSWilliam Wang extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => { 10623af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).error := r(i) }) 10633af6aa6eSWilliam Wang }} 10643af6aa6eSWilliam Wang extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => { 10653af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).prefetch := r(i) }) 10663af6aa6eSWilliam Wang }} 10673af6aa6eSWilliam Wang extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => { 10683af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).access := r(i) }) 10693af6aa6eSWilliam Wang }} 10703af6aa6eSWilliam Wang 10710d32f713Shappy-lx if(LoadPrefetchL1Enabled) { 10720d32f713Shappy-lx // use last port to read prefetch and access flag 1073ffd3154dSCharlieLiu// prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 1074ffd3154dSCharlieLiu// prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 1075ffd3154dSCharlieLiu// prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 1076ffd3154dSCharlieLiu// 1077ffd3154dSCharlieLiu// accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 1078ffd3154dSCharlieLiu// accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 1079ffd3154dSCharlieLiu// accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 1080ffd3154dSCharlieLiu prefetchArray.io.read.last.valid := mainPipe.io.prefetch_flag_write.valid 1081ffd3154dSCharlieLiu prefetchArray.io.read.last.bits.idx := mainPipe.io.prefetch_flag_write.bits.idx 1082ffd3154dSCharlieLiu prefetchArray.io.read.last.bits.way_en := mainPipe.io.prefetch_flag_write.bits.way_en 10830d32f713Shappy-lx 1084ffd3154dSCharlieLiu accessArray.io.read.last.valid := mainPipe.io.prefetch_flag_write.valid 1085ffd3154dSCharlieLiu accessArray.io.read.last.bits.idx := mainPipe.io.prefetch_flag_write.bits.idx 1086ffd3154dSCharlieLiu accessArray.io.read.last.bits.way_en := mainPipe.io.prefetch_flag_write.bits.way_en 10870d32f713Shappy-lx 1088ffd3154dSCharlieLiu val extra_flag_valid = RegNext(mainPipe.io.prefetch_flag_write.valid) 1089ffd3154dSCharlieLiu val extra_flag_way_en = RegEnable(mainPipe.io.prefetch_flag_write.bits.way_en, mainPipe.io.prefetch_flag_write.valid) 10900d32f713Shappy-lx val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last) 10910d32f713Shappy-lx val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last) 10920d32f713Shappy-lx 10936070f1e9Shappy-lx prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isPrefetchRelated(extra_flag_prefetch) && extra_flag_access 10946070f1e9Shappy-lx prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isPrefetchRelated(extra_flag_prefetch) && !extra_flag_access 10950d32f713Shappy-lx } 10960d32f713Shappy-lx 10973af6aa6eSWilliam Wang // write extra meta 10983af6aa6eSWilliam Wang val error_flag_write_ports = Seq( 1099ffd3154dSCharlieLiu mainPipe.io.error_flag_write // error flag generated by corrupted store 1100ffd3154dSCharlieLiu // refillPipe.io.error_flag_write // corrupted signal from l2 11013af6aa6eSWilliam Wang ) 1102026615fcSWilliam Wang error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p } 1103026615fcSWilliam Wang 11040d32f713Shappy-lx val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq( 1105ffd3154dSCharlieLiu mainPipe.io.prefetch_flag_write // set prefetch_flag to false if coh is set to Nothing 1106ffd3154dSCharlieLiu // refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag 11073af6aa6eSWilliam Wang ) 11083af6aa6eSWilliam Wang prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p } 11093af6aa6eSWilliam Wang 111046ba64e8Ssfencevma // FIXME: add hybrid unit? 11110d32f713Shappy-lx val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en) 11120d32f713Shappy-lx XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag) 11130d32f713Shappy-lx 11143af6aa6eSWilliam Wang val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq( 1115ffd3154dSCharlieLiu mainPipe.io.access_flag_write 1116ffd3154dSCharlieLiu // refillPipe.io.access_flag_write 11173af6aa6eSWilliam Wang ) 11183af6aa6eSWilliam Wang access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p } 11193af6aa6eSWilliam Wang 1120ad3ba452Szhanglinjuan //---------------------------------------- 1121ad3ba452Szhanglinjuan // tag array 11220d32f713Shappy-lx if(StorePrefetchL1Enabled) { 112346ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + StorePipelineWidth - backendParams.HyuCnt + 1)) 11240d32f713Shappy-lx }else { 112546ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + 1)) 11260d32f713Shappy-lx } 1127ffd3154dSCharlieLiu // val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend 1128ffd3154dSCharlieLiu val tag_write_intend = mainPipe.io.tag_write_intend 112909ae47d2SWilliam Wang assert(!RegNext(!tag_write_intend && tagArray.io.write.valid)) 113046ba64e8Ssfencevma ldu.take(HybridLoadReadBase).zipWithIndex.foreach { 1131ad3ba452Szhanglinjuan case (ld, i) => 1132ad3ba452Szhanglinjuan tagArray.io.read(i) <> ld.io.tag_read 1133ad3ba452Szhanglinjuan ld.io.tag_resp := tagArray.io.resp(i) 113409ae47d2SWilliam Wang ld.io.tag_read.ready := !tag_write_intend 11351f0e2dc7SJiawei Lin } 11360d32f713Shappy-lx if(StorePrefetchL1Enabled) { 113746ba64e8Ssfencevma stu.take(HybridStoreReadBase).zipWithIndex.foreach { 11380d32f713Shappy-lx case (st, i) => 113946ba64e8Ssfencevma tagArray.io.read(HybridLoadReadBase + i) <> st.io.tag_read 114046ba64e8Ssfencevma st.io.tag_resp := tagArray.io.resp(HybridLoadReadBase + i) 11410d32f713Shappy-lx st.io.tag_read.ready := !tag_write_intend 11420d32f713Shappy-lx } 11430d32f713Shappy-lx }else { 11440d32f713Shappy-lx stu.foreach { 11450d32f713Shappy-lx case st => 11460d32f713Shappy-lx st.io.tag_read.ready := false.B 11470d32f713Shappy-lx st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp) 11480d32f713Shappy-lx } 11490d32f713Shappy-lx } 115046ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 115146ba64e8Ssfencevma val HybridLoadTagReadPort = HybridLoadReadBase + i 115246ba64e8Ssfencevma val HybridStoreTagReadPort = HybridStoreReadBase + i 115346ba64e8Ssfencevma val TagReadPort = 115446ba64e8Ssfencevma if (EnableStorePrefetchSPB) 115546ba64e8Ssfencevma HybridLoadReadBase + HybridStoreReadBase + i 115646ba64e8Ssfencevma else 115746ba64e8Ssfencevma HybridLoadReadBase + i 115846ba64e8Ssfencevma 115946ba64e8Ssfencevma // read tag 116046ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := false.B 116146ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := false.B 116246ba64e8Ssfencevma 116346ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 116446ba64e8Ssfencevma when (ldu(HybridLoadTagReadPort).io.tag_read.valid) { 116546ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 116646ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 116746ba64e8Ssfencevma } .otherwise { 116846ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> stu(HybridStoreTagReadPort).io.tag_read 116946ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := !tag_write_intend 117046ba64e8Ssfencevma } 117146ba64e8Ssfencevma } else { 117246ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 117346ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 117446ba64e8Ssfencevma } 117546ba64e8Ssfencevma 117646ba64e8Ssfencevma // tag resp 117746ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 117846ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 117946ba64e8Ssfencevma } 1180ad3ba452Szhanglinjuan tagArray.io.read.last <> mainPipe.io.tag_read 1181ad3ba452Szhanglinjuan mainPipe.io.tag_resp := tagArray.io.resp.last 1182ad3ba452Szhanglinjuan 118309ae47d2SWilliam Wang val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid)) 118409ae47d2SWilliam Wang XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle) 118509ae47d2SWilliam Wang 1186ffd3154dSCharlieLiu val tag_write_arb = Module(new Arbiter(new TagWriteReq, 1)) 1187ffd3154dSCharlieLiu // tag_write_arb.io.in(0) <> refillPipe.io.tag_write 1188ffd3154dSCharlieLiu tag_write_arb.io.in(0) <> mainPipe.io.tag_write 1189ad3ba452Szhanglinjuan tagArray.io.write <> tag_write_arb.io.out 11901f0e2dc7SJiawei Lin 119104665835SMaxpicca-Li ldu.map(m => { 119204665835SMaxpicca-Li m.io.vtag_update.valid := tagArray.io.write.valid 119304665835SMaxpicca-Li m.io.vtag_update.bits := tagArray.io.write.bits 119404665835SMaxpicca-Li }) 119504665835SMaxpicca-Li 11961f0e2dc7SJiawei Lin //---------------------------------------- 11971f0e2dc7SJiawei Lin // data array 1198d2b20d1aSTang Haojin mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid) 11991f0e2dc7SJiawei Lin 1200ffd3154dSCharlieLiu val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 1)) 1201ffd3154dSCharlieLiu // dataWriteArb.io.in(0) <> refillPipe.io.data_write 1202ffd3154dSCharlieLiu dataWriteArb.io.in(0) <> mainPipe.io.data_write 1203ad3ba452Szhanglinjuan 1204ad3ba452Szhanglinjuan bankedDataArray.io.write <> dataWriteArb.io.out 12051f0e2dc7SJiawei Lin 12066c7e5e86Szhanglinjuan for (bank <- 0 until DCacheBanks) { 1207ffd3154dSCharlieLiu val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 1)) 1208ffd3154dSCharlieLiu // dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid 1209ffd3154dSCharlieLiu // dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits 1210ffd3154dSCharlieLiu dataWriteArb_dup.io.in(0).valid := mainPipe.io.data_write_dup(bank).valid 1211ffd3154dSCharlieLiu dataWriteArb_dup.io.in(0).bits := mainPipe.io.data_write_dup(bank).bits 12126c7e5e86Szhanglinjuan 12136c7e5e86Szhanglinjuan bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out 12146c7e5e86Szhanglinjuan } 12156c7e5e86Szhanglinjuan 1216d2b20d1aSTang Haojin bankedDataArray.io.readline <> mainPipe.io.data_readline 12177a5caa97Szhanglinjuan bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend 12186786cfb7SWilliam Wang mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed 1219144422dcSMaxpicca-Li mainPipe.io.data_resp := bankedDataArray.io.readline_resp 12201f0e2dc7SJiawei Lin 12219ef181f4SWilliam Wang (0 until LoadPipelineWidth).map(i => { 12229ef181f4SWilliam Wang bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read 1223cdbff57cSHaoyuan Feng bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req 12246786cfb7SWilliam Wang bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed 12259ef181f4SWilliam Wang 1226d4564868Sweiding liu ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp(i) 1227144422dcSMaxpicca-Li 12289ef181f4SWilliam Wang ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i) 12299ef181f4SWilliam Wang }) 1230d2945707SHuijin Li val isKeyword = bus.d.bits.echo.lift(IsKeywordKey).getOrElse(false.B) 1231774f100aSWilliam Wang (0 until LoadPipelineWidth).map(i => { 1232683c1411Shappy-lx val (_, _, done, _) = edge.count(bus.d) 1233683c1411Shappy-lx when(bus.d.bits.opcode === TLMessages.GrantData) { 1234d2945707SHuijin Li io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, isKeyword ^ done) 1235d2945707SHuijin Li // io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source,done) 1236683c1411Shappy-lx }.otherwise { 1237683c1411Shappy-lx io.lsu.forward_D(i).dontCare() 1238683c1411Shappy-lx } 1239683c1411Shappy-lx }) 12409444e131Ssfencevma // tl D channel wakeup 12419444e131Ssfencevma val (_, _, done, _) = edge.count(bus.d) 12429444e131Ssfencevma when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) { 12439444e131Ssfencevma io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 12449444e131Ssfencevma } .otherwise { 12459444e131Ssfencevma io.lsu.tl_d_channel.dontCare() 12469444e131Ssfencevma } 12472fdb4d6aShappy-lx mainPipe.io.force_write <> io.force_write 1248683c1411Shappy-lx 124904665835SMaxpicca-Li /** dwpu */ 12504a0e27ecSYanqin Li if (dwpuParam.enWPU) { 125104665835SMaxpicca-Li val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth)) 125204665835SMaxpicca-Li for(i <- 0 until LoadPipelineWidth){ 125304665835SMaxpicca-Li dwpu.io.req(i) <> ldu(i).io.dwpu.req(0) 125404665835SMaxpicca-Li dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0) 125504665835SMaxpicca-Li dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0) 125604665835SMaxpicca-Li dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0) 125704665835SMaxpicca-Li } 125804665835SMaxpicca-Li dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid 125904665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr 126004665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en 12614a0e27ecSYanqin Li } else { 12624a0e27ecSYanqin Li for(i <- 0 until LoadPipelineWidth){ 12634a0e27ecSYanqin Li ldu(i).io.dwpu.req(0).ready := true.B 12644a0e27ecSYanqin Li ldu(i).io.dwpu.resp(0).valid := false.B 12654a0e27ecSYanqin Li ldu(i).io.dwpu.resp(0).bits := DontCare 12664a0e27ecSYanqin Li } 12674a0e27ecSYanqin Li } 126804665835SMaxpicca-Li 12691f0e2dc7SJiawei Lin //---------------------------------------- 12701f0e2dc7SJiawei Lin // load pipe 12711f0e2dc7SJiawei Lin // the s1 kill signal 12721f0e2dc7SJiawei Lin // only lsu uses this, replay never kills 12731f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { 12741f0e2dc7SJiawei Lin ldu(w).io.lsu <> io.lsu.load(w) 12751f0e2dc7SJiawei Lin 1276cdbff57cSHaoyuan Feng // TODO:when have load128Req 127700e6f2e2Sweiding liu ldu(w).io.load128Req := io.lsu.load(w).is128Req 1278cdbff57cSHaoyuan Feng 12791f0e2dc7SJiawei Lin // replay and nack not needed anymore 12801f0e2dc7SJiawei Lin // TODO: remove replay and nack 12811f0e2dc7SJiawei Lin ldu(w).io.nack := false.B 12821f0e2dc7SJiawei Lin 12831f0e2dc7SJiawei Lin ldu(w).io.disable_ld_fast_wakeup := 12847a5caa97Szhanglinjuan bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict 12851f0e2dc7SJiawei Lin } 12861f0e2dc7SJiawei Lin 12870d32f713Shappy-lx prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) 12880d32f713Shappy-lx prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _) 12890d32f713Shappy-lx prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch 12900d32f713Shappy-lx prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit)) 12910d32f713Shappy-lx io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl 12920d32f713Shappy-lx XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))) 12930d32f713Shappy-lx XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)) 12940d32f713Shappy-lx XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _)) 12950d32f713Shappy-lx XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _)) 12960d32f713Shappy-lx 1297da3bf434SMaxpicca-Li /** LoadMissDB: record load miss state */ 1298c686adcdSYinan Xu val hartId = p(XSCoreParamsKey).HartId 1299c686adcdSYinan Xu val isWriteLoadMissTable = Constantin.createRecord(s"isWriteLoadMissTable$hartId") 1300c686adcdSYinan Xu val isFirstHitWrite = Constantin.createRecord(s"isFirstHitWrite$hartId") 1301c686adcdSYinan Xu val tableName = s"LoadMissDB$hartId" 1302c686adcdSYinan Xu val siteName = s"DcacheWrapper$hartId" 1303da3bf434SMaxpicca-Li val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry) 1304da3bf434SMaxpicca-Li for( i <- 0 until LoadPipelineWidth){ 1305da3bf434SMaxpicca-Li val loadMissEntry = Wire(new LoadMissEntry) 1306da3bf434SMaxpicca-Li val loadMissWriteEn = 1307da3bf434SMaxpicca-Li (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) || 1308da3bf434SMaxpicca-Li (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR) 1309da3bf434SMaxpicca-Li loadMissEntry.timeCnt := GTimer() 1310da3bf434SMaxpicca-Li loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 1311da3bf434SMaxpicca-Li loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr 1312da3bf434SMaxpicca-Li loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 1313da3bf434SMaxpicca-Li loadMissEntry.missState := OHToUInt(Cat(Seq( 1314da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 1315da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 1316da3bf434SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 1317da3bf434SMaxpicca-Li ))) 1318da3bf434SMaxpicca-Li loadMissTable.log( 1319da3bf434SMaxpicca-Li data = loadMissEntry, 1320da3bf434SMaxpicca-Li en = isWriteLoadMissTable.orR && loadMissWriteEn, 1321da3bf434SMaxpicca-Li site = siteName, 1322da3bf434SMaxpicca-Li clock = clock, 1323da3bf434SMaxpicca-Li reset = reset 1324da3bf434SMaxpicca-Li ) 1325da3bf434SMaxpicca-Li } 1326da3bf434SMaxpicca-Li 1327c686adcdSYinan Xu val isWriteLoadAccessTable = Constantin.createRecord(s"isWriteLoadAccessTable$hartId") 1328c686adcdSYinan Xu val loadAccessTable = ChiselDB.createTable(s"LoadAccessDB$hartId", new LoadAccessEntry) 132904665835SMaxpicca-Li for (i <- 0 until LoadPipelineWidth) { 133004665835SMaxpicca-Li val loadAccessEntry = Wire(new LoadAccessEntry) 133104665835SMaxpicca-Li loadAccessEntry.timeCnt := GTimer() 133204665835SMaxpicca-Li loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 133304665835SMaxpicca-Li loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr 133404665835SMaxpicca-Li loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 133504665835SMaxpicca-Li loadAccessEntry.missState := OHToUInt(Cat(Seq( 133604665835SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 133704665835SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 133804665835SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 133904665835SMaxpicca-Li ))) 134004665835SMaxpicca-Li loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num 134104665835SMaxpicca-Li loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num 134204665835SMaxpicca-Li loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num 134304665835SMaxpicca-Li loadAccessTable.log( 134404665835SMaxpicca-Li data = loadAccessEntry, 134504665835SMaxpicca-Li en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid, 134604665835SMaxpicca-Li site = siteName + "_loadpipe" + i.toString, 134704665835SMaxpicca-Li clock = clock, 134804665835SMaxpicca-Li reset = reset 134904665835SMaxpicca-Li ) 135004665835SMaxpicca-Li } 135104665835SMaxpicca-Li 13521f0e2dc7SJiawei Lin //---------------------------------------- 13530d32f713Shappy-lx // Sta pipe 135446ba64e8Ssfencevma for (w <- 0 until StorePipelineWidth) { 13550d32f713Shappy-lx stu(w).io.lsu <> io.lsu.sta(w) 13560d32f713Shappy-lx } 13570d32f713Shappy-lx 13580d32f713Shappy-lx //---------------------------------------- 13591f0e2dc7SJiawei Lin // atomics 13601f0e2dc7SJiawei Lin // atomics not finished yet 13615adc4829SYanqin Li val atomic_resp_valid = mainPipe.io.atomic_resp.valid && mainPipe.io.atomic_resp.bits.isAMO 13625adc4829SYanqin Li io.lsu.atomics.resp.valid := RegNext(atomic_resp_valid) 13635adc4829SYanqin Li io.lsu.atomics.resp.bits := RegEnable(mainPipe.io.atomic_resp.bits, atomic_resp_valid) 136462cb71fbShappy-lx io.lsu.atomics.block_lr := mainPipe.io.block_lr 136562cb71fbShappy-lx // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp) 136662cb71fbShappy-lx // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr 13671f0e2dc7SJiawei Lin 13681f0e2dc7SJiawei Lin // Request 136908b0bc30Shappy-lx val missReqArb = Module(new TreeArbiter(new MissReq, MissReqPortCount)) 137008b0bc30Shappy-lx // seperately generating miss queue enq ready for better timeing 137108b0bc30Shappy-lx val missReadyGen = Module(new MissReadyGen(MissReqPortCount)) 13721f0e2dc7SJiawei Lin 1373a98b054bSWilliam Wang missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 137408b0bc30Shappy-lx missReadyGen.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 137508b0bc30Shappy-lx for (w <- 0 until backendParams.LduCnt) { 137608b0bc30Shappy-lx missReqArb.io.in(w + 1) <> ldu(w).io.miss_req 137708b0bc30Shappy-lx missReadyGen.io.in(w + 1) <> ldu(w).io.miss_req 137808b0bc30Shappy-lx } 13791f0e2dc7SJiawei Lin 1380fa9ac9b6SWilliam Wang for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp } 1381fa9ac9b6SWilliam Wang mainPipe.io.miss_resp := missQueue.io.resp 1382683c1411Shappy-lx 13830d32f713Shappy-lx if(StorePrefetchL1Enabled) { 138408b0bc30Shappy-lx for (w <- 0 until backendParams.StaCnt) { 138508b0bc30Shappy-lx missReqArb.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req 138608b0bc30Shappy-lx missReadyGen.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req 138708b0bc30Shappy-lx } 13880d32f713Shappy-lx }else { 1389d7739d95Ssfencevma for (w <- 0 until backendParams.StaCnt) { stu(w).io.miss_req.ready := false.B } 13900d32f713Shappy-lx } 13910d32f713Shappy-lx 139246ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 139346ba64e8Ssfencevma val HybridLoadReqPort = HybridLoadReadBase + i 139446ba64e8Ssfencevma val HybridStoreReqPort = HybridStoreReadBase + i 139546ba64e8Ssfencevma val HybridMissReqPort = HybridMissReqBase + i 139646ba64e8Ssfencevma 139746ba64e8Ssfencevma ldu(HybridLoadReqPort).io.miss_req.ready := false.B 139846ba64e8Ssfencevma stu(HybridStoreReqPort).io.miss_req.ready := false.B 139946ba64e8Ssfencevma 140046ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 140146ba64e8Ssfencevma when (ldu(HybridLoadReqPort).io.miss_req.valid) { 140246ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 140308b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 140446ba64e8Ssfencevma } .otherwise { 140546ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req 140608b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req 140746ba64e8Ssfencevma } 140846ba64e8Ssfencevma } else { 140946ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 141008b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 141146ba64e8Ssfencevma } 141246ba64e8Ssfencevma } 141346ba64e8Ssfencevma 141408b0bc30Shappy-lx for(w <- 0 until LoadPipelineWidth) { 141508b0bc30Shappy-lx wb.io.miss_req_conflict_check(w) := ldu(w).io.wbq_conflict_check 141608b0bc30Shappy-lx ldu(w).io.wbq_block_miss_req := wb.io.block_miss_req(w) 141708b0bc30Shappy-lx } 141846ba64e8Ssfencevma 141908b0bc30Shappy-lx wb.io.miss_req_conflict_check(3) := mainPipe.io.wbq_conflict_check 142008b0bc30Shappy-lx mainPipe.io.wbq_block_miss_req := wb.io.block_miss_req(3) 14211f0e2dc7SJiawei Lin 142208b0bc30Shappy-lx wb.io.miss_req_conflict_check(4).valid := missReqArb.io.out.valid 142308b0bc30Shappy-lx wb.io.miss_req_conflict_check(4).bits := missReqArb.io.out.bits.addr 142408b0bc30Shappy-lx missQueue.io.wbq_block_miss_req := wb.io.block_miss_req(4) 142508b0bc30Shappy-lx 1426a98b054bSWilliam Wang missReqArb.io.out <> missQueue.io.req 142708b0bc30Shappy-lx missReadyGen.io.queryMQ <> missQueue.io.queryMQ 14281f0e2dc7SJiawei Lin 1429e50f3145Ssfencevma for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel } 1430e50f3145Ssfencevma 14316008d57dShappy-lx XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U) 14326008d57dShappy-lx XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U) 14336b5c3d02Shappy-lx 14346b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U) 14356b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U) 14366b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U) 14376008d57dShappy-lx 1438683c1411Shappy-lx // forward missqueue 1439683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i))) 1440683c1411Shappy-lx 14411f0e2dc7SJiawei Lin // refill to load queue 1442692e2fafSHuijin Li // io.lsu.lsq <> missQueue.io.refill_to_ldq 14431f0e2dc7SJiawei Lin 14441f0e2dc7SJiawei Lin // tilelink stuff 14451f0e2dc7SJiawei Lin bus.a <> missQueue.io.mem_acquire 14461f0e2dc7SJiawei Lin bus.e <> missQueue.io.mem_finish 1447ad3ba452Szhanglinjuan missQueue.io.probe_addr := bus.b.bits.address 14487ecd6591SCharlie Liu missQueue.io.replace_addr := mainPipe.io.replace_addr 1449ad3ba452Szhanglinjuan 14505adc4829SYanqin Li missQueue.io.main_pipe_resp.valid := RegNext(mainPipe.io.atomic_resp.valid) 14515adc4829SYanqin Li missQueue.io.main_pipe_resp.bits := RegEnable(mainPipe.io.atomic_resp.bits, mainPipe.io.atomic_resp.valid) 14521f0e2dc7SJiawei Lin 14531f0e2dc7SJiawei Lin //---------------------------------------- 14541f0e2dc7SJiawei Lin // probe 14551f0e2dc7SJiawei Lin // probeQueue.io.mem_probe <> bus.b 14561f0e2dc7SJiawei Lin block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block) 1457ad3ba452Szhanglinjuan probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block 1458300ded30SWilliam Wang probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set 14591f0e2dc7SJiawei Lin 1460ffd3154dSCharlieLiu val refill_req = RegNext(missQueue.io.main_pipe_req.valid && ((missQueue.io.main_pipe_req.bits.isLoad) | (missQueue.io.main_pipe_req.bits.isStore))) 14611f0e2dc7SJiawei Lin //---------------------------------------- 14621f0e2dc7SJiawei Lin // mainPipe 1463ad3ba452Szhanglinjuan // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe, 1464ad3ba452Szhanglinjuan // block the req in main pipe 1465be007c1eSCharlieLiu probeQueue.io.pipe_req <> mainPipe.io.probe_req 1466be007c1eSCharlieLiu io.lsu.store.req <> mainPipe.io.store_req 14671f0e2dc7SJiawei Lin 14685adc4829SYanqin Li io.lsu.store.replay_resp.valid := RegNext(mainPipe.io.store_replay_resp.valid) 14695adc4829SYanqin Li io.lsu.store.replay_resp.bits := RegEnable(mainPipe.io.store_replay_resp.bits, mainPipe.io.store_replay_resp.valid) 1470ad3ba452Szhanglinjuan io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp 14711f0e2dc7SJiawei Lin 1472ffd3154dSCharlieLiu mainPipe.io.atomic_req <> io.lsu.atomics.req 14731f0e2dc7SJiawei Lin 1474d67c873fSzhanglinjuan mainPipe.io.invalid_resv_set := RegNext( 1475d67c873fSzhanglinjuan wb.io.req.fire && 1476d67c873fSzhanglinjuan wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits && 1477d67c873fSzhanglinjuan mainPipe.io.lrsc_locked_block.valid 1478d67c873fSzhanglinjuan ) 14791f0e2dc7SJiawei Lin 1480ad3ba452Szhanglinjuan //---------------------------------------- 1481b36dd5fdSWilliam Wang // replace (main pipe) 1482ad3ba452Szhanglinjuan val mpStatus = mainPipe.io.status 1483ffd3154dSCharlieLiu mainPipe.io.refill_req <> missQueue.io.main_pipe_req 14841f0e2dc7SJiawei Lin 1485ffd3154dSCharlieLiu mainPipe.io.data_write_ready_dup := VecInit(Seq.fill(nDupDataWriteReady)(true.B)) 1486ffd3154dSCharlieLiu mainPipe.io.tag_write_ready_dup := VecInit(Seq.fill(nDupDataWriteReady)(true.B)) 1487c3a5fe5fShappy-lx mainPipe.io.wb_ready_dup := wb.io.req_ready_dup 1488c3a5fe5fShappy-lx 14891f0e2dc7SJiawei Lin //---------------------------------------- 14901f0e2dc7SJiawei Lin // wb 14911f0e2dc7SJiawei Lin // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy 1492026615fcSWilliam Wang 1493578c21a4Szhanglinjuan wb.io.req <> mainPipe.io.wb 14941f0e2dc7SJiawei Lin bus.c <> wb.io.mem_release 1495ffd3154dSCharlieLiu // wb.io.release_wakeup := refillPipe.io.release_wakeup 1496ffd3154dSCharlieLiu // wb.io.release_update := mainPipe.io.release_update 1497ffd3154dSCharlieLiu //wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req 1498ffd3154dSCharlieLiu //wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp 1499ef3b5b96SWilliam Wang 1500935edac4STang Haojin io.lsu.release.valid := RegNext(wb.io.req.fire) 15015adc4829SYanqin Li io.lsu.release.bits.paddr := RegEnable(wb.io.req.bits.addr, wb.io.req.fire) 1502ef3b5b96SWilliam Wang // Note: RegNext() is required by: 1503ef3b5b96SWilliam Wang // * load queue released flag update logic 1504ef3b5b96SWilliam Wang // * load / load violation check logic 1505ef3b5b96SWilliam Wang // * and timing requirements 1506ef3b5b96SWilliam Wang // CHANGE IT WITH CARE 15071f0e2dc7SJiawei Lin 15081f0e2dc7SJiawei Lin // connect bus d 15091f0e2dc7SJiawei Lin missQueue.io.mem_grant.valid := false.B 15101f0e2dc7SJiawei Lin missQueue.io.mem_grant.bits := DontCare 15111f0e2dc7SJiawei Lin 15121f0e2dc7SJiawei Lin wb.io.mem_grant.valid := false.B 15131f0e2dc7SJiawei Lin wb.io.mem_grant.bits := DontCare 15141f0e2dc7SJiawei Lin 15151f0e2dc7SJiawei Lin // in L1DCache, we ony expect Grant[Data] and ReleaseAck 15161f0e2dc7SJiawei Lin bus.d.ready := false.B 15171f0e2dc7SJiawei Lin when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) { 15181f0e2dc7SJiawei Lin missQueue.io.mem_grant <> bus.d 15191f0e2dc7SJiawei Lin } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) { 15201f0e2dc7SJiawei Lin wb.io.mem_grant <> bus.d 15211f0e2dc7SJiawei Lin } .otherwise { 1522935edac4STang Haojin assert (!bus.d.fire) 15231f0e2dc7SJiawei Lin } 15241f0e2dc7SJiawei Lin 15251f0e2dc7SJiawei Lin //---------------------------------------- 15260d32f713Shappy-lx // Feedback Direct Prefetch Monitor 15270d32f713Shappy-lx fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt 15280d32f713Shappy-lx fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch 15290d32f713Shappy-lx fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch 15300d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { 15310d32f713Shappy-lx if(w == 0) { 15320d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch 15330d32f713Shappy-lx }else { 15340d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch) 15350d32f713Shappy-lx } 15360d32f713Shappy-lx } 15370d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.cache_pollution(w) := ldu(w).io.prefetch_info.fdp.pollution } 15380d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.demand_miss(w) := ldu(w).io.prefetch_info.fdp.demand_miss } 15397cf78eb2Shappy-lx fdpMonitor.io.debugRolling := io.debugRolling 15400d32f713Shappy-lx 15410d32f713Shappy-lx //---------------------------------------- 15420d32f713Shappy-lx // Bloom Filter 1543ffd3154dSCharlieLiu // bloomFilter.io.set <> missQueue.io.bloom_filter_query.set 1544ffd3154dSCharlieLiu // bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr 1545ffd3154dSCharlieLiu bloomFilter.io.set <> mainPipe.io.bloom_filter_query.set 1546ffd3154dSCharlieLiu bloomFilter.io.clr <> mainPipe.io.bloom_filter_query.clr 15470d32f713Shappy-lx 15480d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query } 15490d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp } 15500d32f713Shappy-lx 15510d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq } 15520d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query } 15530d32f713Shappy-lx 15540d32f713Shappy-lx //---------------------------------------- 1555ad3ba452Szhanglinjuan // replacement algorithm 1556ad3ba452Szhanglinjuan val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets) 15570d32f713Shappy-lx val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way) 155804665835SMaxpicca-Li 155904665835SMaxpicca-Li if (dwpuParam.enCfPred) { 15604a0e27ecSYanqin Li val victimList = VictimList(nSets) 1561ad3ba452Szhanglinjuan replWayReqs.foreach { 1562ad3ba452Szhanglinjuan case req => 1563ad3ba452Szhanglinjuan req.way := DontCare 156404665835SMaxpicca-Li when(req.set.valid) { 156504665835SMaxpicca-Li when(victimList.whether_sa(req.set.bits)) { 156604665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 156704665835SMaxpicca-Li }.otherwise { 156804665835SMaxpicca-Li req.way := req.dmWay 156904665835SMaxpicca-Li } 157004665835SMaxpicca-Li } 157104665835SMaxpicca-Li } 157204665835SMaxpicca-Li } else { 157304665835SMaxpicca-Li replWayReqs.foreach { 157404665835SMaxpicca-Li case req => 157504665835SMaxpicca-Li req.way := DontCare 157604665835SMaxpicca-Li when(req.set.valid) { 157704665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 157804665835SMaxpicca-Li } 157904665835SMaxpicca-Li } 1580ad3ba452Szhanglinjuan } 1581ad3ba452Szhanglinjuan 1582ad3ba452Szhanglinjuan val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq( 158392816bbcSWilliam Wang mainPipe.io.replace_access 15840d32f713Shappy-lx ) ++ stu.map(_.io.replace_access) 1585ad3ba452Szhanglinjuan val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W)))) 1586ad3ba452Szhanglinjuan touchWays.zip(replAccessReqs).foreach { 1587ad3ba452Szhanglinjuan case (w, req) => 1588ad3ba452Szhanglinjuan w.valid := req.valid 1589ad3ba452Szhanglinjuan w.bits := req.bits.way 1590ad3ba452Szhanglinjuan } 1591ad3ba452Szhanglinjuan val touchSets = replAccessReqs.map(_.bits.set) 1592ad3ba452Szhanglinjuan replacer.access(touchSets, touchWays) 1593ad3ba452Szhanglinjuan 1594ad3ba452Szhanglinjuan //---------------------------------------- 15951f0e2dc7SJiawei Lin // assertions 15961f0e2dc7SJiawei Lin // dcache should only deal with DRAM addresses 159745def856STang Haojin import freechips.rocketchip.util._ 1598935edac4STang Haojin when (bus.a.fire) { 15994a2e3becSTang Haojin assert(PmemRanges.map(range => bus.a.bits.address.inRange(range._1.U, range._2.U)).reduce(_ || _)) 16001f0e2dc7SJiawei Lin } 1601935edac4STang Haojin when (bus.b.fire) { 16024a2e3becSTang Haojin assert(PmemRanges.map(range => bus.b.bits.address.inRange(range._1.U, range._2.U)).reduce(_ || _)) 16031f0e2dc7SJiawei Lin } 1604935edac4STang Haojin when (bus.c.fire) { 16054a2e3becSTang Haojin assert(PmemRanges.map(range => bus.c.bits.address.inRange(range._1.U, range._2.U)).reduce(_ || _)) 16061f0e2dc7SJiawei Lin } 16071f0e2dc7SJiawei Lin 16081f0e2dc7SJiawei Lin //---------------------------------------- 16091f0e2dc7SJiawei Lin // utility functions 16101f0e2dc7SJiawei Lin def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 16111f0e2dc7SJiawei Lin sink.valid := source.valid && !block_signal 16121f0e2dc7SJiawei Lin source.ready := sink.ready && !block_signal 16131f0e2dc7SJiawei Lin sink.bits := source.bits 16141f0e2dc7SJiawei Lin } 16151f0e2dc7SJiawei Lin 1616ffd3154dSCharlieLiu 16171f0e2dc7SJiawei Lin //---------------------------------------- 1618e19f7967SWilliam Wang // Customized csr cache op support 1619e19f7967SWilliam Wang val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE)) 1620e19f7967SWilliam Wang cacheOpDecoder.io.csr <> io.csr 1621c3a5fe5fShappy-lx bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1622c3a5fe5fShappy-lx // dup cacheOp_req_valid 1623779109e3Slixin bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1624c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1625779109e3Slixin bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1626c3a5fe5fShappy-lx 1627e19f7967SWilliam Wang tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1628c3a5fe5fShappy-lx // dup cacheOp_req_valid 1629779109e3Slixin tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1630c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1631779109e3Slixin tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1632e47fc57cSlixin 1633e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid || 1634e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid 1635e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 1636e19f7967SWilliam Wang bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits, 1637e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits, 1638e19f7967SWilliam Wang )) 1639026615fcSWilliam Wang cacheOpDecoder.io.error := io.error 164041b68474SWilliam Wang assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U)) 1641e19f7967SWilliam Wang 1642e19f7967SWilliam Wang //---------------------------------------- 16431f0e2dc7SJiawei Lin // performance counters 1644935edac4STang Haojin val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire)) 16451f0e2dc7SJiawei Lin XSPerfAccumulate("num_loads", num_loads) 16461f0e2dc7SJiawei Lin 16471f0e2dc7SJiawei Lin io.mshrFull := missQueue.io.full 1648ad3ba452Szhanglinjuan 1649ad3ba452Szhanglinjuan // performance counter 1650ffd3154dSCharlieLiu // val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType)) 1651ffd3154dSCharlieLiu // val st_access = Wire(ld_access.last.cloneType) 1652ffd3154dSCharlieLiu // ld_access.zip(ldu).foreach { 1653ffd3154dSCharlieLiu // case (a, u) => 16545adc4829SYanqin Li // a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill 16555adc4829SYanqin Li // a.bits.idx := RegEnable(get_idx(u.io.lsu.req.bits.vaddr), u.io.lsu.req.fire) 1656ffd3154dSCharlieLiu // a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache) 1657ffd3154dSCharlieLiu // } 16585adc4829SYanqin Li // st_access.valid := RegNext(mainPipe.io.store_req.fire) 16595adc4829SYanqin Li // st_access.bits.idx := RegEnable(get_idx(mainPipe.io.store_req.bits.vaddr), mainPipe.io.store_req.fire) 16605adc4829SYanqin Li // st_access.bits.tag := RegEnable(get_tag(mainPipe.io.store_req.bits.addr), mainPipe.io.store_req.fire) 1661ffd3154dSCharlieLiu // val access_info = ld_access.toSeq ++ Seq(st_access) 16625adc4829SYanqin Li // val early_replace = RegNext(missQueue.io.debug_early_replace) // TODO: clock gate 1663ffd3154dSCharlieLiu // val access_early_replace = access_info.map { 1664ffd3154dSCharlieLiu // case acc => 1665ffd3154dSCharlieLiu // Cat(early_replace.map { 1666ffd3154dSCharlieLiu // case r => 1667ffd3154dSCharlieLiu // acc.valid && r.valid && 1668ffd3154dSCharlieLiu // acc.bits.tag === r.bits.tag && 1669ffd3154dSCharlieLiu // acc.bits.idx === r.bits.idx 1670ffd3154dSCharlieLiu // }) 1671ffd3154dSCharlieLiu // } 1672ffd3154dSCharlieLiu // XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace))) 1673cd365d4cSrvcoresjw 16741ca0e4f3SYinan Xu val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents) 16751ca0e4f3SYinan Xu generatePerfEvent() 16761f0e2dc7SJiawei Lin} 16771f0e2dc7SJiawei Lin 16781f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule { 16791f0e2dc7SJiawei Lin val clock = IO(Input(Clock())) 16801f0e2dc7SJiawei Lin val enable = IO(Input(Bool())) 16811f0e2dc7SJiawei Lin val cmd = IO(Input(UInt(5.W))) 16821f0e2dc7SJiawei Lin val addr = IO(Input(UInt(64.W))) 16831f0e2dc7SJiawei Lin val wdata = IO(Input(UInt(64.W))) 16841f0e2dc7SJiawei Lin val mask = IO(Input(UInt(8.W))) 16851f0e2dc7SJiawei Lin val rdata = IO(Output(UInt(64.W))) 16861f0e2dc7SJiawei Lin} 16871f0e2dc7SJiawei Lin 16884f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 168995e60e55STang Haojin override def shouldBeInlined: Boolean = false 16901f0e2dc7SJiawei Lin 16914f94c0c6SJiawei Lin val useDcache = coreParams.dcacheParametersOpt.nonEmpty 16924f94c0c6SJiawei Lin val clientNode = if (useDcache) TLIdentityNode() else null 16934f94c0c6SJiawei Lin val dcache = if (useDcache) LazyModule(new DCache()) else null 16944f94c0c6SJiawei Lin if (useDcache) { 16951f0e2dc7SJiawei Lin clientNode := dcache.clientNode 16961f0e2dc7SJiawei Lin } 16971f0e2dc7SJiawei Lin 1698935edac4STang Haojin class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents { 16991f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 17001ca0e4f3SYinan Xu val perfEvents = if (!useDcache) { 17014f94c0c6SJiawei Lin // a fake dcache which uses dpi-c to access memory, only for debug usage! 17021f0e2dc7SJiawei Lin val fake_dcache = Module(new FakeDCache()) 17031f0e2dc7SJiawei Lin io <> fake_dcache.io 17041ca0e4f3SYinan Xu Seq() 17051f0e2dc7SJiawei Lin } 17061f0e2dc7SJiawei Lin else { 17071f0e2dc7SJiawei Lin io <> dcache.module.io 17081ca0e4f3SYinan Xu dcache.module.getPerfEvents 17091f0e2dc7SJiawei Lin } 17101ca0e4f3SYinan Xu generatePerfEvent() 17111f0e2dc7SJiawei Lin } 1712935edac4STang Haojin 1713935edac4STang Haojin lazy val module = new DCacheWrapperImp(this) 17141f0e2dc7SJiawei Lin}