11f0e2dc7SJiawei Lin/*************************************************************************************** 21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory 41f0e2dc7SJiawei Lin* 51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2. 61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2. 71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at: 81f0e2dc7SJiawei Lin* http://license.coscl.org.cn/MulanPSL2 91f0e2dc7SJiawei Lin* 101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131f0e2dc7SJiawei Lin* 141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details. 151f0e2dc7SJiawei Lin***************************************************************************************/ 161f0e2dc7SJiawei Lin 171f0e2dc7SJiawei Linpackage xiangshan.cache 181f0e2dc7SJiawei Lin 191f0e2dc7SJiawei Linimport chisel3._ 201f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule 211f0e2dc7SJiawei Linimport chisel3.util._ 227f37d55fSTang Haojinimport coupledL2.VaddrField 23d2945707SHuijin Liimport coupledL2.IsKeywordField 24d2945707SHuijin Liimport coupledL2.IsKeywordKey 251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._ 277f37d55fSTang Haojinimport freechips.rocketchip.util.BundleFieldBase 287f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField} 297f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters 307f37d55fSTang Haojinimport utility._ 317f37d55fSTang Haojinimport utils._ 327f37d55fSTang Haojinimport xiangshan._ 339ae95edaSAnzoooooimport xiangshan.backend.Bundles.DynInst 347f37d55fSTang Haojinimport xiangshan.backend.rob.RobDebugRollingIO 3504665835SMaxpicca-Liimport xiangshan.cache.wpu._ 367f37d55fSTang Haojinimport xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter} 370d32f713Shappy-lximport xiangshan.mem.prefetch._ 38d2945707SHuijin Liimport xiangshan.mem.LqPtr 395668a921SJiawei Lin 401f0e2dc7SJiawei Lin// DCache specific parameters 411f0e2dc7SJiawei Lincase class DCacheParameters 421f0e2dc7SJiawei Lin( 4320e09ab1Shappy-lx nSets: Int = 128, 441f0e2dc7SJiawei Lin nWays: Int = 8, 45af22dd7cSWilliam Wang rowBits: Int = 64, 461f0e2dc7SJiawei Lin tagECC: Option[String] = None, 471f0e2dc7SJiawei Lin dataECC: Option[String] = None, 48300ded30SWilliam Wang replacer: Option[String] = Some("setplru"), 49fa9ac9b6SWilliam Wang updateReplaceOn2ndmiss: Boolean = true, 501f0e2dc7SJiawei Lin nMissEntries: Int = 1, 511f0e2dc7SJiawei Lin nProbeEntries: Int = 1, 521f0e2dc7SJiawei Lin nReleaseEntries: Int = 1, 531f0e2dc7SJiawei Lin nMMIOEntries: Int = 1, 541f0e2dc7SJiawei Lin nMMIOs: Int = 1, 55fddcfe1fSwakafa blockBytes: Int = 64, 560d32f713Shappy-lx nMaxPrefetchEntry: Int = 1, 57d2945707SHuijin Li alwaysReleaseData: Boolean = false, 5831d5a9c4Ssfencevma isKeywordBitsOpt: Option[Boolean] = Some(true), 5931d5a9c4Ssfencevma enableDataEcc: Boolean = false, 60b23df8f4Ssfencevma enableTagEcc: Boolean = false 611f0e2dc7SJiawei Lin) extends L1CacheParameters { 621f0e2dc7SJiawei Lin // if sets * blockBytes > 4KB(page size), 631f0e2dc7SJiawei Lin // cache alias will happen, 641f0e2dc7SJiawei Lin // we need to avoid this by recoding additional bits in L2 cache 651f0e2dc7SJiawei Lin val setBytes = nSets * blockBytes 661f0e2dc7SJiawei Lin val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 671f0e2dc7SJiawei Lin 681f0e2dc7SJiawei Lin def tagCode: Code = Code.fromString(tagECC) 691f0e2dc7SJiawei Lin 701f0e2dc7SJiawei Lin def dataCode: Code = Code.fromString(dataECC) 711f0e2dc7SJiawei Lin} 721f0e2dc7SJiawei Lin 731f0e2dc7SJiawei Lin// Physical Address 741f0e2dc7SJiawei Lin// -------------------------------------- 751f0e2dc7SJiawei Lin// | Physical Tag | PIndex | Offset | 761f0e2dc7SJiawei Lin// -------------------------------------- 771f0e2dc7SJiawei Lin// | 781f0e2dc7SJiawei Lin// DCacheTagOffset 791f0e2dc7SJiawei Lin// 801f0e2dc7SJiawei Lin// Virtual Address 811f0e2dc7SJiawei Lin// -------------------------------------- 821f0e2dc7SJiawei Lin// | Above index | Set | Bank | Offset | 831f0e2dc7SJiawei Lin// -------------------------------------- 841f0e2dc7SJiawei Lin// | | | | 85ca18a0b4SWilliam Wang// | | | 0 861f0e2dc7SJiawei Lin// | | DCacheBankOffset 871f0e2dc7SJiawei Lin// | DCacheSetOffset 881f0e2dc7SJiawei Lin// DCacheAboveIndexOffset 891f0e2dc7SJiawei Lin 901f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte 911f0e2dc7SJiawei Lin 920d32f713Shappy-lxtrait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{ 931f0e2dc7SJiawei Lin val cacheParams = dcacheParameters 941f0e2dc7SJiawei Lin val cfg = cacheParams 951f0e2dc7SJiawei Lin 961f0e2dc7SJiawei Lin def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant 971f0e2dc7SJiawei Lin 982db9ec44SLinJiawei def nSourceType = 10 991f0e2dc7SJiawei Lin def sourceTypeWidth = log2Up(nSourceType) 10000575ac8SWilliam Wang // non-prefetch source < 3 1011f0e2dc7SJiawei Lin def LOAD_SOURCE = 0 1021f0e2dc7SJiawei Lin def STORE_SOURCE = 1 1031f0e2dc7SJiawei Lin def AMO_SOURCE = 2 10400575ac8SWilliam Wang // prefetch source >= 3 10500575ac8SWilliam Wang def DCACHE_PREFETCH_SOURCE = 3 1062db9ec44SLinJiawei def SOFT_PREFETCH = 4 1070d32f713Shappy-lx // the following sources are only used inside SMS 1082db9ec44SLinJiawei def HW_PREFETCH_AGT = 5 1092db9ec44SLinJiawei def HW_PREFETCH_PHT_CUR = 6 1102db9ec44SLinJiawei def HW_PREFETCH_PHT_INC = 7 1112db9ec44SLinJiawei def HW_PREFETCH_PHT_DEC = 8 1122db9ec44SLinJiawei def HW_PREFETCH_BOP = 9 1132db9ec44SLinJiawei def HW_PREFETCH_STRIDE = 10 1141f0e2dc7SJiawei Lin 1150d32f713Shappy-lx def BLOOM_FILTER_ENTRY_NUM = 4096 1160d32f713Shappy-lx 1171f0e2dc7SJiawei Lin // each source use a id to distinguish its multiple reqs 1188b1251e1SWilliam Wang def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize) 1191f0e2dc7SJiawei Lin 120300ded30SWilliam Wang require(isPow2(cfg.nMissEntries)) // TODO 121300ded30SWilliam Wang // require(isPow2(cfg.nReleaseEntries)) 122300ded30SWilliam Wang require(cfg.nMissEntries < cfg.nReleaseEntries) 123300ded30SWilliam Wang val nEntries = cfg.nMissEntries + cfg.nReleaseEntries 124300ded30SWilliam Wang val releaseIdBase = cfg.nMissEntries 12531d5a9c4Ssfencevma val EnableDataEcc = cacheParams.enableDataEcc 12631d5a9c4Ssfencevma val EnableTagEcc = cacheParams.enableTagEcc 127ad3ba452Szhanglinjuan 1281f0e2dc7SJiawei Lin // banked dcache support 1293eeae490SMaxpicca-Li val DCacheSetDiv = 1 1301f0e2dc7SJiawei Lin val DCacheSets = cacheParams.nSets 1311f0e2dc7SJiawei Lin val DCacheWays = cacheParams.nWays 132af22dd7cSWilliam Wang val DCacheBanks = 8 // hardcoded 133a9c1b353SMaxpicca-Li val DCacheDupNum = 16 134af22dd7cSWilliam Wang val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded 135ca18a0b4SWilliam Wang val DCacheWordBits = 64 // hardcoded 136ca18a0b4SWilliam Wang val DCacheWordBytes = DCacheWordBits / 8 1370d32f713Shappy-lx val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry 138cdbff57cSHaoyuan Feng val DCacheVWordBytes = VLEN / 8 139af22dd7cSWilliam Wang require(DCacheSRAMRowBits == 64) 1401f0e2dc7SJiawei Lin 1413eeae490SMaxpicca-Li val DCacheSetDivBits = log2Ceil(DCacheSetDiv) 1423eeae490SMaxpicca-Li val DCacheSetBits = log2Ceil(DCacheSets) 143ca18a0b4SWilliam Wang val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets 144ca18a0b4SWilliam Wang val DCacheSizeBytes = DCacheSizeBits / 8 145ca18a0b4SWilliam Wang val DCacheSizeWords = DCacheSizeBits / 64 // TODO 1461f0e2dc7SJiawei Lin 1471f0e2dc7SJiawei Lin val DCacheSameVPAddrLength = 12 1481f0e2dc7SJiawei Lin 1491f0e2dc7SJiawei Lin val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8 150ca18a0b4SWilliam Wang val DCacheWordOffset = log2Up(DCacheWordBytes) 151cdbff57cSHaoyuan Feng val DCacheVWordOffset = log2Up(DCacheVWordBytes) 152ca18a0b4SWilliam Wang 153ca18a0b4SWilliam Wang val DCacheBankOffset = log2Up(DCacheSRAMRowBytes) 1541f0e2dc7SJiawei Lin val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks) 1551f0e2dc7SJiawei Lin val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets) 1561f0e2dc7SJiawei Lin val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength 157ca18a0b4SWilliam Wang val DCacheLineOffset = DCacheSetOffset 1581f0e2dc7SJiawei Lin 159b34797bcScz4e def encWordBits = cacheParams.dataCode.width(wordBits) 160b34797bcScz4e def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only 161b34797bcScz4e def eccBits = encWordBits - wordBits 162b34797bcScz4e 163b34797bcScz4e def encTagBits = if (EnableTagEcc) cacheParams.tagCode.width(tagBits) else tagBits 164b34797bcScz4e def tagECCBits = encTagBits - tagBits 165b34797bcScz4e 166b34797bcScz4e def encDataBits = if (EnableDataEcc) cacheParams.dataCode.width(DCacheSRAMRowBits) else DCacheSRAMRowBits 167b34797bcScz4e def dataECCBits = encDataBits - DCacheSRAMRowBits 168b34797bcScz4e 16937225120Ssfencevma // uncache 170be867ebcSAnzooooo val uncacheIdxBits = log2Up(VirtualLoadQueueMaxStoreQueueSize + 1) 171b52348aeSWilliam Wang // hardware prefetch parameters 172b52348aeSWilliam Wang // high confidence hardware prefetch port 173b52348aeSWilliam Wang val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default 174b52348aeSWilliam Wang val IgnorePrefetchConfidence = false 17537225120Ssfencevma 1766c7e5e86Szhanglinjuan // parameters about duplicating regs to solve fanout 1776c7e5e86Szhanglinjuan // In Main Pipe: 1786c7e5e86Szhanglinjuan // tag_write.ready -> data_write.valid * 8 banks 1796c7e5e86Szhanglinjuan // tag_write.ready -> meta_write.valid 1806c7e5e86Szhanglinjuan // tag_write.ready -> tag_write.valid 1816c7e5e86Szhanglinjuan // tag_write.ready -> err_write.valid 1826c7e5e86Szhanglinjuan // tag_write.ready -> wb.valid 1836c7e5e86Szhanglinjuan val nDupTagWriteReady = DCacheBanks + 4 1846c7e5e86Szhanglinjuan // In Main Pipe: 1856c7e5e86Szhanglinjuan // data_write.ready -> data_write.valid * 8 banks 1866c7e5e86Szhanglinjuan // data_write.ready -> meta_write.valid 1876c7e5e86Szhanglinjuan // data_write.ready -> tag_write.valid 1886c7e5e86Szhanglinjuan // data_write.ready -> err_write.valid 1896c7e5e86Szhanglinjuan // data_write.ready -> wb.valid 1906c7e5e86Szhanglinjuan val nDupDataWriteReady = DCacheBanks + 4 1916c7e5e86Szhanglinjuan val nDupWbReady = DCacheBanks + 4 1926c7e5e86Szhanglinjuan val nDupStatus = nDupTagWriteReady + nDupDataWriteReady 1936c7e5e86Szhanglinjuan val dataWritePort = 0 1946c7e5e86Szhanglinjuan val metaWritePort = DCacheBanks 1956c7e5e86Szhanglinjuan val tagWritePort = metaWritePort + 1 1966c7e5e86Szhanglinjuan val errWritePort = tagWritePort + 1 1976c7e5e86Szhanglinjuan val wbPort = errWritePort + 1 1986c7e5e86Szhanglinjuan 1993eeae490SMaxpicca-Li def set_to_dcache_div(set: UInt) = { 2003eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 2013eeae490SMaxpicca-Li if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0) 2023eeae490SMaxpicca-Li } 2033eeae490SMaxpicca-Li 2043eeae490SMaxpicca-Li def set_to_dcache_div_set(set: UInt) = { 2053eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 2063eeae490SMaxpicca-Li set(DCacheSetBits - 1, DCacheSetDivBits) 2073eeae490SMaxpicca-Li } 2083eeae490SMaxpicca-Li 2091f0e2dc7SJiawei Lin def addr_to_dcache_bank(addr: UInt) = { 2101f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheSetOffset) 2111f0e2dc7SJiawei Lin addr(DCacheSetOffset-1, DCacheBankOffset) 2121f0e2dc7SJiawei Lin } 2131f0e2dc7SJiawei Lin 2143eeae490SMaxpicca-Li def addr_to_dcache_div(addr: UInt) = { 2153eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2163eeae490SMaxpicca-Li if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset) 2173eeae490SMaxpicca-Li } 2183eeae490SMaxpicca-Li 2193eeae490SMaxpicca-Li def addr_to_dcache_div_set(addr: UInt) = { 2203eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2213eeae490SMaxpicca-Li addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits) 2223eeae490SMaxpicca-Li } 2233eeae490SMaxpicca-Li 2241f0e2dc7SJiawei Lin def addr_to_dcache_set(addr: UInt) = { 2251f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheAboveIndexOffset) 2261f0e2dc7SJiawei Lin addr(DCacheAboveIndexOffset-1, DCacheSetOffset) 2271f0e2dc7SJiawei Lin } 2281f0e2dc7SJiawei Lin 2291f0e2dc7SJiawei Lin def get_data_of_bank(bank: Int, data: UInt) = { 2301f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBits) 2311f0e2dc7SJiawei Lin data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank) 2321f0e2dc7SJiawei Lin } 2331f0e2dc7SJiawei Lin 2341f0e2dc7SJiawei Lin def get_mask_of_bank(bank: Int, data: UInt) = { 2351f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes) 2361f0e2dc7SJiawei Lin data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank) 2371f0e2dc7SJiawei Lin } 2381f0e2dc7SJiawei Lin 239401876faSYanqin Li def get_alias(vaddr: UInt): UInt ={ 24020e09ab1Shappy-lx // require(blockOffBits + idxBits > pgIdxBits) 241401876faSYanqin Li if(blockOffBits + idxBits > pgIdxBits){ 242401876faSYanqin Li vaddr(blockOffBits + idxBits - 1, pgIdxBits) 243401876faSYanqin Li }else{ 244401876faSYanqin Li 0.U 245401876faSYanqin Li } 246401876faSYanqin Li } 2471f0e2dc7SJiawei Lin 2480d32f713Shappy-lx def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = { 2490d32f713Shappy-lx require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits) 2500d32f713Shappy-lx if(blockOffBits + idxBits > pgIdxBits) { 2510d32f713Shappy-lx vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits) 2520d32f713Shappy-lx }else { 2530d32f713Shappy-lx // no alias problem 2540d32f713Shappy-lx true.B 2550d32f713Shappy-lx } 2560d32f713Shappy-lx } 2570d32f713Shappy-lx 25804665835SMaxpicca-Li def get_direct_map_way(addr:UInt): UInt = { 25904665835SMaxpicca-Li addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset) 26004665835SMaxpicca-Li } 26104665835SMaxpicca-Li 262578c21a4Szhanglinjuan def arbiter[T <: Bundle]( 263578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 264578c21a4Szhanglinjuan out: DecoupledIO[T], 265578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 266578c21a4Szhanglinjuan val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 267578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 268578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 269578c21a4Szhanglinjuan a <> req 270578c21a4Szhanglinjuan } 271578c21a4Szhanglinjuan out <> arb.io.out 272578c21a4Szhanglinjuan } 273578c21a4Szhanglinjuan 274b36dd5fdSWilliam Wang def arbiter_with_pipereg[T <: Bundle]( 275b36dd5fdSWilliam Wang in: Seq[DecoupledIO[T]], 276b36dd5fdSWilliam Wang out: DecoupledIO[T], 277b36dd5fdSWilliam Wang name: Option[String] = None): Unit = { 278b36dd5fdSWilliam Wang val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 279b36dd5fdSWilliam Wang if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 280b36dd5fdSWilliam Wang for ((a, req) <- arb.io.in.zip(in)) { 281b36dd5fdSWilliam Wang a <> req 282b36dd5fdSWilliam Wang } 283b36dd5fdSWilliam Wang AddPipelineReg(arb.io.out, out, false.B) 284b36dd5fdSWilliam Wang } 285b36dd5fdSWilliam Wang 286b11ec622Slixin def arbiter_with_pipereg_N_dup[T <: Bundle]( 287b11ec622Slixin in: Seq[DecoupledIO[T]], 288b11ec622Slixin out: DecoupledIO[T], 289c3a5fe5fShappy-lx dups: Seq[DecoupledIO[T]], 290b11ec622Slixin name: Option[String] = None): Unit = { 291b11ec622Slixin val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 292b11ec622Slixin if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 293b11ec622Slixin for ((a, req) <- arb.io.in.zip(in)) { 294b11ec622Slixin a <> req 295b11ec622Slixin } 296b11ec622Slixin for (dup <- dups) { 297c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, dup, false.B) 298b11ec622Slixin } 299c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, out, false.B) 300b11ec622Slixin } 301b11ec622Slixin 302578c21a4Szhanglinjuan def rrArbiter[T <: Bundle]( 303578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 304578c21a4Szhanglinjuan out: DecoupledIO[T], 305578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 306578c21a4Szhanglinjuan val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size)) 307578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 308578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 309578c21a4Szhanglinjuan a <> req 310578c21a4Szhanglinjuan } 311578c21a4Szhanglinjuan out <> arb.io.out 312578c21a4Szhanglinjuan } 313578c21a4Szhanglinjuan 3147cd72b71Szhanglinjuan def fastArbiter[T <: Bundle]( 3157cd72b71Szhanglinjuan in: Seq[DecoupledIO[T]], 3167cd72b71Szhanglinjuan out: DecoupledIO[T], 3177cd72b71Szhanglinjuan name: Option[String] = None): Unit = { 3187cd72b71Szhanglinjuan val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size)) 3197cd72b71Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 3207cd72b71Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 3217cd72b71Szhanglinjuan a <> req 3227cd72b71Szhanglinjuan } 3237cd72b71Szhanglinjuan out <> arb.io.out 3247cd72b71Szhanglinjuan } 3257cd72b71Szhanglinjuan 326ad3ba452Szhanglinjuan val numReplaceRespPorts = 2 327ad3ba452Szhanglinjuan 3281f0e2dc7SJiawei Lin require(isPow2(nSets), s"nSets($nSets) must be pow2") 3291f0e2dc7SJiawei Lin require(isPow2(nWays), s"nWays($nWays) must be pow2") 3301f0e2dc7SJiawei Lin require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)") 3311f0e2dc7SJiawei Lin require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)") 3321f0e2dc7SJiawei Lin} 3331f0e2dc7SJiawei Lin 3341f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule 3351f0e2dc7SJiawei Lin with HasDCacheParameters 3361f0e2dc7SJiawei Lin 3371f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle 3381f0e2dc7SJiawei Lin with HasDCacheParameters 3391f0e2dc7SJiawei Lin 3401f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle { 3411f0e2dc7SJiawei Lin val set = UInt(log2Up(nSets).W) 3421f0e2dc7SJiawei Lin val way = UInt(log2Up(nWays).W) 3431f0e2dc7SJiawei Lin} 3441f0e2dc7SJiawei Lin 345ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle { 346ad3ba452Szhanglinjuan val set = ValidIO(UInt(log2Up(nSets).W)) 34704665835SMaxpicca-Li val dmWay = Output(UInt(log2Up(nWays).W)) 348ad3ba452Szhanglinjuan val way = Input(UInt(log2Up(nWays).W)) 349ad3ba452Szhanglinjuan} 350ad3ba452Szhanglinjuan 3513af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle 3523af6aa6eSWilliam Wang{ 3533af6aa6eSWilliam Wang val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store 3540d32f713Shappy-lx val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch 3553af6aa6eSWilliam Wang val access = Bool() // cache line has been accessed by load / store 3563af6aa6eSWilliam Wang 3573af6aa6eSWilliam Wang // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline 3583af6aa6eSWilliam Wang} 3593af6aa6eSWilliam Wang 3601f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics) 3611f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle 3621f0e2dc7SJiawei Lin{ 3631f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 364d2b20d1aSTang Haojin val vaddr = UInt(VAddrBits.W) 365cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 366cdbff57cSHaoyuan Feng val mask = UInt((VLEN/8).W) 3671f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3683f4ec46fSCODE-JTZ val instrtype = UInt(sourceTypeWidth.W) 369da3bf434SMaxpicca-Li val isFirstIssue = Bool() 37004665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 371d2945707SHuijin Li val lqIdx = new LqPtr 372da3bf434SMaxpicca-Li 373da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 3741f0e2dc7SJiawei Lin def dump() = { 375d2b20d1aSTang Haojin XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n", 376d2b20d1aSTang Haojin cmd, vaddr, data, mask, id) 3771f0e2dc7SJiawei Lin } 3781f0e2dc7SJiawei Lin} 3791f0e2dc7SJiawei Lin 3801f0e2dc7SJiawei Lin// memory request in word granularity(store) 3811f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle 3821f0e2dc7SJiawei Lin{ 3831f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 3841f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 3851f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 3861f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 3871f0e2dc7SJiawei Lin val mask = UInt(cfg.blockBytes.W) 3881f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3891f0e2dc7SJiawei Lin def dump() = { 3901f0e2dc7SJiawei Lin XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 3911f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 3921f0e2dc7SJiawei Lin } 393ad3ba452Szhanglinjuan def idx: UInt = get_idx(vaddr) 3941f0e2dc7SJiawei Lin} 3951f0e2dc7SJiawei Lin 3961f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq { 397d2b20d1aSTang Haojin val addr = UInt(PAddrBits.W) 398ca18a0b4SWilliam Wang val wline = Bool() 3991f0e2dc7SJiawei Lin} 4001f0e2dc7SJiawei Lin 4010d32f713Shappy-lxclass DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr { 4020d32f713Shappy-lx val prefetch = Bool() 403315e1323Sgood-circle val vecValid = Bool() 404*b240e1c0SAnzooooo val sqNeedDeq = Bool() 4050d32f713Shappy-lx 4060d32f713Shappy-lx def toDCacheWordReqWithVaddr() = { 4070d32f713Shappy-lx val res = Wire(new DCacheWordReqWithVaddr) 4080d32f713Shappy-lx res.vaddr := vaddr 4090d32f713Shappy-lx res.wline := wline 4100d32f713Shappy-lx res.cmd := cmd 4110d32f713Shappy-lx res.addr := addr 4120d32f713Shappy-lx res.data := data 4130d32f713Shappy-lx res.mask := mask 4140d32f713Shappy-lx res.id := id 4150d32f713Shappy-lx res.instrtype := instrtype 4160d32f713Shappy-lx res.replayCarry := replayCarry 4170d32f713Shappy-lx res.isFirstIssue := isFirstIssue 4180d32f713Shappy-lx res.debug_robIdx := debug_robIdx 4190d32f713Shappy-lx 4200d32f713Shappy-lx res 4210d32f713Shappy-lx } 4220d32f713Shappy-lx} 4230d32f713Shappy-lx 4246786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle 4251f0e2dc7SJiawei Lin{ 426144422dcSMaxpicca-Li // read in s2 427cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 428144422dcSMaxpicca-Li // select in s3 429cdbff57cSHaoyuan Feng val data_delayed = UInt(VLEN.W) 430026615fcSWilliam Wang val id = UInt(reqIdWidth.W) 4311f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4321f0e2dc7SJiawei Lin val miss = Bool() 433026615fcSWilliam Wang // cache miss, and failed to enter the missqueue, replay from RS is needed 4341f0e2dc7SJiawei Lin val replay = Bool() 43504665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 436026615fcSWilliam Wang // data has been corrupted 437a469aa4bSWilliam Wang val tag_error = Bool() // tag error 438144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 439144422dcSMaxpicca-Li 440da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 4411f0e2dc7SJiawei Lin def dump() = { 4421f0e2dc7SJiawei Lin XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n", 4431f0e2dc7SJiawei Lin data, id, miss, replay) 4441f0e2dc7SJiawei Lin } 4451f0e2dc7SJiawei Lin} 4461f0e2dc7SJiawei Lin 4476786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp 4486786cfb7SWilliam Wang{ 4490d32f713Shappy-lx val meta_prefetch = UInt(L1PfSourceBits.W) 4504b6d4d13SWilliam Wang val meta_access = Bool() 451b9e121dfShappy-lx // s2 452b9e121dfShappy-lx val handled = Bool() 4530d32f713Shappy-lx val real_miss = Bool() 454b9e121dfShappy-lx // s3: 1 cycle after data resp 4556786cfb7SWilliam Wang val error_delayed = Bool() // all kinds of errors, include tag error 456b9e121dfShappy-lx val replacementUpdated = Bool() 4576786cfb7SWilliam Wang} 4586786cfb7SWilliam Wang 459a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp 460a19ae480SWilliam Wang{ 461a19ae480SWilliam Wang val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 462a19ae480SWilliam Wang val bank_oh = UInt(DCacheBanks.W) 463a19ae480SWilliam Wang} 464a19ae480SWilliam Wang 4656786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp 4666786cfb7SWilliam Wang{ 4676786cfb7SWilliam Wang val error = Bool() // all kinds of errors, include tag error 46858cb1b0bSzhanglinjuan val nderr = Bool() 4696786cfb7SWilliam Wang} 4706786cfb7SWilliam Wang 4711f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle 4721f0e2dc7SJiawei Lin{ 4731f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 4741f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4751f0e2dc7SJiawei Lin val miss = Bool() 4761f0e2dc7SJiawei Lin // cache req nacked, replay it later 4771f0e2dc7SJiawei Lin val replay = Bool() 4781f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 4791f0e2dc7SJiawei Lin def dump() = { 4801f0e2dc7SJiawei Lin XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n", 4811f0e2dc7SJiawei Lin data, id, miss, replay) 4821f0e2dc7SJiawei Lin } 4831f0e2dc7SJiawei Lin} 4841f0e2dc7SJiawei Lin 4851f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle 4861f0e2dc7SJiawei Lin{ 4871f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 4881f0e2dc7SJiawei Lin val data = UInt(l1BusDataWidth.W) 489026615fcSWilliam Wang val error = Bool() // refilled data has been corrupted 4901f0e2dc7SJiawei Lin // for debug usage 4911f0e2dc7SJiawei Lin val data_raw = UInt((cfg.blockBytes * 8).W) 4921f0e2dc7SJiawei Lin val hasdata = Bool() 4931f0e2dc7SJiawei Lin val refill_done = Bool() 4941f0e2dc7SJiawei Lin def dump() = { 4951f0e2dc7SJiawei Lin XSDebug("Refill: addr: %x data: %x\n", addr, data) 4961f0e2dc7SJiawei Lin } 497683c1411Shappy-lx val id = UInt(log2Up(cfg.nMissEntries).W) 4981f0e2dc7SJiawei Lin} 4991f0e2dc7SJiawei Lin 50067682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle 50167682d05SWilliam Wang{ 50267682d05SWilliam Wang val paddr = UInt(PAddrBits.W) 50367682d05SWilliam Wang def dump() = { 50467682d05SWilliam Wang XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset)) 50567682d05SWilliam Wang } 50667682d05SWilliam Wang} 50767682d05SWilliam Wang 5081f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle 5091f0e2dc7SJiawei Lin{ 5101f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheWordReq) 511144422dcSMaxpicca-Li val resp = Flipped(DecoupledIO(new DCacheWordResp)) 5121f0e2dc7SJiawei Lin} 5131f0e2dc7SJiawei Lin 51437225120Ssfencevma 51537225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle 51637225120Ssfencevma{ 51737225120Ssfencevma val cmd = UInt(M_SZ.W) 51837225120Ssfencevma val addr = UInt(PAddrBits.W) 519e04c5f64SYanqin Li val vaddr = UInt(VAddrBits.W) // for uncache buffer forwarding 520cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 521cdbff57cSHaoyuan Feng val mask = UInt((XLEN/8).W) 52237225120Ssfencevma val id = UInt(uncacheIdxBits.W) 52337225120Ssfencevma val instrtype = UInt(sourceTypeWidth.W) 52437225120Ssfencevma val atomic = Bool() 525c7353d05SYanqin Li val nc = Bool() 526da3bf434SMaxpicca-Li val isFirstIssue = Bool() 52704665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 52837225120Ssfencevma 52937225120Ssfencevma def dump() = { 53037225120Ssfencevma XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 53137225120Ssfencevma cmd, addr, data, mask, id) 53237225120Ssfencevma } 53337225120Ssfencevma} 53437225120Ssfencevma 535cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle 53637225120Ssfencevma{ 537cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 538cdbff57cSHaoyuan Feng val data_delayed = UInt(XLEN.W) 539e04c5f64SYanqin Li val id = UInt(uncacheIdxBits.W) // resp identified signals 540e04c5f64SYanqin Li val nc = Bool() // resp identified signals 541e04c5f64SYanqin Li val is2lq = Bool() // resp identified signals 54237225120Ssfencevma val miss = Bool() 54337225120Ssfencevma val replay = Bool() 54437225120Ssfencevma val tag_error = Bool() 54537225120Ssfencevma val error = Bool() 54658cb1b0bSzhanglinjuan val nderr = Bool() 54704665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 548144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) // FIXME: why uncacheWordResp is not merged to baseDcacheResp 54937225120Ssfencevma 550da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 55137225120Ssfencevma def dump() = { 55237225120Ssfencevma XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n", 55337225120Ssfencevma data, id, miss, replay, tag_error, error) 55437225120Ssfencevma } 55537225120Ssfencevma} 55637225120Ssfencevma 5576786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle 5586786cfb7SWilliam Wang{ 55937225120Ssfencevma val req = DecoupledIO(new UncacheWordReq) 560cdbff57cSHaoyuan Feng val resp = Flipped(DecoupledIO(new UncacheWordResp)) 5616786cfb7SWilliam Wang} 5626786cfb7SWilliam Wang 563ffd3154dSCharlieLiuclass MainPipeResp(implicit p: Parameters) extends DCacheBundle { 564ffd3154dSCharlieLiu //distinguish amo 565ffd3154dSCharlieLiu val source = UInt(sourceTypeWidth.W) 56638c29594Szhanglinjuan val data = UInt(QuadWordBits.W) 56762cb71fbShappy-lx val miss = Bool() 56862cb71fbShappy-lx val miss_id = UInt(log2Up(cfg.nMissEntries).W) 56962cb71fbShappy-lx val replay = Bool() 57062cb71fbShappy-lx val error = Bool() 57162cb71fbShappy-lx 57262cb71fbShappy-lx val ack_miss_queue = Bool() 57362cb71fbShappy-lx 57462cb71fbShappy-lx val id = UInt(reqIdWidth.W) 575ffd3154dSCharlieLiu 576ffd3154dSCharlieLiu def isAMO: Bool = source === AMO_SOURCE.U 577ffd3154dSCharlieLiu def isStore: Bool = source === STORE_SOURCE.U 57862cb71fbShappy-lx} 57962cb71fbShappy-lx 5806786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle 5811f0e2dc7SJiawei Lin{ 58262cb71fbShappy-lx val req = DecoupledIO(new MainPipeReq) 583ffd3154dSCharlieLiu val resp = Flipped(ValidIO(new MainPipeResp)) 58462cb71fbShappy-lx val block_lr = Input(Bool()) 5851f0e2dc7SJiawei Lin} 5861f0e2dc7SJiawei Lin 587dc4fac13SCharlieLiuclass CMOReq(implicit p: Parameters) extends Bundle { 588dc4fac13SCharlieLiu val opcode = UInt(3.W) // 0-cbo.clean, 1-cbo.flush, 2-cbo.inval, 3-cbo.zero 589dc4fac13SCharlieLiu val address = UInt(64.W) 590dc4fac13SCharlieLiu} 591dc4fac13SCharlieLiu 592dc4fac13SCharlieLiuclass CMOResp(implicit p: Parameters) extends Bundle { 593dc4fac13SCharlieLiu val address = UInt(64.W) 594dc4fac13SCharlieLiu} 595dc4fac13SCharlieLiu 5961f0e2dc7SJiawei Lin// used by load unit 5971f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO 5981f0e2dc7SJiawei Lin{ 5991f0e2dc7SJiawei Lin // kill previous cycle's req 60008b0bc30Shappy-lx val s1_kill_data_read = Output(Bool()) // only kill bandedDataRead at s1 60108b0bc30Shappy-lx val s1_kill = Output(Bool()) // kill loadpipe req at s1 602b6982e83SLemover val s2_kill = Output(Bool()) 60304665835SMaxpicca-Li val s0_pc = Output(UInt(VAddrBits.W)) 60404665835SMaxpicca-Li val s1_pc = Output(UInt(VAddrBits.W)) 6052db9ec44SLinJiawei val s2_pc = Output(UInt(VAddrBits.W)) 606b9e121dfShappy-lx // cycle 0: load has updated replacement before 607b9e121dfShappy-lx val replacementUpdated = Output(Bool()) 60800e6f2e2Sweiding liu val is128Req = Bool() 6090d32f713Shappy-lx // cycle 0: prefetch source bits 6100d32f713Shappy-lx val pf_source = Output(UInt(L1PfSourceBits.W)) 611d2945707SHuijin Li // cycle0: load microop 612d2945707SHuijin Li // val s0_uop = Output(new MicroOp) 6131f0e2dc7SJiawei Lin // cycle 0: virtual address: req.addr 6141f0e2dc7SJiawei Lin // cycle 1: physical address: s1_paddr 61503efd994Shappy-lx val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr 61603efd994Shappy-lx val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr 6171f0e2dc7SJiawei Lin val s1_disable_fast_wakeup = Input(Bool()) 61803efd994Shappy-lx // cycle 2: hit signal 61903efd994Shappy-lx val s2_hit = Input(Bool()) // hit signal for lsu, 620da3bf434SMaxpicca-Li val s2_first_hit = Input(Bool()) 621594c5198Ssfencevma val s2_bank_conflict = Input(Bool()) 62214a67055Ssfencevma val s2_wpu_pred_fail = Input(Bool()) 62314a67055Ssfencevma val s2_mq_nack = Input(Bool()) 62403efd994Shappy-lx 62503efd994Shappy-lx // debug 62603efd994Shappy-lx val debug_s1_hit_way = Input(UInt(nWays.W)) 62704665835SMaxpicca-Li val debug_s2_pred_way_num = Input(UInt(XLEN.W)) 62804665835SMaxpicca-Li val debug_s2_dm_way_num = Input(UInt(XLEN.W)) 62904665835SMaxpicca-Li val debug_s2_real_way_num = Input(UInt(XLEN.W)) 6301f0e2dc7SJiawei Lin} 6311f0e2dc7SJiawei Lin 6321f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle 6331f0e2dc7SJiawei Lin{ 6341f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheLineReq) 6351f0e2dc7SJiawei Lin val resp = Flipped(DecoupledIO(new DCacheLineResp)) 6361f0e2dc7SJiawei Lin} 6371f0e2dc7SJiawei Lin 638ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle { 639ad3ba452Szhanglinjuan // sbuffer will directly send request to dcache main pipe 640ad3ba452Szhanglinjuan val req = Flipped(Decoupled(new DCacheLineReq)) 641ad3ba452Szhanglinjuan 642ad3ba452Szhanglinjuan val main_pipe_hit_resp = ValidIO(new DCacheLineResp) 643ffd3154dSCharlieLiu //val refill_hit_resp = ValidIO(new DCacheLineResp) 644ad3ba452Szhanglinjuan 645ad3ba452Szhanglinjuan val replay_resp = ValidIO(new DCacheLineResp) 646ad3ba452Szhanglinjuan 647ffd3154dSCharlieLiu //def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp) 648ffd3154dSCharlieLiu def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp) 649ad3ba452Szhanglinjuan} 650ad3ba452Szhanglinjuan 651683c1411Shappy-lx// forward tilelink channel D's data to ldu 652683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle { 653683c1411Shappy-lx val valid = Bool() 654683c1411Shappy-lx val data = UInt(l1BusDataWidth.W) 655683c1411Shappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 656683c1411Shappy-lx val last = Bool() 657683c1411Shappy-lx 658683c1411Shappy-lx def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = { 659683c1411Shappy-lx valid := req_valid 660683c1411Shappy-lx data := req_data 661683c1411Shappy-lx mshrid := req_mshrid 662683c1411Shappy-lx last := req_last 663683c1411Shappy-lx } 664683c1411Shappy-lx 665683c1411Shappy-lx def dontCare() = { 666683c1411Shappy-lx valid := false.B 667683c1411Shappy-lx data := DontCare 668683c1411Shappy-lx mshrid := DontCare 669683c1411Shappy-lx last := DontCare 670683c1411Shappy-lx } 671683c1411Shappy-lx 672683c1411Shappy-lx def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = { 673683c1411Shappy-lx val all_match = req_valid && valid && 674683c1411Shappy-lx req_mshr_id === mshrid && 675683c1411Shappy-lx req_paddr(log2Up(refillBytes)) === last 676683c1411Shappy-lx val forward_D = RegInit(false.B) 677cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 678683c1411Shappy-lx 679683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 680683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 681683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 682683c1411Shappy-lx block_data(i) := data(64 * i + 63, 64 * i) 683683c1411Shappy-lx }) 684cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 685cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 686683c1411Shappy-lx 687683c1411Shappy-lx forward_D := all_match 688cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 6895adc4829SYanqin Li when (all_match) { 690683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 691683c1411Shappy-lx } 6925adc4829SYanqin Li } 693683c1411Shappy-lx 694683c1411Shappy-lx (forward_D, forwardData) 695683c1411Shappy-lx } 696683c1411Shappy-lx} 697683c1411Shappy-lx 698683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle { 699683c1411Shappy-lx val inflight = Bool() 700683c1411Shappy-lx val paddr = UInt(PAddrBits.W) 7019ebbb510Shappy-lx val raw_data = Vec(blockRows, UInt(rowBits.W)) 702683c1411Shappy-lx val firstbeat_valid = Bool() 703683c1411Shappy-lx val lastbeat_valid = Bool() 704683c1411Shappy-lx 705683c1411Shappy-lx def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = { 706683c1411Shappy-lx inflight := mshr_valid 707683c1411Shappy-lx paddr := mshr_paddr 708683c1411Shappy-lx raw_data := mshr_rawdata 709683c1411Shappy-lx firstbeat_valid := mshr_first_valid 710683c1411Shappy-lx lastbeat_valid := mshr_last_valid 711683c1411Shappy-lx } 712683c1411Shappy-lx 713683c1411Shappy-lx // check if we can forward from mshr or D channel 714683c1411Shappy-lx def check(req_valid : Bool, req_paddr : UInt) = { 7155adc4829SYanqin Li RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits)) // TODO: clock gate(1-bit) 716683c1411Shappy-lx } 717683c1411Shappy-lx 718683c1411Shappy-lx def forward(req_valid : Bool, req_paddr : UInt) = { 719683c1411Shappy-lx val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) || 720683c1411Shappy-lx (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid) 721683c1411Shappy-lx 722683c1411Shappy-lx val forward_mshr = RegInit(false.B) 723cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 724683c1411Shappy-lx 7259ebbb510Shappy-lx val block_idx = req_paddr(log2Up(refillBytes), 3) 7269ebbb510Shappy-lx val block_data = raw_data 7279ebbb510Shappy-lx 728cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 729cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 730683c1411Shappy-lx 731683c1411Shappy-lx forward_mshr := all_match 732cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 733683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 734683c1411Shappy-lx } 735683c1411Shappy-lx 736683c1411Shappy-lx (forward_mshr, forwardData) 737683c1411Shappy-lx } 738683c1411Shappy-lx} 739683c1411Shappy-lx 740683c1411Shappy-lx// forward mshr's data to ldu 741683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle { 742683c1411Shappy-lx // req 743683c1411Shappy-lx val valid = Input(Bool()) 744683c1411Shappy-lx val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W)) 745683c1411Shappy-lx val paddr = Input(UInt(PAddrBits.W)) 746683c1411Shappy-lx // resp 747683c1411Shappy-lx val forward_mshr = Output(Bool()) 748cdbff57cSHaoyuan Feng val forwardData = Output(Vec(VLEN/8, UInt(8.W))) 749683c1411Shappy-lx val forward_result_valid = Output(Bool()) 750683c1411Shappy-lx 751683c1411Shappy-lx def connect(sink: LduToMissqueueForwardIO) = { 752683c1411Shappy-lx sink.valid := valid 753683c1411Shappy-lx sink.mshrid := mshrid 754683c1411Shappy-lx sink.paddr := paddr 755683c1411Shappy-lx forward_mshr := sink.forward_mshr 756683c1411Shappy-lx forwardData := sink.forwardData 757683c1411Shappy-lx forward_result_valid := sink.forward_result_valid 758683c1411Shappy-lx } 759683c1411Shappy-lx 760683c1411Shappy-lx def forward() = { 761683c1411Shappy-lx (forward_result_valid, forward_mshr, forwardData) 762683c1411Shappy-lx } 763683c1411Shappy-lx} 764683c1411Shappy-lx 7650d32f713Shappy-lxclass StorePrefetchReq(implicit p: Parameters) extends DCacheBundle { 7660d32f713Shappy-lx val paddr = UInt(PAddrBits.W) 7670d32f713Shappy-lx val vaddr = UInt(VAddrBits.W) 7680d32f713Shappy-lx} 7690d32f713Shappy-lx 7701f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle { 77146ba64e8Ssfencevma val load = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load 77246ba64e8Ssfencevma val sta = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store 773692e2fafSHuijin Li //val lsq = ValidIO(new Refill) // refill to load queue, wake up load misses 7749444e131Ssfencevma val tl_d_channel = Output(new DcacheToLduForwardIO) 775ad3ba452Szhanglinjuan val store = new DCacheToSbufferIO // for sbuffer 7766786cfb7SWilliam Wang val atomics = Flipped(new AtomicWordIO) // atomics reqs 77767682d05SWilliam Wang val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check 778683c1411Shappy-lx val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO)) 779683c1411Shappy-lx val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO) 7801f0e2dc7SJiawei Lin} 7811f0e2dc7SJiawei Lin 78260ebee38STang Haojinclass DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle { 78360ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 78460ebee38STang Haojin val robHeadMissInDCache = Output(Bool()) 78560ebee38STang Haojin val robHeadOtherReplay = Input(Bool()) 78660ebee38STang Haojin} 78760ebee38STang Haojin 7881f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle { 789f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 790f1d78cf7SLinJiawei val l2_pf_store_only = Input(Bool()) 7911f0e2dc7SJiawei Lin val lsu = new DCacheToLsuIO 792e19f7967SWilliam Wang val csr = new L1CacheToCsrIO 7930184a80eSYanqin Li val error = ValidIO(new L1CacheErrorInfo) 7941f0e2dc7SJiawei Lin val mshrFull = Output(Bool()) 7950d32f713Shappy-lx val memSetPattenDetected = Output(Bool()) 7960d32f713Shappy-lx val lqEmpty = Input(Bool()) 7970d32f713Shappy-lx val pf_ctrl = Output(new PrefetchControlBundle) 7982fdb4d6aShappy-lx val force_write = Input(Bool()) 7996005a7e2Shappy-lx val sms_agt_evict_req = DecoupledIO(new AGTEvictReq) 80060ebee38STang Haojin val debugTopDown = new DCacheTopDownIO 8017cf78eb2Shappy-lx val debugRolling = Flipped(new RobDebugRollingIO) 802ffd3154dSCharlieLiu val l2_hint = Input(Valid(new L2ToL1Hint())) 803dc4fac13SCharlieLiu val cmoOpReq = Flipped(DecoupledIO(new CMOReq)) 804dc4fac13SCharlieLiu val cmoOpResp = DecoupledIO(new CMOResp) 8051f0e2dc7SJiawei Lin} 8061f0e2dc7SJiawei Lin 80708b0bc30Shappy-lxprivate object ArbiterCtrl { 80808b0bc30Shappy-lx def apply(request: Seq[Bool]): Seq[Bool] = request.length match { 80908b0bc30Shappy-lx case 0 => Seq() 81008b0bc30Shappy-lx case 1 => Seq(true.B) 81108b0bc30Shappy-lx case _ => true.B +: request.tail.init.scanLeft(request.head)(_ || _).map(!_) 81208b0bc30Shappy-lx } 81308b0bc30Shappy-lx} 81408b0bc30Shappy-lx 81508b0bc30Shappy-lxclass TreeArbiter[T <: MissReqWoStoreData](val gen: T, val n: Int) extends Module{ 81608b0bc30Shappy-lx val io = IO(new ArbiterIO(gen, n)) 81708b0bc30Shappy-lx 81808b0bc30Shappy-lx def selectTree(in: Vec[Valid[T]], sIdx: UInt): Tuple2[UInt, T] = { 81908b0bc30Shappy-lx if (in.length == 1) { 82008b0bc30Shappy-lx (sIdx, in(0).bits) 82108b0bc30Shappy-lx } else if (in.length == 2) { 82208b0bc30Shappy-lx ( 82308b0bc30Shappy-lx Mux(in(0).valid, sIdx, sIdx + 1.U), 82408b0bc30Shappy-lx Mux(in(0).valid, in(0).bits, in(1).bits) 82508b0bc30Shappy-lx ) 82608b0bc30Shappy-lx } else { 82708b0bc30Shappy-lx val half = in.length / 2 82808b0bc30Shappy-lx val leftValid = in.slice(0, half).map(_.valid).reduce(_ || _) 82908b0bc30Shappy-lx val (leftIdx, leftSel) = selectTree(VecInit(in.slice(0, half)), sIdx) 83008b0bc30Shappy-lx val (rightIdx, rightSel) = selectTree(VecInit(in.slice(half, in.length)), sIdx + half.U) 83108b0bc30Shappy-lx ( 83208b0bc30Shappy-lx Mux(leftValid, leftIdx, rightIdx), 83308b0bc30Shappy-lx Mux(leftValid, leftSel, rightSel) 83408b0bc30Shappy-lx ) 83508b0bc30Shappy-lx } 83608b0bc30Shappy-lx } 83708b0bc30Shappy-lx val ins = Wire(Vec(n, Valid(gen))) 83808b0bc30Shappy-lx for (i <- 0 until n) { 83908b0bc30Shappy-lx ins(i).valid := io.in(i).valid 84008b0bc30Shappy-lx ins(i).bits := io.in(i).bits 84108b0bc30Shappy-lx } 84208b0bc30Shappy-lx val (idx, sel) = selectTree(ins, 0.U) 84308b0bc30Shappy-lx // NOTE: io.chosen is very slow, dont use it 84408b0bc30Shappy-lx io.chosen := idx 84508b0bc30Shappy-lx io.out.bits := sel 84608b0bc30Shappy-lx 84708b0bc30Shappy-lx val grant = ArbiterCtrl(io.in.map(_.valid)) 84808b0bc30Shappy-lx for ((in, g) <- io.in.zip(grant)) 84908b0bc30Shappy-lx in.ready := g && io.out.ready 85008b0bc30Shappy-lx io.out.valid := !grant.last || io.in.last.valid 85108b0bc30Shappy-lx} 85208b0bc30Shappy-lx 85308b0bc30Shappy-lxclass DCacheMEQueryIOBundle(implicit p: Parameters) extends DCacheBundle 85408b0bc30Shappy-lx{ 85508b0bc30Shappy-lx val req = ValidIO(new MissReqWoStoreData) 85608b0bc30Shappy-lx val primary_ready = Input(Bool()) 85708b0bc30Shappy-lx val secondary_ready = Input(Bool()) 85808b0bc30Shappy-lx val secondary_reject = Input(Bool()) 85908b0bc30Shappy-lx} 86008b0bc30Shappy-lx 86108b0bc30Shappy-lxclass DCacheMQQueryIOBundle(implicit p: Parameters) extends DCacheBundle 86208b0bc30Shappy-lx{ 86308b0bc30Shappy-lx val req = ValidIO(new MissReq) 86408b0bc30Shappy-lx val ready = Input(Bool()) 86508b0bc30Shappy-lx} 86608b0bc30Shappy-lx 86708b0bc30Shappy-lxclass MissReadyGen(val n: Int)(implicit p: Parameters) extends XSModule { 86808b0bc30Shappy-lx val io = IO(new Bundle { 86908b0bc30Shappy-lx val in = Vec(n, Flipped(DecoupledIO(new MissReq))) 87008b0bc30Shappy-lx val queryMQ = Vec(n, new DCacheMQQueryIOBundle) 87108b0bc30Shappy-lx }) 87208b0bc30Shappy-lx 87308b0bc30Shappy-lx val mqReadyVec = io.queryMQ.map(_.ready) 87408b0bc30Shappy-lx 87508b0bc30Shappy-lx io.queryMQ.zipWithIndex.foreach{ 87608b0bc30Shappy-lx case (q, idx) => { 87708b0bc30Shappy-lx q.req.valid := io.in(idx).valid 87808b0bc30Shappy-lx q.req.bits := io.in(idx).bits 87908b0bc30Shappy-lx } 88008b0bc30Shappy-lx } 88108b0bc30Shappy-lx io.in.zipWithIndex.map { 88208b0bc30Shappy-lx case (r, idx) => { 88308b0bc30Shappy-lx if (idx == 0) { 88408b0bc30Shappy-lx r.ready := mqReadyVec(idx) 88508b0bc30Shappy-lx } else { 88608b0bc30Shappy-lx r.ready := mqReadyVec(idx) && !Cat(io.in.slice(0, idx).map(_.valid)).orR 88708b0bc30Shappy-lx } 88808b0bc30Shappy-lx } 88908b0bc30Shappy-lx } 89008b0bc30Shappy-lx 89108b0bc30Shappy-lx} 89208b0bc30Shappy-lx 8931f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters { 89495e60e55STang Haojin override def shouldBeInlined: Boolean = false 8951f0e2dc7SJiawei Lin 896ffc9de54Swakafa val reqFields: Seq[BundleFieldBase] = Seq( 897ffc9de54Swakafa PrefetchField(), 898ffc9de54Swakafa ReqSourceField(), 899ffc9de54Swakafa VaddrField(VAddrBits - blockOffBits), 900d2945707SHuijin Li // IsKeywordField() 901ffc9de54Swakafa ) ++ cacheParams.aliasBitsOpt.map(AliasField) 902d2945707SHuijin Li val echoFields: Seq[BundleFieldBase] = Seq( 903d2945707SHuijin Li IsKeywordField() 904d2945707SHuijin Li ) 905ffc9de54Swakafa 9061f0e2dc7SJiawei Lin val clientParameters = TLMasterPortParameters.v1( 9071f0e2dc7SJiawei Lin Seq(TLMasterParameters.v1( 9081f0e2dc7SJiawei Lin name = "dcache", 909ad3ba452Szhanglinjuan sourceId = IdRange(0, nEntries + 1), 9101f0e2dc7SJiawei Lin supportsProbe = TransferSizes(cfg.blockBytes) 9111f0e2dc7SJiawei Lin )), 912ffc9de54Swakafa requestFields = reqFields, 913ffc9de54Swakafa echoFields = echoFields 9141f0e2dc7SJiawei Lin ) 9151f0e2dc7SJiawei Lin 9161f0e2dc7SJiawei Lin val clientNode = TLClientNode(Seq(clientParameters)) 9171f0e2dc7SJiawei Lin 9181f0e2dc7SJiawei Lin lazy val module = new DCacheImp(this) 9191f0e2dc7SJiawei Lin} 9201f0e2dc7SJiawei Lin 9211f0e2dc7SJiawei Lin 9220d32f713Shappy-lxclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter { 9231f0e2dc7SJiawei Lin 9241f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 9251f0e2dc7SJiawei Lin 9261f0e2dc7SJiawei Lin val (bus, edge) = outer.clientNode.out.head 9271f0e2dc7SJiawei Lin require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match") 9281f0e2dc7SJiawei Lin 9291f0e2dc7SJiawei Lin println("DCache:") 9301f0e2dc7SJiawei Lin println(" DCacheSets: " + DCacheSets) 9313eeae490SMaxpicca-Li println(" DCacheSetDiv: " + DCacheSetDiv) 9321f0e2dc7SJiawei Lin println(" DCacheWays: " + DCacheWays) 9331f0e2dc7SJiawei Lin println(" DCacheBanks: " + DCacheBanks) 9341f0e2dc7SJiawei Lin println(" DCacheSRAMRowBits: " + DCacheSRAMRowBits) 9351f0e2dc7SJiawei Lin println(" DCacheWordOffset: " + DCacheWordOffset) 9361f0e2dc7SJiawei Lin println(" DCacheBankOffset: " + DCacheBankOffset) 9371f0e2dc7SJiawei Lin println(" DCacheSetOffset: " + DCacheSetOffset) 9381f0e2dc7SJiawei Lin println(" DCacheTagOffset: " + DCacheTagOffset) 9391f0e2dc7SJiawei Lin println(" DCacheAboveIndexOffset: " + DCacheAboveIndexOffset) 9400d32f713Shappy-lx println(" DcacheMaxPrefetchEntry: " + MaxPrefetchEntry) 94104665835SMaxpicca-Li println(" WPUEnable: " + dwpuParam.enWPU) 94204665835SMaxpicca-Li println(" WPUEnableCfPred: " + dwpuParam.enCfPred) 94304665835SMaxpicca-Li println(" WPUAlgorithm: " + dwpuParam.algoName) 944e3ed843cShappy-lx println(" HasCMO: " + HasCMO) 9451f0e2dc7SJiawei Lin 9460d32f713Shappy-lx // Enable L1 Store prefetch 9470d32f713Shappy-lx val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB 94846ba64e8Ssfencevma val MetaReadPort = 94946ba64e8Ssfencevma if (StorePrefetchL1Enabled) 95046ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 95146ba64e8Ssfencevma else 95246ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 95346ba64e8Ssfencevma val TagReadPort = 95446ba64e8Ssfencevma if (StorePrefetchL1Enabled) 95546ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 95646ba64e8Ssfencevma else 95746ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 9580d32f713Shappy-lx 9590d32f713Shappy-lx // Enable L1 Load prefetch 9600d32f713Shappy-lx val LoadPrefetchL1Enabled = true 9610d32f713Shappy-lx val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 9620d32f713Shappy-lx val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 9630d32f713Shappy-lx 9641f0e2dc7SJiawei Lin //---------------------------------------- 9651f0e2dc7SJiawei Lin // core data structures 96604665835SMaxpicca-Li val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray) 967ffd3154dSCharlieLiu val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 1)) 968ffd3154dSCharlieLiu val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 1)) 969ffd3154dSCharlieLiu val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 1 + LoadPipelineWidth)) // prefetch flag array 970ffd3154dSCharlieLiu val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 1)) 9710d32f713Shappy-lx val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort)) 9720d32f713Shappy-lx val prefetcherMonitor = Module(new PrefetcherMonitor) 9730d32f713Shappy-lx val fdpMonitor = Module(new FDPrefetcherMonitor) 9740d32f713Shappy-lx val bloomFilter = Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true)) 9750d32f713Shappy-lx val counterFilter = Module(new CounterFilter) 9761f0e2dc7SJiawei Lin bankedDataArray.dump() 9771f0e2dc7SJiawei Lin 9781f0e2dc7SJiawei Lin //---------------------------------------- 97908b0bc30Shappy-lx // miss queue 98008b0bc30Shappy-lx // missReqArb port: 98108b0bc30Shappy-lx // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 1 + 98208b0bc30Shappy-lx // hybrid * 1; disable: main pipe * 1 + load pipe * 2 + hybrid * 1 98308b0bc30Shappy-lx // higher priority is given to lower indices 98408b0bc30Shappy-lx val MissReqPortCount = if(StorePrefetchL1Enabled) 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt else 1 + backendParams.LduCnt + backendParams.HyuCnt 98508b0bc30Shappy-lx val MainPipeMissReqPort = 0 98608b0bc30Shappy-lx val HybridMissReqBase = MissReqPortCount - backendParams.HyuCnt 98708b0bc30Shappy-lx 98808b0bc30Shappy-lx //---------------------------------------- 9891f0e2dc7SJiawei Lin // core modules 99046ba64e8Ssfencevma val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))}) 99146ba64e8Ssfencevma val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))}) 9921f0e2dc7SJiawei Lin val mainPipe = Module(new MainPipe) 993ffd3154dSCharlieLiu // val refillPipe = Module(new RefillPipe) 99408b0bc30Shappy-lx val missQueue = Module(new MissQueue(edge, MissReqPortCount)) 9951f0e2dc7SJiawei Lin val probeQueue = Module(new ProbeQueue(edge)) 9961f0e2dc7SJiawei Lin val wb = Module(new WritebackQueue(edge)) 9971f0e2dc7SJiawei Lin 9980d32f713Shappy-lx missQueue.io.lqEmpty := io.lqEmpty 9995668a921SJiawei Lin missQueue.io.hartId := io.hartId 1000f1d78cf7SLinJiawei missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B) 100160ebee38STang Haojin missQueue.io.debugTopDown <> io.debugTopDown 1002ffd3154dSCharlieLiu missQueue.io.l2_hint <> RegNext(io.l2_hint) 1003ffd3154dSCharlieLiu missQueue.io.mainpipe_info := mainPipe.io.mainpipe_info 1004ffd3154dSCharlieLiu mainPipe.io.refill_info := missQueue.io.refill_info 10057ecd6591SCharlie Liu mainPipe.io.replace_block := missQueue.io.replace_block 1006ffd3154dSCharlieLiu mainPipe.io.sms_agt_evict_req <> io.sms_agt_evict_req 10070d32f713Shappy-lx io.memSetPattenDetected := missQueue.io.memSetPattenDetected 10085668a921SJiawei Lin 10099ef181f4SWilliam Wang val errors = ldu.map(_.io.error) ++ // load error 10109ef181f4SWilliam Wang Seq(mainPipe.io.error) // store / misc error 10110184a80eSYanqin Li val error_valid = errors.map(e => e.valid).reduce(_|_) 10120184a80eSYanqin Li io.error.bits <> RegEnable( 10130184a80eSYanqin Li Mux1H(errors.map(e => RegNext(e.valid) -> RegEnable(e.bits, e.valid))), 10140184a80eSYanqin Li RegNext(error_valid)) 10150184a80eSYanqin Li io.error.valid := RegNext(RegNext(error_valid, init = false.B), init = false.B) 1016dd95524eSzhanglinjuan 10171f0e2dc7SJiawei Lin //---------------------------------------- 10181f0e2dc7SJiawei Lin // meta array 101946ba64e8Ssfencevma val HybridLoadReadBase = LoadPipelineWidth - backendParams.HyuCnt 102046ba64e8Ssfencevma val HybridStoreReadBase = StorePipelineWidth - backendParams.HyuCnt 102146ba64e8Ssfencevma 102246ba64e8Ssfencevma val hybrid_meta_read_ports = Wire(Vec(backendParams.HyuCnt, DecoupledIO(new MetaReadReq))) 102346ba64e8Ssfencevma val hybrid_meta_resp_ports = Wire(Vec(backendParams.HyuCnt, ldu(0).io.meta_resp.cloneType)) 102446ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 102546ba64e8Ssfencevma val HybridLoadMetaReadPort = HybridLoadReadBase + i 102646ba64e8Ssfencevma val HybridStoreMetaReadPort = HybridStoreReadBase + i 102746ba64e8Ssfencevma 102846ba64e8Ssfencevma hybrid_meta_read_ports(i).valid := ldu(HybridLoadMetaReadPort).io.meta_read.valid || 102946ba64e8Ssfencevma (stu(HybridStoreMetaReadPort).io.meta_read.valid && StorePrefetchL1Enabled.B) 103046ba64e8Ssfencevma hybrid_meta_read_ports(i).bits := Mux(ldu(HybridLoadMetaReadPort).io.meta_read.valid, ldu(HybridLoadMetaReadPort).io.meta_read.bits, 103146ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.bits) 103246ba64e8Ssfencevma 103346ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready 103446ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready && StorePrefetchL1Enabled.B 103546ba64e8Ssfencevma 103646ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 103746ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 103846ba64e8Ssfencevma } 10393af6aa6eSWilliam Wang 10403af6aa6eSWilliam Wang // read / write coh meta 104146ba64e8Ssfencevma val meta_read_ports = ldu.map(_.io.meta_read).take(HybridLoadReadBase) ++ 10420d32f713Shappy-lx Seq(mainPipe.io.meta_read) ++ 104346ba64e8Ssfencevma stu.map(_.io.meta_read).take(HybridStoreReadBase) ++ hybrid_meta_read_ports 10440d32f713Shappy-lx 104546ba64e8Ssfencevma val meta_resp_ports = ldu.map(_.io.meta_resp).take(HybridLoadReadBase) ++ 10460d32f713Shappy-lx Seq(mainPipe.io.meta_resp) ++ 104746ba64e8Ssfencevma stu.map(_.io.meta_resp).take(HybridStoreReadBase) ++ hybrid_meta_resp_ports 10480d32f713Shappy-lx 1049ad3ba452Szhanglinjuan val meta_write_ports = Seq( 1050ffd3154dSCharlieLiu mainPipe.io.meta_write 1051ffd3154dSCharlieLiu // refillPipe.io.meta_write 1052ad3ba452Szhanglinjuan ) 10530d32f713Shappy-lx if(StorePrefetchL1Enabled) { 1054ad3ba452Szhanglinjuan meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p } 1055ad3ba452Szhanglinjuan meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r } 10560d32f713Shappy-lx } else { 105746ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 105846ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.read).foreach { case (p, r) => r <> p } 105946ba64e8Ssfencevma (meta_resp_ports.take(HybridLoadReadBase + 1) ++ 106046ba64e8Ssfencevma meta_resp_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.resp).foreach { case (p, r) => p := r } 10610d32f713Shappy-lx 106246ba64e8Ssfencevma meta_read_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p.ready := false.B } 106346ba64e8Ssfencevma meta_resp_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p := 0.U.asTypeOf(p) } 10640d32f713Shappy-lx } 1065ad3ba452Szhanglinjuan meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p } 10661f0e2dc7SJiawei Lin 10670d32f713Shappy-lx // read extra meta (exclude stu) 106846ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 106946ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(errorArray.io.read).foreach { case (p, r) => r <> p } 107046ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 107146ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p } 107246ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 107346ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(accessArray.io.read).foreach { case (p, r) => r <> p } 10745d9979bdSsfencevma val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp).take(HybridLoadReadBase) ++ 10755d9979bdSsfencevma Seq(mainPipe.io.extra_meta_resp) ++ 10765d9979bdSsfencevma ldu.map(_.io.extra_meta_resp).takeRight(backendParams.HyuCnt) 10773af6aa6eSWilliam Wang extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => { 10783af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).error := r(i) }) 10793af6aa6eSWilliam Wang }} 10803af6aa6eSWilliam Wang extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => { 10813af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).prefetch := r(i) }) 10823af6aa6eSWilliam Wang }} 10833af6aa6eSWilliam Wang extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => { 10843af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).access := r(i) }) 10853af6aa6eSWilliam Wang }} 10863af6aa6eSWilliam Wang 10870d32f713Shappy-lx if(LoadPrefetchL1Enabled) { 10880d32f713Shappy-lx // use last port to read prefetch and access flag 1089ffd3154dSCharlieLiu// prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 1090ffd3154dSCharlieLiu// prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 1091ffd3154dSCharlieLiu// prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 1092ffd3154dSCharlieLiu// 1093ffd3154dSCharlieLiu// accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 1094ffd3154dSCharlieLiu// accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 1095ffd3154dSCharlieLiu// accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 1096ffd3154dSCharlieLiu prefetchArray.io.read.last.valid := mainPipe.io.prefetch_flag_write.valid 1097ffd3154dSCharlieLiu prefetchArray.io.read.last.bits.idx := mainPipe.io.prefetch_flag_write.bits.idx 1098ffd3154dSCharlieLiu prefetchArray.io.read.last.bits.way_en := mainPipe.io.prefetch_flag_write.bits.way_en 10990d32f713Shappy-lx 1100ffd3154dSCharlieLiu accessArray.io.read.last.valid := mainPipe.io.prefetch_flag_write.valid 1101ffd3154dSCharlieLiu accessArray.io.read.last.bits.idx := mainPipe.io.prefetch_flag_write.bits.idx 1102ffd3154dSCharlieLiu accessArray.io.read.last.bits.way_en := mainPipe.io.prefetch_flag_write.bits.way_en 11030d32f713Shappy-lx 1104ffd3154dSCharlieLiu val extra_flag_valid = RegNext(mainPipe.io.prefetch_flag_write.valid) 1105ffd3154dSCharlieLiu val extra_flag_way_en = RegEnable(mainPipe.io.prefetch_flag_write.bits.way_en, mainPipe.io.prefetch_flag_write.valid) 11060d32f713Shappy-lx val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last) 11070d32f713Shappy-lx val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last) 11080d32f713Shappy-lx 11096070f1e9Shappy-lx prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isPrefetchRelated(extra_flag_prefetch) && extra_flag_access 11106070f1e9Shappy-lx prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isPrefetchRelated(extra_flag_prefetch) && !extra_flag_access 11110d32f713Shappy-lx } 11120d32f713Shappy-lx 11133af6aa6eSWilliam Wang // write extra meta 11143af6aa6eSWilliam Wang val error_flag_write_ports = Seq( 1115ffd3154dSCharlieLiu mainPipe.io.error_flag_write // error flag generated by corrupted store 1116ffd3154dSCharlieLiu // refillPipe.io.error_flag_write // corrupted signal from l2 11173af6aa6eSWilliam Wang ) 1118026615fcSWilliam Wang error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p } 1119026615fcSWilliam Wang 11200d32f713Shappy-lx val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq( 1121ffd3154dSCharlieLiu mainPipe.io.prefetch_flag_write // set prefetch_flag to false if coh is set to Nothing 1122ffd3154dSCharlieLiu // refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag 11233af6aa6eSWilliam Wang ) 11243af6aa6eSWilliam Wang prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p } 11253af6aa6eSWilliam Wang 112646ba64e8Ssfencevma // FIXME: add hybrid unit? 11270d32f713Shappy-lx val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en) 11280d32f713Shappy-lx XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag) 11290d32f713Shappy-lx 11303af6aa6eSWilliam Wang val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq( 1131ffd3154dSCharlieLiu mainPipe.io.access_flag_write 1132ffd3154dSCharlieLiu // refillPipe.io.access_flag_write 11333af6aa6eSWilliam Wang ) 11343af6aa6eSWilliam Wang access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p } 11353af6aa6eSWilliam Wang 1136ad3ba452Szhanglinjuan //---------------------------------------- 1137ad3ba452Szhanglinjuan // tag array 11380d32f713Shappy-lx if(StorePrefetchL1Enabled) { 113946ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + StorePipelineWidth - backendParams.HyuCnt + 1)) 11400d32f713Shappy-lx }else { 114146ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + 1)) 11420d32f713Shappy-lx } 1143ffd3154dSCharlieLiu // val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend 1144ffd3154dSCharlieLiu val tag_write_intend = mainPipe.io.tag_write_intend 114509ae47d2SWilliam Wang assert(!RegNext(!tag_write_intend && tagArray.io.write.valid)) 114646ba64e8Ssfencevma ldu.take(HybridLoadReadBase).zipWithIndex.foreach { 1147ad3ba452Szhanglinjuan case (ld, i) => 1148ad3ba452Szhanglinjuan tagArray.io.read(i) <> ld.io.tag_read 1149ad3ba452Szhanglinjuan ld.io.tag_resp := tagArray.io.resp(i) 115009ae47d2SWilliam Wang ld.io.tag_read.ready := !tag_write_intend 11511f0e2dc7SJiawei Lin } 11520d32f713Shappy-lx if(StorePrefetchL1Enabled) { 115346ba64e8Ssfencevma stu.take(HybridStoreReadBase).zipWithIndex.foreach { 11540d32f713Shappy-lx case (st, i) => 115546ba64e8Ssfencevma tagArray.io.read(HybridLoadReadBase + i) <> st.io.tag_read 115646ba64e8Ssfencevma st.io.tag_resp := tagArray.io.resp(HybridLoadReadBase + i) 11570d32f713Shappy-lx st.io.tag_read.ready := !tag_write_intend 11580d32f713Shappy-lx } 11590d32f713Shappy-lx }else { 11600d32f713Shappy-lx stu.foreach { 11610d32f713Shappy-lx case st => 11620d32f713Shappy-lx st.io.tag_read.ready := false.B 11630d32f713Shappy-lx st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp) 11640d32f713Shappy-lx } 11650d32f713Shappy-lx } 116646ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 116746ba64e8Ssfencevma val HybridLoadTagReadPort = HybridLoadReadBase + i 116846ba64e8Ssfencevma val HybridStoreTagReadPort = HybridStoreReadBase + i 116946ba64e8Ssfencevma val TagReadPort = 117046ba64e8Ssfencevma if (EnableStorePrefetchSPB) 117146ba64e8Ssfencevma HybridLoadReadBase + HybridStoreReadBase + i 117246ba64e8Ssfencevma else 117346ba64e8Ssfencevma HybridLoadReadBase + i 117446ba64e8Ssfencevma 117546ba64e8Ssfencevma // read tag 117646ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := false.B 117746ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := false.B 117846ba64e8Ssfencevma 117946ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 118046ba64e8Ssfencevma when (ldu(HybridLoadTagReadPort).io.tag_read.valid) { 118146ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 118246ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 118346ba64e8Ssfencevma } .otherwise { 118446ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> stu(HybridStoreTagReadPort).io.tag_read 118546ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := !tag_write_intend 118646ba64e8Ssfencevma } 118746ba64e8Ssfencevma } else { 118846ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 118946ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 119046ba64e8Ssfencevma } 119146ba64e8Ssfencevma 119246ba64e8Ssfencevma // tag resp 119346ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 119446ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 119546ba64e8Ssfencevma } 1196ad3ba452Szhanglinjuan tagArray.io.read.last <> mainPipe.io.tag_read 1197ad3ba452Szhanglinjuan mainPipe.io.tag_resp := tagArray.io.resp.last 1198ad3ba452Szhanglinjuan 119909ae47d2SWilliam Wang val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid)) 120009ae47d2SWilliam Wang XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle) 120109ae47d2SWilliam Wang 1202ffd3154dSCharlieLiu val tag_write_arb = Module(new Arbiter(new TagWriteReq, 1)) 1203ffd3154dSCharlieLiu // tag_write_arb.io.in(0) <> refillPipe.io.tag_write 1204ffd3154dSCharlieLiu tag_write_arb.io.in(0) <> mainPipe.io.tag_write 1205ad3ba452Szhanglinjuan tagArray.io.write <> tag_write_arb.io.out 12061f0e2dc7SJiawei Lin 120704665835SMaxpicca-Li ldu.map(m => { 120804665835SMaxpicca-Li m.io.vtag_update.valid := tagArray.io.write.valid 120904665835SMaxpicca-Li m.io.vtag_update.bits := tagArray.io.write.bits 121004665835SMaxpicca-Li }) 121104665835SMaxpicca-Li 12121f0e2dc7SJiawei Lin //---------------------------------------- 12131f0e2dc7SJiawei Lin // data array 1214d2b20d1aSTang Haojin mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid) 12151f0e2dc7SJiawei Lin 1216ffd3154dSCharlieLiu val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 1)) 1217ffd3154dSCharlieLiu // dataWriteArb.io.in(0) <> refillPipe.io.data_write 1218ffd3154dSCharlieLiu dataWriteArb.io.in(0) <> mainPipe.io.data_write 1219ad3ba452Szhanglinjuan 1220ad3ba452Szhanglinjuan bankedDataArray.io.write <> dataWriteArb.io.out 12211f0e2dc7SJiawei Lin 12226c7e5e86Szhanglinjuan for (bank <- 0 until DCacheBanks) { 1223ffd3154dSCharlieLiu val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 1)) 1224ffd3154dSCharlieLiu // dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid 1225ffd3154dSCharlieLiu // dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits 1226ffd3154dSCharlieLiu dataWriteArb_dup.io.in(0).valid := mainPipe.io.data_write_dup(bank).valid 1227ffd3154dSCharlieLiu dataWriteArb_dup.io.in(0).bits := mainPipe.io.data_write_dup(bank).bits 12286c7e5e86Szhanglinjuan 12296c7e5e86Szhanglinjuan bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out 12306c7e5e86Szhanglinjuan } 12316c7e5e86Szhanglinjuan 1232d2b20d1aSTang Haojin bankedDataArray.io.readline <> mainPipe.io.data_readline 12337a5caa97Szhanglinjuan bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend 12346786cfb7SWilliam Wang mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed 1235144422dcSMaxpicca-Li mainPipe.io.data_resp := bankedDataArray.io.readline_resp 12361f0e2dc7SJiawei Lin 12379ef181f4SWilliam Wang (0 until LoadPipelineWidth).map(i => { 12389ef181f4SWilliam Wang bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read 1239cdbff57cSHaoyuan Feng bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req 12406786cfb7SWilliam Wang bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed 12419ef181f4SWilliam Wang 1242d4564868Sweiding liu ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp(i) 1243144422dcSMaxpicca-Li 12449ef181f4SWilliam Wang ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i) 12459ef181f4SWilliam Wang }) 1246d2945707SHuijin Li val isKeyword = bus.d.bits.echo.lift(IsKeywordKey).getOrElse(false.B) 1247774f100aSWilliam Wang (0 until LoadPipelineWidth).map(i => { 1248683c1411Shappy-lx val (_, _, done, _) = edge.count(bus.d) 1249683c1411Shappy-lx when(bus.d.bits.opcode === TLMessages.GrantData) { 1250d2945707SHuijin Li io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, isKeyword ^ done) 1251d2945707SHuijin Li // io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source,done) 1252683c1411Shappy-lx }.otherwise { 1253683c1411Shappy-lx io.lsu.forward_D(i).dontCare() 1254683c1411Shappy-lx } 1255683c1411Shappy-lx }) 12569444e131Ssfencevma // tl D channel wakeup 12579444e131Ssfencevma val (_, _, done, _) = edge.count(bus.d) 12589444e131Ssfencevma when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) { 12599444e131Ssfencevma io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 12609444e131Ssfencevma } .otherwise { 12619444e131Ssfencevma io.lsu.tl_d_channel.dontCare() 12629444e131Ssfencevma } 12632fdb4d6aShappy-lx mainPipe.io.force_write <> io.force_write 1264683c1411Shappy-lx 126504665835SMaxpicca-Li /** dwpu */ 12664a0e27ecSYanqin Li if (dwpuParam.enWPU) { 126704665835SMaxpicca-Li val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth)) 126804665835SMaxpicca-Li for(i <- 0 until LoadPipelineWidth){ 126904665835SMaxpicca-Li dwpu.io.req(i) <> ldu(i).io.dwpu.req(0) 127004665835SMaxpicca-Li dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0) 127104665835SMaxpicca-Li dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0) 127204665835SMaxpicca-Li dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0) 127304665835SMaxpicca-Li } 127404665835SMaxpicca-Li dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid 127504665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr 127604665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en 12774a0e27ecSYanqin Li } else { 12784a0e27ecSYanqin Li for(i <- 0 until LoadPipelineWidth){ 12794a0e27ecSYanqin Li ldu(i).io.dwpu.req(0).ready := true.B 12804a0e27ecSYanqin Li ldu(i).io.dwpu.resp(0).valid := false.B 12814a0e27ecSYanqin Li ldu(i).io.dwpu.resp(0).bits := DontCare 12824a0e27ecSYanqin Li } 12834a0e27ecSYanqin Li } 128404665835SMaxpicca-Li 12851f0e2dc7SJiawei Lin //---------------------------------------- 12861f0e2dc7SJiawei Lin // load pipe 12871f0e2dc7SJiawei Lin // the s1 kill signal 12881f0e2dc7SJiawei Lin // only lsu uses this, replay never kills 12891f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { 12901f0e2dc7SJiawei Lin ldu(w).io.lsu <> io.lsu.load(w) 12911f0e2dc7SJiawei Lin 1292cdbff57cSHaoyuan Feng // TODO:when have load128Req 129300e6f2e2Sweiding liu ldu(w).io.load128Req := io.lsu.load(w).is128Req 1294cdbff57cSHaoyuan Feng 12951f0e2dc7SJiawei Lin // replay and nack not needed anymore 12961f0e2dc7SJiawei Lin // TODO: remove replay and nack 12971f0e2dc7SJiawei Lin ldu(w).io.nack := false.B 12981f0e2dc7SJiawei Lin 12991f0e2dc7SJiawei Lin ldu(w).io.disable_ld_fast_wakeup := 13007a5caa97Szhanglinjuan bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict 13011f0e2dc7SJiawei Lin } 13021f0e2dc7SJiawei Lin 13030d32f713Shappy-lx prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) 13040d32f713Shappy-lx prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _) 13050d32f713Shappy-lx prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch 13060d32f713Shappy-lx prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit)) 13070d32f713Shappy-lx io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl 13080d32f713Shappy-lx XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))) 13090d32f713Shappy-lx XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)) 13100d32f713Shappy-lx XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _)) 13110d32f713Shappy-lx XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _)) 13120d32f713Shappy-lx 1313da3bf434SMaxpicca-Li /** LoadMissDB: record load miss state */ 1314c686adcdSYinan Xu val hartId = p(XSCoreParamsKey).HartId 1315c686adcdSYinan Xu val isWriteLoadMissTable = Constantin.createRecord(s"isWriteLoadMissTable$hartId") 1316c686adcdSYinan Xu val isFirstHitWrite = Constantin.createRecord(s"isFirstHitWrite$hartId") 1317c686adcdSYinan Xu val tableName = s"LoadMissDB$hartId" 1318c686adcdSYinan Xu val siteName = s"DcacheWrapper$hartId" 1319da3bf434SMaxpicca-Li val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry) 1320da3bf434SMaxpicca-Li for( i <- 0 until LoadPipelineWidth){ 1321da3bf434SMaxpicca-Li val loadMissEntry = Wire(new LoadMissEntry) 1322da3bf434SMaxpicca-Li val loadMissWriteEn = 1323da3bf434SMaxpicca-Li (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) || 1324da3bf434SMaxpicca-Li (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR) 1325da3bf434SMaxpicca-Li loadMissEntry.timeCnt := GTimer() 1326da3bf434SMaxpicca-Li loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 1327da3bf434SMaxpicca-Li loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr 1328da3bf434SMaxpicca-Li loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 1329da3bf434SMaxpicca-Li loadMissEntry.missState := OHToUInt(Cat(Seq( 1330da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 1331da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 1332da3bf434SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 1333da3bf434SMaxpicca-Li ))) 1334da3bf434SMaxpicca-Li loadMissTable.log( 1335da3bf434SMaxpicca-Li data = loadMissEntry, 1336da3bf434SMaxpicca-Li en = isWriteLoadMissTable.orR && loadMissWriteEn, 1337da3bf434SMaxpicca-Li site = siteName, 1338da3bf434SMaxpicca-Li clock = clock, 1339da3bf434SMaxpicca-Li reset = reset 1340da3bf434SMaxpicca-Li ) 1341da3bf434SMaxpicca-Li } 1342da3bf434SMaxpicca-Li 1343c686adcdSYinan Xu val isWriteLoadAccessTable = Constantin.createRecord(s"isWriteLoadAccessTable$hartId") 1344c686adcdSYinan Xu val loadAccessTable = ChiselDB.createTable(s"LoadAccessDB$hartId", new LoadAccessEntry) 134504665835SMaxpicca-Li for (i <- 0 until LoadPipelineWidth) { 134604665835SMaxpicca-Li val loadAccessEntry = Wire(new LoadAccessEntry) 134704665835SMaxpicca-Li loadAccessEntry.timeCnt := GTimer() 134804665835SMaxpicca-Li loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 134904665835SMaxpicca-Li loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr 135004665835SMaxpicca-Li loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 135104665835SMaxpicca-Li loadAccessEntry.missState := OHToUInt(Cat(Seq( 135204665835SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 135304665835SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 135404665835SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 135504665835SMaxpicca-Li ))) 135604665835SMaxpicca-Li loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num 135704665835SMaxpicca-Li loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num 135804665835SMaxpicca-Li loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num 135904665835SMaxpicca-Li loadAccessTable.log( 136004665835SMaxpicca-Li data = loadAccessEntry, 136104665835SMaxpicca-Li en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid, 136204665835SMaxpicca-Li site = siteName + "_loadpipe" + i.toString, 136304665835SMaxpicca-Li clock = clock, 136404665835SMaxpicca-Li reset = reset 136504665835SMaxpicca-Li ) 136604665835SMaxpicca-Li } 136704665835SMaxpicca-Li 13681f0e2dc7SJiawei Lin //---------------------------------------- 13690d32f713Shappy-lx // Sta pipe 137046ba64e8Ssfencevma for (w <- 0 until StorePipelineWidth) { 13710d32f713Shappy-lx stu(w).io.lsu <> io.lsu.sta(w) 13720d32f713Shappy-lx } 13730d32f713Shappy-lx 13740d32f713Shappy-lx //---------------------------------------- 13751f0e2dc7SJiawei Lin // atomics 13761f0e2dc7SJiawei Lin // atomics not finished yet 13775adc4829SYanqin Li val atomic_resp_valid = mainPipe.io.atomic_resp.valid && mainPipe.io.atomic_resp.bits.isAMO 13785adc4829SYanqin Li io.lsu.atomics.resp.valid := RegNext(atomic_resp_valid) 13795adc4829SYanqin Li io.lsu.atomics.resp.bits := RegEnable(mainPipe.io.atomic_resp.bits, atomic_resp_valid) 138062cb71fbShappy-lx io.lsu.atomics.block_lr := mainPipe.io.block_lr 13811f0e2dc7SJiawei Lin 13821f0e2dc7SJiawei Lin // Request 138308b0bc30Shappy-lx val missReqArb = Module(new TreeArbiter(new MissReq, MissReqPortCount)) 138408b0bc30Shappy-lx // seperately generating miss queue enq ready for better timeing 138508b0bc30Shappy-lx val missReadyGen = Module(new MissReadyGen(MissReqPortCount)) 13861f0e2dc7SJiawei Lin 1387a98b054bSWilliam Wang missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 138808b0bc30Shappy-lx missReadyGen.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 138908b0bc30Shappy-lx for (w <- 0 until backendParams.LduCnt) { 139008b0bc30Shappy-lx missReqArb.io.in(w + 1) <> ldu(w).io.miss_req 139108b0bc30Shappy-lx missReadyGen.io.in(w + 1) <> ldu(w).io.miss_req 139208b0bc30Shappy-lx } 13931f0e2dc7SJiawei Lin 1394fa9ac9b6SWilliam Wang for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp } 1395fa9ac9b6SWilliam Wang mainPipe.io.miss_resp := missQueue.io.resp 1396683c1411Shappy-lx 13970d32f713Shappy-lx if(StorePrefetchL1Enabled) { 139808b0bc30Shappy-lx for (w <- 0 until backendParams.StaCnt) { 139908b0bc30Shappy-lx missReqArb.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req 140008b0bc30Shappy-lx missReadyGen.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req 140108b0bc30Shappy-lx } 14020d32f713Shappy-lx }else { 1403d7739d95Ssfencevma for (w <- 0 until backendParams.StaCnt) { stu(w).io.miss_req.ready := false.B } 14040d32f713Shappy-lx } 14050d32f713Shappy-lx 140646ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 140746ba64e8Ssfencevma val HybridLoadReqPort = HybridLoadReadBase + i 140846ba64e8Ssfencevma val HybridStoreReqPort = HybridStoreReadBase + i 140946ba64e8Ssfencevma val HybridMissReqPort = HybridMissReqBase + i 141046ba64e8Ssfencevma 141146ba64e8Ssfencevma ldu(HybridLoadReqPort).io.miss_req.ready := false.B 141246ba64e8Ssfencevma stu(HybridStoreReqPort).io.miss_req.ready := false.B 141346ba64e8Ssfencevma 141446ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 141546ba64e8Ssfencevma when (ldu(HybridLoadReqPort).io.miss_req.valid) { 141646ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 141708b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 141846ba64e8Ssfencevma } .otherwise { 141946ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req 142008b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req 142146ba64e8Ssfencevma } 142246ba64e8Ssfencevma } else { 142346ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 142408b0bc30Shappy-lx missReadyGen.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 142546ba64e8Ssfencevma } 142646ba64e8Ssfencevma } 142746ba64e8Ssfencevma 142808b0bc30Shappy-lx for(w <- 0 until LoadPipelineWidth) { 142908b0bc30Shappy-lx wb.io.miss_req_conflict_check(w) := ldu(w).io.wbq_conflict_check 143008b0bc30Shappy-lx ldu(w).io.wbq_block_miss_req := wb.io.block_miss_req(w) 143108b0bc30Shappy-lx } 143246ba64e8Ssfencevma 143308b0bc30Shappy-lx wb.io.miss_req_conflict_check(3) := mainPipe.io.wbq_conflict_check 143408b0bc30Shappy-lx mainPipe.io.wbq_block_miss_req := wb.io.block_miss_req(3) 14351f0e2dc7SJiawei Lin 143608b0bc30Shappy-lx wb.io.miss_req_conflict_check(4).valid := missReqArb.io.out.valid 143708b0bc30Shappy-lx wb.io.miss_req_conflict_check(4).bits := missReqArb.io.out.bits.addr 143808b0bc30Shappy-lx missQueue.io.wbq_block_miss_req := wb.io.block_miss_req(4) 143908b0bc30Shappy-lx 1440a98b054bSWilliam Wang missReqArb.io.out <> missQueue.io.req 144108b0bc30Shappy-lx missReadyGen.io.queryMQ <> missQueue.io.queryMQ 1442dc4fac13SCharlieLiu io.cmoOpReq <> missQueue.io.cmo_req 1443dc4fac13SCharlieLiu io.cmoOpResp <> missQueue.io.cmo_resp 14441f0e2dc7SJiawei Lin 1445e50f3145Ssfencevma for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel } 1446e50f3145Ssfencevma 14476008d57dShappy-lx XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U) 14486008d57dShappy-lx XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U) 14496b5c3d02Shappy-lx 14506b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U) 14516b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U) 14526b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U) 14536008d57dShappy-lx 1454683c1411Shappy-lx // forward missqueue 1455683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i))) 1456683c1411Shappy-lx 14571f0e2dc7SJiawei Lin // refill to load queue 1458692e2fafSHuijin Li // io.lsu.lsq <> missQueue.io.refill_to_ldq 14591f0e2dc7SJiawei Lin 14601f0e2dc7SJiawei Lin // tilelink stuff 14611f0e2dc7SJiawei Lin bus.a <> missQueue.io.mem_acquire 14621f0e2dc7SJiawei Lin bus.e <> missQueue.io.mem_finish 1463ad3ba452Szhanglinjuan missQueue.io.probe_addr := bus.b.bits.address 14647ecd6591SCharlie Liu missQueue.io.replace_addr := mainPipe.io.replace_addr 1465ad3ba452Szhanglinjuan 14665adc4829SYanqin Li missQueue.io.main_pipe_resp.valid := RegNext(mainPipe.io.atomic_resp.valid) 14675adc4829SYanqin Li missQueue.io.main_pipe_resp.bits := RegEnable(mainPipe.io.atomic_resp.bits, mainPipe.io.atomic_resp.valid) 14681f0e2dc7SJiawei Lin 14691f0e2dc7SJiawei Lin //---------------------------------------- 14701f0e2dc7SJiawei Lin // probe 14711f0e2dc7SJiawei Lin // probeQueue.io.mem_probe <> bus.b 14721f0e2dc7SJiawei Lin block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block) 1473ad3ba452Szhanglinjuan probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block 1474300ded30SWilliam Wang probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set 14751f0e2dc7SJiawei Lin 1476ffd3154dSCharlieLiu val refill_req = RegNext(missQueue.io.main_pipe_req.valid && ((missQueue.io.main_pipe_req.bits.isLoad) | (missQueue.io.main_pipe_req.bits.isStore))) 14771f0e2dc7SJiawei Lin //---------------------------------------- 14781f0e2dc7SJiawei Lin // mainPipe 1479ad3ba452Szhanglinjuan // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe, 1480ad3ba452Szhanglinjuan // block the req in main pipe 1481be007c1eSCharlieLiu probeQueue.io.pipe_req <> mainPipe.io.probe_req 1482be007c1eSCharlieLiu io.lsu.store.req <> mainPipe.io.store_req 14831f0e2dc7SJiawei Lin 14845adc4829SYanqin Li io.lsu.store.replay_resp.valid := RegNext(mainPipe.io.store_replay_resp.valid) 14855adc4829SYanqin Li io.lsu.store.replay_resp.bits := RegEnable(mainPipe.io.store_replay_resp.bits, mainPipe.io.store_replay_resp.valid) 1486ad3ba452Szhanglinjuan io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp 14871f0e2dc7SJiawei Lin 1488ffd3154dSCharlieLiu mainPipe.io.atomic_req <> io.lsu.atomics.req 14891f0e2dc7SJiawei Lin 1490d67c873fSzhanglinjuan mainPipe.io.invalid_resv_set := RegNext( 1491d67c873fSzhanglinjuan wb.io.req.fire && 1492d67c873fSzhanglinjuan wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits && 1493d67c873fSzhanglinjuan mainPipe.io.lrsc_locked_block.valid 1494d67c873fSzhanglinjuan ) 14951f0e2dc7SJiawei Lin 1496ad3ba452Szhanglinjuan //---------------------------------------- 1497b36dd5fdSWilliam Wang // replace (main pipe) 1498ad3ba452Szhanglinjuan val mpStatus = mainPipe.io.status 1499ffd3154dSCharlieLiu mainPipe.io.refill_req <> missQueue.io.main_pipe_req 15001f0e2dc7SJiawei Lin 1501ffd3154dSCharlieLiu mainPipe.io.data_write_ready_dup := VecInit(Seq.fill(nDupDataWriteReady)(true.B)) 1502ffd3154dSCharlieLiu mainPipe.io.tag_write_ready_dup := VecInit(Seq.fill(nDupDataWriteReady)(true.B)) 1503c3a5fe5fShappy-lx mainPipe.io.wb_ready_dup := wb.io.req_ready_dup 1504c3a5fe5fShappy-lx 15051f0e2dc7SJiawei Lin //---------------------------------------- 15061f0e2dc7SJiawei Lin // wb 15071f0e2dc7SJiawei Lin // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy 1508026615fcSWilliam Wang 1509578c21a4Szhanglinjuan wb.io.req <> mainPipe.io.wb 15101f0e2dc7SJiawei Lin bus.c <> wb.io.mem_release 1511ffd3154dSCharlieLiu // wb.io.release_wakeup := refillPipe.io.release_wakeup 1512ffd3154dSCharlieLiu // wb.io.release_update := mainPipe.io.release_update 1513ffd3154dSCharlieLiu //wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req 1514ffd3154dSCharlieLiu //wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp 1515ef3b5b96SWilliam Wang 1516935edac4STang Haojin io.lsu.release.valid := RegNext(wb.io.req.fire) 15175adc4829SYanqin Li io.lsu.release.bits.paddr := RegEnable(wb.io.req.bits.addr, wb.io.req.fire) 1518ef3b5b96SWilliam Wang // Note: RegNext() is required by: 1519ef3b5b96SWilliam Wang // * load queue released flag update logic 1520ef3b5b96SWilliam Wang // * load / load violation check logic 1521ef3b5b96SWilliam Wang // * and timing requirements 1522ef3b5b96SWilliam Wang // CHANGE IT WITH CARE 15231f0e2dc7SJiawei Lin 15241f0e2dc7SJiawei Lin // connect bus d 15251f0e2dc7SJiawei Lin missQueue.io.mem_grant.valid := false.B 15261f0e2dc7SJiawei Lin missQueue.io.mem_grant.bits := DontCare 15271f0e2dc7SJiawei Lin 15281f0e2dc7SJiawei Lin wb.io.mem_grant.valid := false.B 15291f0e2dc7SJiawei Lin wb.io.mem_grant.bits := DontCare 15301f0e2dc7SJiawei Lin 15311f0e2dc7SJiawei Lin // in L1DCache, we ony expect Grant[Data] and ReleaseAck 15321f0e2dc7SJiawei Lin bus.d.ready := false.B 1533dc4fac13SCharlieLiu when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.CBOAck) { 15341f0e2dc7SJiawei Lin missQueue.io.mem_grant <> bus.d 15351f0e2dc7SJiawei Lin } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) { 15361f0e2dc7SJiawei Lin wb.io.mem_grant <> bus.d 15371f0e2dc7SJiawei Lin } .otherwise { 1538935edac4STang Haojin assert (!bus.d.fire) 15391f0e2dc7SJiawei Lin } 15401f0e2dc7SJiawei Lin 15411f0e2dc7SJiawei Lin //---------------------------------------- 15420d32f713Shappy-lx // Feedback Direct Prefetch Monitor 15430d32f713Shappy-lx fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt 15440d32f713Shappy-lx fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch 15450d32f713Shappy-lx fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch 15460d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { 15470d32f713Shappy-lx if(w == 0) { 15480d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch 15490d32f713Shappy-lx }else { 15500d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch) 15510d32f713Shappy-lx } 15520d32f713Shappy-lx } 15530d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.cache_pollution(w) := ldu(w).io.prefetch_info.fdp.pollution } 15540d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.demand_miss(w) := ldu(w).io.prefetch_info.fdp.demand_miss } 15557cf78eb2Shappy-lx fdpMonitor.io.debugRolling := io.debugRolling 15560d32f713Shappy-lx 15570d32f713Shappy-lx //---------------------------------------- 15580d32f713Shappy-lx // Bloom Filter 1559ffd3154dSCharlieLiu // bloomFilter.io.set <> missQueue.io.bloom_filter_query.set 1560ffd3154dSCharlieLiu // bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr 1561ffd3154dSCharlieLiu bloomFilter.io.set <> mainPipe.io.bloom_filter_query.set 1562ffd3154dSCharlieLiu bloomFilter.io.clr <> mainPipe.io.bloom_filter_query.clr 15630d32f713Shappy-lx 15640d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query } 15650d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp } 15660d32f713Shappy-lx 15670d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq } 15680d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query } 15690d32f713Shappy-lx 15700d32f713Shappy-lx //---------------------------------------- 1571ad3ba452Szhanglinjuan // replacement algorithm 1572ad3ba452Szhanglinjuan val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets) 15730d32f713Shappy-lx val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way) 157404665835SMaxpicca-Li 157504665835SMaxpicca-Li if (dwpuParam.enCfPred) { 15764a0e27ecSYanqin Li val victimList = VictimList(nSets) 1577ad3ba452Szhanglinjuan replWayReqs.foreach { 1578ad3ba452Szhanglinjuan case req => 1579ad3ba452Szhanglinjuan req.way := DontCare 158004665835SMaxpicca-Li when(req.set.valid) { 158104665835SMaxpicca-Li when(victimList.whether_sa(req.set.bits)) { 158204665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 158304665835SMaxpicca-Li }.otherwise { 158404665835SMaxpicca-Li req.way := req.dmWay 158504665835SMaxpicca-Li } 158604665835SMaxpicca-Li } 158704665835SMaxpicca-Li } 158804665835SMaxpicca-Li } else { 158904665835SMaxpicca-Li replWayReqs.foreach { 159004665835SMaxpicca-Li case req => 159104665835SMaxpicca-Li req.way := DontCare 159204665835SMaxpicca-Li when(req.set.valid) { 159304665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 159404665835SMaxpicca-Li } 159504665835SMaxpicca-Li } 1596ad3ba452Szhanglinjuan } 1597ad3ba452Szhanglinjuan 1598ad3ba452Szhanglinjuan val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq( 159992816bbcSWilliam Wang mainPipe.io.replace_access 16000d32f713Shappy-lx ) ++ stu.map(_.io.replace_access) 1601ad3ba452Szhanglinjuan val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W)))) 1602ad3ba452Szhanglinjuan touchWays.zip(replAccessReqs).foreach { 1603ad3ba452Szhanglinjuan case (w, req) => 1604ad3ba452Szhanglinjuan w.valid := req.valid 1605ad3ba452Szhanglinjuan w.bits := req.bits.way 1606ad3ba452Szhanglinjuan } 1607ad3ba452Szhanglinjuan val touchSets = replAccessReqs.map(_.bits.set) 1608ad3ba452Szhanglinjuan replacer.access(touchSets, touchWays) 1609ad3ba452Szhanglinjuan 1610ad3ba452Szhanglinjuan //---------------------------------------- 16111f0e2dc7SJiawei Lin // assertions 16121f0e2dc7SJiawei Lin // dcache should only deal with DRAM addresses 161345def856STang Haojin import freechips.rocketchip.util._ 1614935edac4STang Haojin when (bus.a.fire) { 16154a2e3becSTang Haojin assert(PmemRanges.map(range => bus.a.bits.address.inRange(range._1.U, range._2.U)).reduce(_ || _)) 16161f0e2dc7SJiawei Lin } 1617935edac4STang Haojin when (bus.b.fire) { 16184a2e3becSTang Haojin assert(PmemRanges.map(range => bus.b.bits.address.inRange(range._1.U, range._2.U)).reduce(_ || _)) 16191f0e2dc7SJiawei Lin } 1620935edac4STang Haojin when (bus.c.fire) { 16214a2e3becSTang Haojin assert(PmemRanges.map(range => bus.c.bits.address.inRange(range._1.U, range._2.U)).reduce(_ || _)) 16221f0e2dc7SJiawei Lin } 16231f0e2dc7SJiawei Lin 16241f0e2dc7SJiawei Lin //---------------------------------------- 16251f0e2dc7SJiawei Lin // utility functions 16261f0e2dc7SJiawei Lin def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 16271f0e2dc7SJiawei Lin sink.valid := source.valid && !block_signal 16281f0e2dc7SJiawei Lin source.ready := sink.ready && !block_signal 16291f0e2dc7SJiawei Lin sink.bits := source.bits 16301f0e2dc7SJiawei Lin } 16311f0e2dc7SJiawei Lin 1632ffd3154dSCharlieLiu 16331f0e2dc7SJiawei Lin //---------------------------------------- 1634e19f7967SWilliam Wang // Customized csr cache op support 1635e19f7967SWilliam Wang val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE)) 1636e19f7967SWilliam Wang cacheOpDecoder.io.csr <> io.csr 1637c3a5fe5fShappy-lx bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1638c3a5fe5fShappy-lx // dup cacheOp_req_valid 1639779109e3Slixin bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1640c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1641779109e3Slixin bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1642c3a5fe5fShappy-lx 1643e19f7967SWilliam Wang tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1644c3a5fe5fShappy-lx // dup cacheOp_req_valid 1645779109e3Slixin tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1646c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1647779109e3Slixin tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1648e47fc57cSlixin 1649e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid || 1650e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid 1651e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 1652e19f7967SWilliam Wang bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits, 1653e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits, 1654e19f7967SWilliam Wang )) 1655026615fcSWilliam Wang cacheOpDecoder.io.error := io.error 165641b68474SWilliam Wang assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U)) 1657e19f7967SWilliam Wang 1658e19f7967SWilliam Wang //---------------------------------------- 16591f0e2dc7SJiawei Lin // performance counters 1660935edac4STang Haojin val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire)) 16611f0e2dc7SJiawei Lin XSPerfAccumulate("num_loads", num_loads) 16621f0e2dc7SJiawei Lin 16631f0e2dc7SJiawei Lin io.mshrFull := missQueue.io.full 1664ad3ba452Szhanglinjuan 1665ad3ba452Szhanglinjuan // performance counter 1666ffd3154dSCharlieLiu // val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType)) 1667ffd3154dSCharlieLiu // val st_access = Wire(ld_access.last.cloneType) 1668ffd3154dSCharlieLiu // ld_access.zip(ldu).foreach { 1669ffd3154dSCharlieLiu // case (a, u) => 16705adc4829SYanqin Li // a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill 16715adc4829SYanqin Li // a.bits.idx := RegEnable(get_idx(u.io.lsu.req.bits.vaddr), u.io.lsu.req.fire) 1672ffd3154dSCharlieLiu // a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache) 1673ffd3154dSCharlieLiu // } 16745adc4829SYanqin Li // st_access.valid := RegNext(mainPipe.io.store_req.fire) 16755adc4829SYanqin Li // st_access.bits.idx := RegEnable(get_idx(mainPipe.io.store_req.bits.vaddr), mainPipe.io.store_req.fire) 16765adc4829SYanqin Li // st_access.bits.tag := RegEnable(get_tag(mainPipe.io.store_req.bits.addr), mainPipe.io.store_req.fire) 1677ffd3154dSCharlieLiu // val access_info = ld_access.toSeq ++ Seq(st_access) 16785adc4829SYanqin Li // val early_replace = RegNext(missQueue.io.debug_early_replace) // TODO: clock gate 1679ffd3154dSCharlieLiu // val access_early_replace = access_info.map { 1680ffd3154dSCharlieLiu // case acc => 1681ffd3154dSCharlieLiu // Cat(early_replace.map { 1682ffd3154dSCharlieLiu // case r => 1683ffd3154dSCharlieLiu // acc.valid && r.valid && 1684ffd3154dSCharlieLiu // acc.bits.tag === r.bits.tag && 1685ffd3154dSCharlieLiu // acc.bits.idx === r.bits.idx 1686ffd3154dSCharlieLiu // }) 1687ffd3154dSCharlieLiu // } 1688ffd3154dSCharlieLiu // XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace))) 1689cd365d4cSrvcoresjw 16901ca0e4f3SYinan Xu val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents) 16911ca0e4f3SYinan Xu generatePerfEvent() 16921f0e2dc7SJiawei Lin} 16931f0e2dc7SJiawei Lin 16941f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule { 16951f0e2dc7SJiawei Lin val clock = IO(Input(Clock())) 16961f0e2dc7SJiawei Lin val enable = IO(Input(Bool())) 16971f0e2dc7SJiawei Lin val cmd = IO(Input(UInt(5.W))) 16981f0e2dc7SJiawei Lin val addr = IO(Input(UInt(64.W))) 16991f0e2dc7SJiawei Lin val wdata = IO(Input(UInt(64.W))) 17001f0e2dc7SJiawei Lin val mask = IO(Input(UInt(8.W))) 17011f0e2dc7SJiawei Lin val rdata = IO(Output(UInt(64.W))) 17021f0e2dc7SJiawei Lin} 17031f0e2dc7SJiawei Lin 17044f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 170595e60e55STang Haojin override def shouldBeInlined: Boolean = false 17061f0e2dc7SJiawei Lin 17074f94c0c6SJiawei Lin val useDcache = coreParams.dcacheParametersOpt.nonEmpty 17084f94c0c6SJiawei Lin val clientNode = if (useDcache) TLIdentityNode() else null 17094f94c0c6SJiawei Lin val dcache = if (useDcache) LazyModule(new DCache()) else null 17104f94c0c6SJiawei Lin if (useDcache) { 17111f0e2dc7SJiawei Lin clientNode := dcache.clientNode 17121f0e2dc7SJiawei Lin } 17131f0e2dc7SJiawei Lin 1714935edac4STang Haojin class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents { 17151f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 17161ca0e4f3SYinan Xu val perfEvents = if (!useDcache) { 17174f94c0c6SJiawei Lin // a fake dcache which uses dpi-c to access memory, only for debug usage! 17181f0e2dc7SJiawei Lin val fake_dcache = Module(new FakeDCache()) 17191f0e2dc7SJiawei Lin io <> fake_dcache.io 17201ca0e4f3SYinan Xu Seq() 17211f0e2dc7SJiawei Lin } 17221f0e2dc7SJiawei Lin else { 17231f0e2dc7SJiawei Lin io <> dcache.module.io 17241ca0e4f3SYinan Xu dcache.module.getPerfEvents 17251f0e2dc7SJiawei Lin } 17261ca0e4f3SYinan Xu generatePerfEvent() 17271f0e2dc7SJiawei Lin } 1728935edac4STang Haojin 1729935edac4STang Haojin lazy val module = new DCacheWrapperImp(this) 17301f0e2dc7SJiawei Lin}