xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision a469aa4bffd4a431fc88f2d72e11e7a5a90fdfea)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
275668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
281f0e2dc7SJiawei Linimport device.RAMHelper
295668a921SJiawei Linimport huancun.{AliasField, AliasKey, DirtyField, PreferCacheField, PrefetchField}
30b36dd5fdSWilliam Wangimport mem.{AddPipelineReg}
315668a921SJiawei Lin
32ad3ba452Szhanglinjuanimport scala.math.max
331f0e2dc7SJiawei Lin
341f0e2dc7SJiawei Lin// DCache specific parameters
351f0e2dc7SJiawei Lincase class DCacheParameters
361f0e2dc7SJiawei Lin(
371f0e2dc7SJiawei Lin  nSets: Int = 256,
381f0e2dc7SJiawei Lin  nWays: Int = 8,
391f0e2dc7SJiawei Lin  rowBits: Int = 128,
401f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
411f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
42300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
431f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
441f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
451f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
461f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
471f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
48fddcfe1fSwakafa  blockBytes: Int = 64,
49fddcfe1fSwakafa  alwaysReleaseData: Boolean = true
501f0e2dc7SJiawei Lin) extends L1CacheParameters {
511f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
521f0e2dc7SJiawei Lin  // cache alias will happen,
531f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
541f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
551f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
561f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
571f0e2dc7SJiawei Lin    PrefetchField(),
581f0e2dc7SJiawei Lin    PreferCacheField()
591f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
601f0e2dc7SJiawei Lin  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
611f0e2dc7SJiawei Lin
621f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
631f0e2dc7SJiawei Lin
641f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
651f0e2dc7SJiawei Lin}
661f0e2dc7SJiawei Lin
671f0e2dc7SJiawei Lin//           Physical Address
681f0e2dc7SJiawei Lin// --------------------------------------
691f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
701f0e2dc7SJiawei Lin// --------------------------------------
711f0e2dc7SJiawei Lin//                  |
721f0e2dc7SJiawei Lin//                  DCacheTagOffset
731f0e2dc7SJiawei Lin//
741f0e2dc7SJiawei Lin//           Virtual Address
751f0e2dc7SJiawei Lin// --------------------------------------
761f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
771f0e2dc7SJiawei Lin// --------------------------------------
781f0e2dc7SJiawei Lin//                |     |      |        |
79ca18a0b4SWilliam Wang//                |     |      |        0
801f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
811f0e2dc7SJiawei Lin//                |     DCacheSetOffset
821f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
831f0e2dc7SJiawei Lin
841f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
851f0e2dc7SJiawei Lin
861f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
871f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
881f0e2dc7SJiawei Lin  val cfg = cacheParams
891f0e2dc7SJiawei Lin
901f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
911f0e2dc7SJiawei Lin
921f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
931f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
941f0e2dc7SJiawei Lin
95e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
96e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
97e19f7967SWilliam Wang
981f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
991f0e2dc7SJiawei Lin
1001f0e2dc7SJiawei Lin  def nSourceType = 3
1011f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
1021f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1031f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1041f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
1053f4ec46fSCODE-JTZ  def SOFT_PREFETCH = 3
1061f0e2dc7SJiawei Lin
1071f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1081f0e2dc7SJiawei Lin  def reqIdWidth = 64
1091f0e2dc7SJiawei Lin
110300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
111300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
112300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
113300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
114300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
115ad3ba452Szhanglinjuan
1161f0e2dc7SJiawei Lin  // banked dcache support
1171f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1181f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
1191f0e2dc7SJiawei Lin  val DCacheBanks = 8
1201f0e2dc7SJiawei Lin  val DCacheSRAMRowBits = 64 // hardcoded
121ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
122ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
1231f0e2dc7SJiawei Lin
124ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
125ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
126ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1271f0e2dc7SJiawei Lin
1281f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1291f0e2dc7SJiawei Lin
1301f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
131ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
132ca18a0b4SWilliam Wang
133ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1341f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1351f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1361f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
137ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1381f0e2dc7SJiawei Lin  val DCacheIndexOffset = DCacheBankOffset
1391f0e2dc7SJiawei Lin
1401f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1411f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
1421f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
1431f0e2dc7SJiawei Lin  }
1441f0e2dc7SJiawei Lin
1451f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
1461f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
1471f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
1481f0e2dc7SJiawei Lin  }
1491f0e2dc7SJiawei Lin
1501f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
1511f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
1521f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
1531f0e2dc7SJiawei Lin  }
1541f0e2dc7SJiawei Lin
1551f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
1561f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
1571f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
1581f0e2dc7SJiawei Lin  }
1591f0e2dc7SJiawei Lin
160578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
161578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
162578c21a4Szhanglinjuan    out: DecoupledIO[T],
163578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
164578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
165578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
166578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
167578c21a4Szhanglinjuan      a <> req
168578c21a4Szhanglinjuan    }
169578c21a4Szhanglinjuan    out <> arb.io.out
170578c21a4Szhanglinjuan  }
171578c21a4Szhanglinjuan
172b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
173b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
174b36dd5fdSWilliam Wang    out: DecoupledIO[T],
175b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
176b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
177b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
178b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
179b36dd5fdSWilliam Wang      a <> req
180b36dd5fdSWilliam Wang    }
181b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
182b36dd5fdSWilliam Wang  }
183b36dd5fdSWilliam Wang
184578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
185578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
186578c21a4Szhanglinjuan    out: DecoupledIO[T],
187578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
188578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
189578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
190578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
191578c21a4Szhanglinjuan      a <> req
192578c21a4Szhanglinjuan    }
193578c21a4Szhanglinjuan    out <> arb.io.out
194578c21a4Szhanglinjuan  }
195578c21a4Szhanglinjuan
196ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
197ad3ba452Szhanglinjuan
1981f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
1991f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
2001f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
2011f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
2021f0e2dc7SJiawei Lin}
2031f0e2dc7SJiawei Lin
2041f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
2051f0e2dc7SJiawei Lin  with HasDCacheParameters
2061f0e2dc7SJiawei Lin
2071f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
2081f0e2dc7SJiawei Lin  with HasDCacheParameters
2091f0e2dc7SJiawei Lin
2101f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
2111f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
2121f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
2131f0e2dc7SJiawei Lin}
2141f0e2dc7SJiawei Lin
215ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
216ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
217ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
218ad3ba452Szhanglinjuan}
219ad3ba452Szhanglinjuan
2201f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
2211f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters)  extends DCacheBundle
2221f0e2dc7SJiawei Lin{
2231f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2241f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2251f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
2261f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
2271f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2283f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
2291f0e2dc7SJiawei Lin  def dump() = {
2301f0e2dc7SJiawei Lin    XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2311f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2321f0e2dc7SJiawei Lin  }
2331f0e2dc7SJiawei Lin}
2341f0e2dc7SJiawei Lin
2351f0e2dc7SJiawei Lin// memory request in word granularity(store)
2361f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
2371f0e2dc7SJiawei Lin{
2381f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2391f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
2401f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2411f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2421f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
2431f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2441f0e2dc7SJiawei Lin  def dump() = {
2451f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2461f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2471f0e2dc7SJiawei Lin  }
248ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
2491f0e2dc7SJiawei Lin}
2501f0e2dc7SJiawei Lin
2511f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
2521f0e2dc7SJiawei Lin  val vaddr = UInt(VAddrBits.W)
253ca18a0b4SWilliam Wang  val wline = Bool()
2541f0e2dc7SJiawei Lin}
2551f0e2dc7SJiawei Lin
2561f0e2dc7SJiawei Linclass DCacheWordResp(implicit p: Parameters) extends DCacheBundle
2571f0e2dc7SJiawei Lin{
2581f0e2dc7SJiawei Lin  val data         = UInt(DataBits.W)
259026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
260026615fcSWilliam Wang
2611f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2621f0e2dc7SJiawei Lin  val miss   = Bool()
263026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
2641f0e2dc7SJiawei Lin  val replay = Bool()
265026615fcSWilliam Wang  // data has been corrupted
266*a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
267*a469aa4bSWilliam Wang  val error = Bool() // all kinds of errors, include tag error
2681f0e2dc7SJiawei Lin  def dump() = {
2691f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
2701f0e2dc7SJiawei Lin      data, id, miss, replay)
2711f0e2dc7SJiawei Lin  }
2721f0e2dc7SJiawei Lin}
2731f0e2dc7SJiawei Lin
2741f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
2751f0e2dc7SJiawei Lin{
2761f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2771f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2781f0e2dc7SJiawei Lin  val miss   = Bool()
2791f0e2dc7SJiawei Lin  // cache req nacked, replay it later
2801f0e2dc7SJiawei Lin  val replay = Bool()
2811f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2821f0e2dc7SJiawei Lin  def dump() = {
2831f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
2841f0e2dc7SJiawei Lin      data, id, miss, replay)
2851f0e2dc7SJiawei Lin  }
2861f0e2dc7SJiawei Lin}
2871f0e2dc7SJiawei Lin
2881f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
2891f0e2dc7SJiawei Lin{
2901f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2911f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
292026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
2931f0e2dc7SJiawei Lin  // for debug usage
2941f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
2951f0e2dc7SJiawei Lin  val hasdata = Bool()
2961f0e2dc7SJiawei Lin  val refill_done = Bool()
2971f0e2dc7SJiawei Lin  def dump() = {
2981f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
2991f0e2dc7SJiawei Lin  }
3001f0e2dc7SJiawei Lin}
3011f0e2dc7SJiawei Lin
30267682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
30367682d05SWilliam Wang{
30467682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
30567682d05SWilliam Wang  def dump() = {
30667682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
30767682d05SWilliam Wang  }
30867682d05SWilliam Wang}
30967682d05SWilliam Wang
3101f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
3111f0e2dc7SJiawei Lin{
3121f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
3131f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
3141f0e2dc7SJiawei Lin}
3151f0e2dc7SJiawei Lin
3161f0e2dc7SJiawei Linclass DCacheWordIOWithVaddr(implicit p: Parameters) extends DCacheBundle
3171f0e2dc7SJiawei Lin{
3181f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReqWithVaddr)
3191f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
3201f0e2dc7SJiawei Lin}
3211f0e2dc7SJiawei Lin
3221f0e2dc7SJiawei Lin// used by load unit
3231f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
3241f0e2dc7SJiawei Lin{
3251f0e2dc7SJiawei Lin  // kill previous cycle's req
3261f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
327b6982e83SLemover  val s2_kill  = Output(Bool())
3281f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
3291f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
3301f0e2dc7SJiawei Lin  val s1_paddr = Output(UInt(PAddrBits.W))
3311f0e2dc7SJiawei Lin  val s1_hit_way = Input(UInt(nWays.W))
3321f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
333d87b76aaSWilliam Wang  val s1_bank_conflict = Input(Bool())
3341f0e2dc7SJiawei Lin}
3351f0e2dc7SJiawei Lin
3361f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
3371f0e2dc7SJiawei Lin{
3381f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
3391f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
3401f0e2dc7SJiawei Lin}
3411f0e2dc7SJiawei Lin
342ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
343ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
344ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
345ad3ba452Szhanglinjuan
346ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
347ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
348ad3ba452Szhanglinjuan
349ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
350ad3ba452Szhanglinjuan
351ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
352ad3ba452Szhanglinjuan}
353ad3ba452Szhanglinjuan
3541f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
3551f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
3561f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
357ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
3581f0e2dc7SJiawei Lin  val atomics  = Flipped(new DCacheWordIOWithVaddr)  // atomics reqs
35967682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
3601f0e2dc7SJiawei Lin}
3611f0e2dc7SJiawei Lin
3621f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
3635668a921SJiawei Lin  val hartId = Input(UInt(8.W))
3641f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
365e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
3661f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
3671f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
3681f0e2dc7SJiawei Lin}
3691f0e2dc7SJiawei Lin
3701f0e2dc7SJiawei Lin
3711f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
3721f0e2dc7SJiawei Lin
3731f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
3741f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
3751f0e2dc7SJiawei Lin      name = "dcache",
376ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
3771f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
3781f0e2dc7SJiawei Lin    )),
3791f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
3801f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
3811f0e2dc7SJiawei Lin  )
3821f0e2dc7SJiawei Lin
3831f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
3841f0e2dc7SJiawei Lin
3851f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
3861f0e2dc7SJiawei Lin}
3871f0e2dc7SJiawei Lin
3881f0e2dc7SJiawei Lin
3891ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents {
3901f0e2dc7SJiawei Lin
3911f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
3921f0e2dc7SJiawei Lin
3931f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
3941f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
3951f0e2dc7SJiawei Lin
3961f0e2dc7SJiawei Lin  println("DCache:")
3971f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
3981f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
3991f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
4001f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
4011f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
4021f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
4031f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
4041f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
4051f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
4061f0e2dc7SJiawei Lin
4071f0e2dc7SJiawei Lin  //----------------------------------------
4081f0e2dc7SJiawei Lin  // core data structures
4091f0e2dc7SJiawei Lin  val bankedDataArray = Module(new BankedDataArray)
410578c21a4Szhanglinjuan  val metaArray = Module(new AsynchronousMetaArray(readPorts = 3, writePorts = 2))
411026615fcSWilliam Wang  val errorArray = Module(new ErrorArray(readPorts = 3, writePorts = 2)) // TODO: add it to meta array
412ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
4131f0e2dc7SJiawei Lin  bankedDataArray.dump()
4141f0e2dc7SJiawei Lin
4151f0e2dc7SJiawei Lin  //----------------------------------------
4161f0e2dc7SJiawei Lin  // core modules
4171f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
4181f0e2dc7SJiawei Lin  val atomicsReplayUnit = Module(new AtomicsReplayEntry)
4191f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
420ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
4211f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
4221f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
4231f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
4241f0e2dc7SJiawei Lin
4255668a921SJiawei Lin  missQueue.io.hartId := io.hartId
4265668a921SJiawei Lin
4279ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
4289ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
4299ef181f4SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => e.valid -> e)))
430dd95524eSzhanglinjuan
4311f0e2dc7SJiawei Lin  //----------------------------------------
4321f0e2dc7SJiawei Lin  // meta array
433ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
434026615fcSWilliam Wang    Seq(mainPipe.io.meta_read)
435ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
436026615fcSWilliam Wang    Seq(mainPipe.io.meta_resp)
437ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
438ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
439026615fcSWilliam Wang    refillPipe.io.meta_write
440ad3ba452Szhanglinjuan  )
441ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
442ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
443ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
4441f0e2dc7SJiawei Lin
445026615fcSWilliam Wang  val error_flag_resp_ports = ldu.map(_.io.error_flag_resp) ++
446026615fcSWilliam Wang    Seq(mainPipe.io.error_flag_resp)
447026615fcSWilliam Wang  val error_flag_write_ports = Seq(
448026615fcSWilliam Wang    mainPipe.io.error_flag_write,
449026615fcSWilliam Wang    refillPipe.io.error_flag_write
450026615fcSWilliam Wang  )
451026615fcSWilliam Wang  meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p }
452026615fcSWilliam Wang  error_flag_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => p := r }
453026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
454026615fcSWilliam Wang
455ad3ba452Szhanglinjuan  //----------------------------------------
456ad3ba452Szhanglinjuan  // tag array
457ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
458ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
459ad3ba452Szhanglinjuan    case (ld, i) =>
460ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
461ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
4621f0e2dc7SJiawei Lin  }
463ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
464ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
465ad3ba452Szhanglinjuan
466ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
467ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
468ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
469ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
4701f0e2dc7SJiawei Lin
4711f0e2dc7SJiawei Lin  //----------------------------------------
4721f0e2dc7SJiawei Lin  // data array
4731f0e2dc7SJiawei Lin
474ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
475ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
476ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
477ad3ba452Szhanglinjuan
478ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
4791f0e2dc7SJiawei Lin
4809ef181f4SWilliam Wang  bankedDataArray.io.readline <> mainPipe.io.data_read
4819ef181f4SWilliam Wang  mainPipe.io.readline_error := bankedDataArray.io.readline_error
482ad3ba452Szhanglinjuan  mainPipe.io.data_resp := bankedDataArray.io.resp
4831f0e2dc7SJiawei Lin
4849ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
4859ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
4869ef181f4SWilliam Wang    bankedDataArray.io.read_error(i) <> ldu(i).io.read_error
4879ef181f4SWilliam Wang
4889ef181f4SWilliam Wang    ldu(i).io.banked_data_resp := bankedDataArray.io.resp
4899ef181f4SWilliam Wang
4909ef181f4SWilliam Wang    ldu(i).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(i)
4919ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
4929ef181f4SWilliam Wang  })
4931f0e2dc7SJiawei Lin
4941f0e2dc7SJiawei Lin  //----------------------------------------
4951f0e2dc7SJiawei Lin  // load pipe
4961f0e2dc7SJiawei Lin  // the s1 kill signal
4971f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
4981f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
4991f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
5001f0e2dc7SJiawei Lin
5011f0e2dc7SJiawei Lin    // replay and nack not needed anymore
5021f0e2dc7SJiawei Lin    // TODO: remove replay and nack
5031f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
5041f0e2dc7SJiawei Lin
5051f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
5061f0e2dc7SJiawei Lin      bankedDataArray.io.bank_conflict_fast(w) // load pipe fast wake up should be disabled when bank conflict
5071f0e2dc7SJiawei Lin  }
5081f0e2dc7SJiawei Lin
5091f0e2dc7SJiawei Lin  //----------------------------------------
5101f0e2dc7SJiawei Lin  // atomics
5111f0e2dc7SJiawei Lin  // atomics not finished yet
5121f0e2dc7SJiawei Lin  io.lsu.atomics <> atomicsReplayUnit.io.lsu
513a98b054bSWilliam Wang  atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
514b899def8SWilliam Wang  atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
5151f0e2dc7SJiawei Lin
5161f0e2dc7SJiawei Lin  //----------------------------------------
5171f0e2dc7SJiawei Lin  // miss queue
5181f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
5191f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
5201f0e2dc7SJiawei Lin
5211f0e2dc7SJiawei Lin  // Request
522300ded30SWilliam Wang  val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount))
5231f0e2dc7SJiawei Lin
524a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
5251f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
5261f0e2dc7SJiawei Lin
5271f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
5281f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
5291f0e2dc7SJiawei Lin
530a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
531a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
532a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
533a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
534a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
535a98b054bSWilliam Wang  }
5361f0e2dc7SJiawei Lin
5371f0e2dc7SJiawei Lin  // refill to load queue
538ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
5391f0e2dc7SJiawei Lin
5401f0e2dc7SJiawei Lin  // tilelink stuff
5411f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
5421f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
543ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
544ad3ba452Szhanglinjuan
545a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
5461f0e2dc7SJiawei Lin
5471f0e2dc7SJiawei Lin  //----------------------------------------
5481f0e2dc7SJiawei Lin  // probe
5491f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
5501f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
551ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
552300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
5531f0e2dc7SJiawei Lin
5541f0e2dc7SJiawei Lin  //----------------------------------------
5551f0e2dc7SJiawei Lin  // mainPipe
556ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
557ad3ba452Szhanglinjuan  // block the req in main pipe
558b36dd5fdSWilliam Wang  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, refillPipe.io.req.valid)
559b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
5601f0e2dc7SJiawei Lin
561a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
562ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
5631f0e2dc7SJiawei Lin
56469790076Szhanglinjuan  arbiter_with_pipereg(
56569790076Szhanglinjuan    in = Seq(missQueue.io.main_pipe_req, atomicsReplayUnit.io.pipe_req),
56669790076Szhanglinjuan    out = mainPipe.io.atomic_req,
56769790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
56869790076Szhanglinjuan  )
5691f0e2dc7SJiawei Lin
570a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
5711f0e2dc7SJiawei Lin
572ad3ba452Szhanglinjuan  //----------------------------------------
573b36dd5fdSWilliam Wang  // replace (main pipe)
574ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
575578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
576578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
5771f0e2dc7SJiawei Lin
578ad3ba452Szhanglinjuan  //----------------------------------------
579ad3ba452Szhanglinjuan  // refill pipe
58063540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
58163540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
582ad3ba452Szhanglinjuan      s.valid &&
583ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
584ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
585ad3ba452Szhanglinjuan    )).orR
586ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
58754e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
588a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
5891f0e2dc7SJiawei Lin
5901f0e2dc7SJiawei Lin  //----------------------------------------
5911f0e2dc7SJiawei Lin  // wb
5921f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
593026615fcSWilliam Wang
594578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
5951f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
596ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
597ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
598ef3b5b96SWilliam Wang
599ef3b5b96SWilliam Wang  io.lsu.release.valid := RegNext(wb.io.req.fire())
600ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
601ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
602ef3b5b96SWilliam Wang  // * load queue released flag update logic
603ef3b5b96SWilliam Wang  // * load / load violation check logic
604ef3b5b96SWilliam Wang  // * and timing requirements
605ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
6061f0e2dc7SJiawei Lin
6071f0e2dc7SJiawei Lin  // connect bus d
6081f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
6091f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
6101f0e2dc7SJiawei Lin
6111f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
6121f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
6131f0e2dc7SJiawei Lin
6141f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
6151f0e2dc7SJiawei Lin  bus.d.ready := false.B
6161f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
6171f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
6181f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
6191f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
6201f0e2dc7SJiawei Lin  } .otherwise {
6211f0e2dc7SJiawei Lin    assert (!bus.d.fire())
6221f0e2dc7SJiawei Lin  }
6231f0e2dc7SJiawei Lin
6241f0e2dc7SJiawei Lin  //----------------------------------------
625ad3ba452Szhanglinjuan  // replacement algorithm
626ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
627ad3ba452Szhanglinjuan
628ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
629ad3ba452Szhanglinjuan  replWayReqs.foreach{
630ad3ba452Szhanglinjuan    case req =>
631ad3ba452Szhanglinjuan      req.way := DontCare
632ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
633ad3ba452Szhanglinjuan  }
634ad3ba452Szhanglinjuan
635ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
636ad3ba452Szhanglinjuan    mainPipe.io.replace_access,
637ad3ba452Szhanglinjuan    refillPipe.io.replace_access
638ad3ba452Szhanglinjuan  )
639ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
640ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
641ad3ba452Szhanglinjuan    case (w, req) =>
642ad3ba452Szhanglinjuan      w.valid := req.valid
643ad3ba452Szhanglinjuan      w.bits := req.bits.way
644ad3ba452Szhanglinjuan  }
645ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
646ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
647ad3ba452Szhanglinjuan
648ad3ba452Szhanglinjuan  //----------------------------------------
6491f0e2dc7SJiawei Lin  // assertions
6501f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
6511f0e2dc7SJiawei Lin  when (bus.a.fire()) {
6521f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
6531f0e2dc7SJiawei Lin  }
6541f0e2dc7SJiawei Lin  when (bus.b.fire()) {
6551f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
6561f0e2dc7SJiawei Lin  }
6571f0e2dc7SJiawei Lin  when (bus.c.fire()) {
6581f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
6591f0e2dc7SJiawei Lin  }
6601f0e2dc7SJiawei Lin
6611f0e2dc7SJiawei Lin  //----------------------------------------
6621f0e2dc7SJiawei Lin  // utility functions
6631f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
6641f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
6651f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
6661f0e2dc7SJiawei Lin    sink.bits    := source.bits
6671f0e2dc7SJiawei Lin  }
6681f0e2dc7SJiawei Lin
6691f0e2dc7SJiawei Lin  //----------------------------------------
670e19f7967SWilliam Wang  // Customized csr cache op support
671e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
672e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
673e19f7967SWilliam Wang  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
674e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
675e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
676e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
677e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
678e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
679e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
680e19f7967SWilliam Wang  ))
681026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
68241b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
683e19f7967SWilliam Wang
684e19f7967SWilliam Wang  //----------------------------------------
6851f0e2dc7SJiawei Lin  // performance counters
6861f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
6871f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
6881f0e2dc7SJiawei Lin
6891f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
690ad3ba452Szhanglinjuan
691ad3ba452Szhanglinjuan  // performance counter
692ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
693ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
694ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
695ad3ba452Szhanglinjuan    case (a, u) =>
696ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
697ad3ba452Szhanglinjuan      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr))
698ad3ba452Szhanglinjuan      a.bits.tag := get_tag(u.io.lsu.s1_paddr)
699ad3ba452Szhanglinjuan  }
700ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
701ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
702ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
703ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
704ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
705ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
706ad3ba452Szhanglinjuan    case acc =>
707ad3ba452Szhanglinjuan      Cat(early_replace.map {
708ad3ba452Szhanglinjuan        case r =>
709ad3ba452Szhanglinjuan          acc.valid && r.valid &&
710ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
711ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
712ad3ba452Szhanglinjuan      })
713ad3ba452Szhanglinjuan  }
714ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
715cd365d4cSrvcoresjw
7161ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
7171ca0e4f3SYinan Xu  generatePerfEvent()
7181f0e2dc7SJiawei Lin}
7191f0e2dc7SJiawei Lin
7201f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
7211f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
7221f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
7231f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
7241f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
7251f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
7261f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
7271f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
7281f0e2dc7SJiawei Lin}
7291f0e2dc7SJiawei Lin
7304f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
7311f0e2dc7SJiawei Lin
7324f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
7334f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
7344f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
7354f94c0c6SJiawei Lin  if (useDcache) {
7361f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
7371f0e2dc7SJiawei Lin  }
7381f0e2dc7SJiawei Lin
7391ca0e4f3SYinan Xu  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
7401f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
7411ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
7424f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
7431f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
7441f0e2dc7SJiawei Lin      io <> fake_dcache.io
7451ca0e4f3SYinan Xu      Seq()
7461f0e2dc7SJiawei Lin    }
7471f0e2dc7SJiawei Lin    else {
7481f0e2dc7SJiawei Lin      io <> dcache.module.io
7491ca0e4f3SYinan Xu      dcache.module.getPerfEvents
7501f0e2dc7SJiawei Lin    }
7511ca0e4f3SYinan Xu    generatePerfEvent()
7521f0e2dc7SJiawei Lin  }
7531f0e2dc7SJiawei Lin}
754