xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 9ae95eda49bc8b88c6618e645cc447551f840434)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chisel3._
201f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
211f0e2dc7SJiawei Linimport chisel3.util._
227f37d55fSTang Haojinimport coupledL2.VaddrField
231f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
241f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
257f37d55fSTang Haojinimport freechips.rocketchip.util.BundleFieldBase
267f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField}
277f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters
287f37d55fSTang Haojinimport utility._
297f37d55fSTang Haojinimport utils._
307f37d55fSTang Haojinimport xiangshan._
31*9ae95edaSAnzoooooimport xiangshan.backend.Bundles.DynInst
327f37d55fSTang Haojinimport xiangshan.backend.rob.RobDebugRollingIO
3304665835SMaxpicca-Liimport xiangshan.cache.wpu._
347f37d55fSTang Haojinimport xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter}
350d32f713Shappy-lximport xiangshan.mem.prefetch._
365668a921SJiawei Lin
371f0e2dc7SJiawei Lin// DCache specific parameters
381f0e2dc7SJiawei Lincase class DCacheParameters
391f0e2dc7SJiawei Lin(
401f0e2dc7SJiawei Lin  nSets: Int = 256,
411f0e2dc7SJiawei Lin  nWays: Int = 8,
42af22dd7cSWilliam Wang  rowBits: Int = 64,
431f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
441f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
45300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
46fa9ac9b6SWilliam Wang  updateReplaceOn2ndmiss: Boolean = true,
471f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
481f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
491f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
501f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
511f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
52fddcfe1fSwakafa  blockBytes: Int = 64,
530d32f713Shappy-lx  nMaxPrefetchEntry: Int = 1,
5415ee59e4Swakafa  alwaysReleaseData: Boolean = false
551f0e2dc7SJiawei Lin) extends L1CacheParameters {
561f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
571f0e2dc7SJiawei Lin  // cache alias will happen,
581f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
591f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
601f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
611f0e2dc7SJiawei Lin
621f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
631f0e2dc7SJiawei Lin
641f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
651f0e2dc7SJiawei Lin}
661f0e2dc7SJiawei Lin
671f0e2dc7SJiawei Lin//           Physical Address
681f0e2dc7SJiawei Lin// --------------------------------------
691f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
701f0e2dc7SJiawei Lin// --------------------------------------
711f0e2dc7SJiawei Lin//                  |
721f0e2dc7SJiawei Lin//                  DCacheTagOffset
731f0e2dc7SJiawei Lin//
741f0e2dc7SJiawei Lin//           Virtual Address
751f0e2dc7SJiawei Lin// --------------------------------------
761f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
771f0e2dc7SJiawei Lin// --------------------------------------
781f0e2dc7SJiawei Lin//                |     |      |        |
79ca18a0b4SWilliam Wang//                |     |      |        0
801f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
811f0e2dc7SJiawei Lin//                |     DCacheSetOffset
821f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
831f0e2dc7SJiawei Lin
841f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
851f0e2dc7SJiawei Lin
860d32f713Shappy-lxtrait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{
871f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
881f0e2dc7SJiawei Lin  val cfg = cacheParams
891f0e2dc7SJiawei Lin
901f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
911f0e2dc7SJiawei Lin
921f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
931f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
941f0e2dc7SJiawei Lin
95e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
96e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
97e19f7967SWilliam Wang
981f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
991f0e2dc7SJiawei Lin
1002db9ec44SLinJiawei  def nSourceType = 10
1011f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
10200575ac8SWilliam Wang  // non-prefetch source < 3
1031f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1041f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1051f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
10600575ac8SWilliam Wang  // prefetch source >= 3
10700575ac8SWilliam Wang  def DCACHE_PREFETCH_SOURCE = 3
1082db9ec44SLinJiawei  def SOFT_PREFETCH = 4
1090d32f713Shappy-lx  // the following sources are only used inside SMS
1102db9ec44SLinJiawei  def HW_PREFETCH_AGT = 5
1112db9ec44SLinJiawei  def HW_PREFETCH_PHT_CUR = 6
1122db9ec44SLinJiawei  def HW_PREFETCH_PHT_INC = 7
1132db9ec44SLinJiawei  def HW_PREFETCH_PHT_DEC = 8
1142db9ec44SLinJiawei  def HW_PREFETCH_BOP = 9
1152db9ec44SLinJiawei  def HW_PREFETCH_STRIDE = 10
1161f0e2dc7SJiawei Lin
1170d32f713Shappy-lx  def BLOOM_FILTER_ENTRY_NUM = 4096
1180d32f713Shappy-lx
1191f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1208b1251e1SWilliam Wang  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
1211f0e2dc7SJiawei Lin
122300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
123300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
124300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
125300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
126300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
127ad3ba452Szhanglinjuan
1281f0e2dc7SJiawei Lin  // banked dcache support
1293eeae490SMaxpicca-Li  val DCacheSetDiv = 1
1301f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1311f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
132af22dd7cSWilliam Wang  val DCacheBanks = 8 // hardcoded
133a9c1b353SMaxpicca-Li  val DCacheDupNum = 16
134af22dd7cSWilliam Wang  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
135ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
136ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
1370d32f713Shappy-lx  val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry
138cdbff57cSHaoyuan Feng  val DCacheVWordBytes = VLEN / 8
139af22dd7cSWilliam Wang  require(DCacheSRAMRowBits == 64)
1401f0e2dc7SJiawei Lin
1413eeae490SMaxpicca-Li  val DCacheSetDivBits = log2Ceil(DCacheSetDiv)
1423eeae490SMaxpicca-Li  val DCacheSetBits = log2Ceil(DCacheSets)
143ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
144ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
145ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1461f0e2dc7SJiawei Lin
1471f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1481f0e2dc7SJiawei Lin
1491f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
150ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
151cdbff57cSHaoyuan Feng  val DCacheVWordOffset = log2Up(DCacheVWordBytes)
152ca18a0b4SWilliam Wang
153ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1541f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1551f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1561f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
157ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1581f0e2dc7SJiawei Lin
15937225120Ssfencevma  // uncache
160e4f69d78Ssfencevma  val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1)
161b52348aeSWilliam Wang  // hardware prefetch parameters
162b52348aeSWilliam Wang  // high confidence hardware prefetch port
163b52348aeSWilliam Wang  val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default
164b52348aeSWilliam Wang  val IgnorePrefetchConfidence = false
16537225120Ssfencevma
1666c7e5e86Szhanglinjuan  // parameters about duplicating regs to solve fanout
1676c7e5e86Szhanglinjuan  // In Main Pipe:
1686c7e5e86Szhanglinjuan    // tag_write.ready -> data_write.valid * 8 banks
1696c7e5e86Szhanglinjuan    // tag_write.ready -> meta_write.valid
1706c7e5e86Szhanglinjuan    // tag_write.ready -> tag_write.valid
1716c7e5e86Szhanglinjuan    // tag_write.ready -> err_write.valid
1726c7e5e86Szhanglinjuan    // tag_write.ready -> wb.valid
1736c7e5e86Szhanglinjuan  val nDupTagWriteReady = DCacheBanks + 4
1746c7e5e86Szhanglinjuan  // In Main Pipe:
1756c7e5e86Szhanglinjuan    // data_write.ready -> data_write.valid * 8 banks
1766c7e5e86Szhanglinjuan    // data_write.ready -> meta_write.valid
1776c7e5e86Szhanglinjuan    // data_write.ready -> tag_write.valid
1786c7e5e86Szhanglinjuan    // data_write.ready -> err_write.valid
1796c7e5e86Szhanglinjuan    // data_write.ready -> wb.valid
1806c7e5e86Szhanglinjuan  val nDupDataWriteReady = DCacheBanks + 4
1816c7e5e86Szhanglinjuan  val nDupWbReady = DCacheBanks + 4
1826c7e5e86Szhanglinjuan  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
1836c7e5e86Szhanglinjuan  val dataWritePort = 0
1846c7e5e86Szhanglinjuan  val metaWritePort = DCacheBanks
1856c7e5e86Szhanglinjuan  val tagWritePort = metaWritePort + 1
1866c7e5e86Szhanglinjuan  val errWritePort = tagWritePort + 1
1876c7e5e86Szhanglinjuan  val wbPort = errWritePort + 1
1886c7e5e86Szhanglinjuan
1893eeae490SMaxpicca-Li  def set_to_dcache_div(set: UInt) = {
1903eeae490SMaxpicca-Li    require(set.getWidth >= DCacheSetBits)
1913eeae490SMaxpicca-Li    if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0)
1923eeae490SMaxpicca-Li  }
1933eeae490SMaxpicca-Li
1943eeae490SMaxpicca-Li  def set_to_dcache_div_set(set: UInt) = {
1953eeae490SMaxpicca-Li    require(set.getWidth >= DCacheSetBits)
1963eeae490SMaxpicca-Li    set(DCacheSetBits - 1, DCacheSetDivBits)
1973eeae490SMaxpicca-Li  }
1983eeae490SMaxpicca-Li
1991f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
2001f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
2011f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
2021f0e2dc7SJiawei Lin  }
2031f0e2dc7SJiawei Lin
2043eeae490SMaxpicca-Li  def addr_to_dcache_div(addr: UInt) = {
2053eeae490SMaxpicca-Li    require(addr.getWidth >= DCacheAboveIndexOffset)
2063eeae490SMaxpicca-Li    if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset)
2073eeae490SMaxpicca-Li  }
2083eeae490SMaxpicca-Li
2093eeae490SMaxpicca-Li  def addr_to_dcache_div_set(addr: UInt) = {
2103eeae490SMaxpicca-Li    require(addr.getWidth >= DCacheAboveIndexOffset)
2113eeae490SMaxpicca-Li    addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits)
2123eeae490SMaxpicca-Li  }
2133eeae490SMaxpicca-Li
2141f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
2151f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
2161f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
2171f0e2dc7SJiawei Lin  }
2181f0e2dc7SJiawei Lin
2191f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
2201f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
2211f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
2221f0e2dc7SJiawei Lin  }
2231f0e2dc7SJiawei Lin
2241f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
2251f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
2261f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
2271f0e2dc7SJiawei Lin  }
2281f0e2dc7SJiawei Lin
229401876faSYanqin Li  def get_alias(vaddr: UInt): UInt ={
230401876faSYanqin Li    require(blockOffBits + idxBits > pgIdxBits)
231401876faSYanqin Li    if(blockOffBits + idxBits > pgIdxBits){
232401876faSYanqin Li      vaddr(blockOffBits + idxBits - 1, pgIdxBits)
233401876faSYanqin Li    }else{
234401876faSYanqin Li      0.U
235401876faSYanqin Li    }
236401876faSYanqin Li  }
2371f0e2dc7SJiawei Lin
2380d32f713Shappy-lx  def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = {
2390d32f713Shappy-lx    require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits)
2400d32f713Shappy-lx    if(blockOffBits + idxBits > pgIdxBits) {
2410d32f713Shappy-lx      vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits)
2420d32f713Shappy-lx    }else {
2430d32f713Shappy-lx      // no alias problem
2440d32f713Shappy-lx      true.B
2450d32f713Shappy-lx    }
2460d32f713Shappy-lx  }
2470d32f713Shappy-lx
24804665835SMaxpicca-Li  def get_direct_map_way(addr:UInt): UInt = {
24904665835SMaxpicca-Li    addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset)
25004665835SMaxpicca-Li  }
25104665835SMaxpicca-Li
252578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
253578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
254578c21a4Szhanglinjuan    out: DecoupledIO[T],
255578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
256578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
257578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
258578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
259578c21a4Szhanglinjuan      a <> req
260578c21a4Szhanglinjuan    }
261578c21a4Szhanglinjuan    out <> arb.io.out
262578c21a4Szhanglinjuan  }
263578c21a4Szhanglinjuan
264b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
265b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
266b36dd5fdSWilliam Wang    out: DecoupledIO[T],
267b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
268b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
269b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
270b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
271b36dd5fdSWilliam Wang      a <> req
272b36dd5fdSWilliam Wang    }
273b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
274b36dd5fdSWilliam Wang  }
275b36dd5fdSWilliam Wang
276b11ec622Slixin  def arbiter_with_pipereg_N_dup[T <: Bundle](
277b11ec622Slixin    in: Seq[DecoupledIO[T]],
278b11ec622Slixin    out: DecoupledIO[T],
279c3a5fe5fShappy-lx    dups: Seq[DecoupledIO[T]],
280b11ec622Slixin    name: Option[String] = None): Unit = {
281b11ec622Slixin    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
282b11ec622Slixin    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
283b11ec622Slixin    for ((a, req) <- arb.io.in.zip(in)) {
284b11ec622Slixin      a <> req
285b11ec622Slixin    }
286b11ec622Slixin    for (dup <- dups) {
287c3a5fe5fShappy-lx      AddPipelineReg(arb.io.out, dup, false.B)
288b11ec622Slixin    }
289c3a5fe5fShappy-lx    AddPipelineReg(arb.io.out, out, false.B)
290b11ec622Slixin  }
291b11ec622Slixin
292578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
293578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
294578c21a4Szhanglinjuan    out: DecoupledIO[T],
295578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
296578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
297578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
298578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
299578c21a4Szhanglinjuan      a <> req
300578c21a4Szhanglinjuan    }
301578c21a4Szhanglinjuan    out <> arb.io.out
302578c21a4Szhanglinjuan  }
303578c21a4Szhanglinjuan
3047cd72b71Szhanglinjuan  def fastArbiter[T <: Bundle](
3057cd72b71Szhanglinjuan    in: Seq[DecoupledIO[T]],
3067cd72b71Szhanglinjuan    out: DecoupledIO[T],
3077cd72b71Szhanglinjuan    name: Option[String] = None): Unit = {
3087cd72b71Szhanglinjuan    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
3097cd72b71Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
3107cd72b71Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
3117cd72b71Szhanglinjuan      a <> req
3127cd72b71Szhanglinjuan    }
3137cd72b71Szhanglinjuan    out <> arb.io.out
3147cd72b71Szhanglinjuan  }
3157cd72b71Szhanglinjuan
316ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
317ad3ba452Szhanglinjuan
3181f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
3191f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
3201f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
3211f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
3221f0e2dc7SJiawei Lin}
3231f0e2dc7SJiawei Lin
3241f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
3251f0e2dc7SJiawei Lin  with HasDCacheParameters
3261f0e2dc7SJiawei Lin
3271f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
3281f0e2dc7SJiawei Lin  with HasDCacheParameters
3291f0e2dc7SJiawei Lin
3301f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
3311f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
3321f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
3331f0e2dc7SJiawei Lin}
3341f0e2dc7SJiawei Lin
335ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
336ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
33704665835SMaxpicca-Li  val dmWay = Output(UInt(log2Up(nWays).W))
338ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
339ad3ba452Szhanglinjuan}
340ad3ba452Szhanglinjuan
3413af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle
3423af6aa6eSWilliam Wang{
3433af6aa6eSWilliam Wang  val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store
3440d32f713Shappy-lx  val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch
3453af6aa6eSWilliam Wang  val access = Bool() // cache line has been accessed by load / store
3463af6aa6eSWilliam Wang
3473af6aa6eSWilliam Wang  // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline
3483af6aa6eSWilliam Wang}
3493af6aa6eSWilliam Wang
3501f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
3511f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle
3521f0e2dc7SJiawei Lin{
3531f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
354d2b20d1aSTang Haojin  val vaddr  = UInt(VAddrBits.W)
355cdbff57cSHaoyuan Feng  val data   = UInt(VLEN.W)
356cdbff57cSHaoyuan Feng  val mask   = UInt((VLEN/8).W)
3571f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3583f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
359da3bf434SMaxpicca-Li  val isFirstIssue = Bool()
36004665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
361da3bf434SMaxpicca-Li
362da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
3631f0e2dc7SJiawei Lin  def dump() = {
364d2b20d1aSTang Haojin    XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n",
365d2b20d1aSTang Haojin      cmd, vaddr, data, mask, id)
3661f0e2dc7SJiawei Lin  }
3671f0e2dc7SJiawei Lin}
3681f0e2dc7SJiawei Lin
3691f0e2dc7SJiawei Lin// memory request in word granularity(store)
3701f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle
3711f0e2dc7SJiawei Lin{
3721f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
3731f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
3741f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
3751f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
3761f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
3771f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3781f0e2dc7SJiawei Lin  def dump() = {
3791f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
3801f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
3811f0e2dc7SJiawei Lin  }
382ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
3831f0e2dc7SJiawei Lin}
3841f0e2dc7SJiawei Lin
3851f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
386d2b20d1aSTang Haojin  val addr = UInt(PAddrBits.W)
387ca18a0b4SWilliam Wang  val wline = Bool()
3881f0e2dc7SJiawei Lin}
3891f0e2dc7SJiawei Lin
3900d32f713Shappy-lxclass DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr {
3910d32f713Shappy-lx  val prefetch = Bool()
392315e1323Sgood-circle  val vecValid = Bool()
3930d32f713Shappy-lx
3940d32f713Shappy-lx  def toDCacheWordReqWithVaddr() = {
3950d32f713Shappy-lx    val res = Wire(new DCacheWordReqWithVaddr)
3960d32f713Shappy-lx    res.vaddr := vaddr
3970d32f713Shappy-lx    res.wline := wline
3980d32f713Shappy-lx    res.cmd := cmd
3990d32f713Shappy-lx    res.addr := addr
4000d32f713Shappy-lx    res.data := data
4010d32f713Shappy-lx    res.mask := mask
4020d32f713Shappy-lx    res.id := id
4030d32f713Shappy-lx    res.instrtype := instrtype
4040d32f713Shappy-lx    res.replayCarry := replayCarry
4050d32f713Shappy-lx    res.isFirstIssue := isFirstIssue
4060d32f713Shappy-lx    res.debug_robIdx := debug_robIdx
4070d32f713Shappy-lx
4080d32f713Shappy-lx    res
4090d32f713Shappy-lx  }
4100d32f713Shappy-lx}
4110d32f713Shappy-lx
4126786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
4131f0e2dc7SJiawei Lin{
414144422dcSMaxpicca-Li  // read in s2
415cdbff57cSHaoyuan Feng  val data = UInt(VLEN.W)
416144422dcSMaxpicca-Li  // select in s3
417cdbff57cSHaoyuan Feng  val data_delayed = UInt(VLEN.W)
418026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
4191f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
4201f0e2dc7SJiawei Lin  val miss   = Bool()
421026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
4221f0e2dc7SJiawei Lin  val replay = Bool()
42304665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
424026615fcSWilliam Wang  // data has been corrupted
425a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
426144422dcSMaxpicca-Li  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)
427144422dcSMaxpicca-Li
428da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
4291f0e2dc7SJiawei Lin  def dump() = {
4301f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
4311f0e2dc7SJiawei Lin      data, id, miss, replay)
4321f0e2dc7SJiawei Lin  }
4331f0e2dc7SJiawei Lin}
4341f0e2dc7SJiawei Lin
4356786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
4366786cfb7SWilliam Wang{
4370d32f713Shappy-lx  val meta_prefetch = UInt(L1PfSourceBits.W)
4384b6d4d13SWilliam Wang  val meta_access = Bool()
439b9e121dfShappy-lx  // s2
440b9e121dfShappy-lx  val handled = Bool()
4410d32f713Shappy-lx  val real_miss = Bool()
442b9e121dfShappy-lx  // s3: 1 cycle after data resp
4436786cfb7SWilliam Wang  val error_delayed = Bool() // all kinds of errors, include tag error
444b9e121dfShappy-lx  val replacementUpdated = Bool()
4456786cfb7SWilliam Wang}
4466786cfb7SWilliam Wang
447a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp
448a19ae480SWilliam Wang{
449a19ae480SWilliam Wang  val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W))
450a19ae480SWilliam Wang  val bank_oh = UInt(DCacheBanks.W)
451a19ae480SWilliam Wang}
452a19ae480SWilliam Wang
4536786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
4546786cfb7SWilliam Wang{
4556786cfb7SWilliam Wang  val error = Bool() // all kinds of errors, include tag error
4566786cfb7SWilliam Wang}
4576786cfb7SWilliam Wang
4581f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
4591f0e2dc7SJiawei Lin{
4601f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
4611f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
4621f0e2dc7SJiawei Lin  val miss   = Bool()
4631f0e2dc7SJiawei Lin  // cache req nacked, replay it later
4641f0e2dc7SJiawei Lin  val replay = Bool()
4651f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
4661f0e2dc7SJiawei Lin  def dump() = {
4671f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
4681f0e2dc7SJiawei Lin      data, id, miss, replay)
4691f0e2dc7SJiawei Lin  }
4701f0e2dc7SJiawei Lin}
4711f0e2dc7SJiawei Lin
4721f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
4731f0e2dc7SJiawei Lin{
4741f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
4751f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
476026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
4771f0e2dc7SJiawei Lin  // for debug usage
4781f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
4791f0e2dc7SJiawei Lin  val hasdata = Bool()
4801f0e2dc7SJiawei Lin  val refill_done = Bool()
4811f0e2dc7SJiawei Lin  def dump() = {
4821f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
4831f0e2dc7SJiawei Lin  }
484683c1411Shappy-lx  val id     = UInt(log2Up(cfg.nMissEntries).W)
4851f0e2dc7SJiawei Lin}
4861f0e2dc7SJiawei Lin
48767682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
48867682d05SWilliam Wang{
48967682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
49067682d05SWilliam Wang  def dump() = {
49167682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
49267682d05SWilliam Wang  }
49367682d05SWilliam Wang}
49467682d05SWilliam Wang
4951f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
4961f0e2dc7SJiawei Lin{
4971f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
498144422dcSMaxpicca-Li  val resp = Flipped(DecoupledIO(new DCacheWordResp))
4991f0e2dc7SJiawei Lin}
5001f0e2dc7SJiawei Lin
50137225120Ssfencevma
50237225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle
50337225120Ssfencevma{
50437225120Ssfencevma  val cmd  = UInt(M_SZ.W)
50537225120Ssfencevma  val addr = UInt(PAddrBits.W)
506cdbff57cSHaoyuan Feng  val data = UInt(XLEN.W)
507cdbff57cSHaoyuan Feng  val mask = UInt((XLEN/8).W)
50837225120Ssfencevma  val id   = UInt(uncacheIdxBits.W)
50937225120Ssfencevma  val instrtype = UInt(sourceTypeWidth.W)
51037225120Ssfencevma  val atomic = Bool()
511da3bf434SMaxpicca-Li  val isFirstIssue = Bool()
51204665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
51337225120Ssfencevma
51437225120Ssfencevma  def dump() = {
51537225120Ssfencevma    XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
51637225120Ssfencevma      cmd, addr, data, mask, id)
51737225120Ssfencevma  }
51837225120Ssfencevma}
51937225120Ssfencevma
520cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle
52137225120Ssfencevma{
522cdbff57cSHaoyuan Feng  val data      = UInt(XLEN.W)
523cdbff57cSHaoyuan Feng  val data_delayed = UInt(XLEN.W)
52437225120Ssfencevma  val id        = UInt(uncacheIdxBits.W)
52537225120Ssfencevma  val miss      = Bool()
52637225120Ssfencevma  val replay    = Bool()
52737225120Ssfencevma  val tag_error = Bool()
52837225120Ssfencevma  val error     = Bool()
52904665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
530144422dcSMaxpicca-Li  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)  // FIXME: why uncacheWordResp is not merged to baseDcacheResp
53137225120Ssfencevma
532da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
53337225120Ssfencevma  def dump() = {
53437225120Ssfencevma    XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n",
53537225120Ssfencevma      data, id, miss, replay, tag_error, error)
53637225120Ssfencevma  }
53737225120Ssfencevma}
53837225120Ssfencevma
5396786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle
5406786cfb7SWilliam Wang{
54137225120Ssfencevma  val req  = DecoupledIO(new UncacheWordReq)
542cdbff57cSHaoyuan Feng  val resp = Flipped(DecoupledIO(new UncacheWordResp))
5436786cfb7SWilliam Wang}
5446786cfb7SWilliam Wang
54562cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle {
54662cb71fbShappy-lx  val data    = UInt(DataBits.W)
54762cb71fbShappy-lx  val miss    = Bool()
54862cb71fbShappy-lx  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
54962cb71fbShappy-lx  val replay  = Bool()
55062cb71fbShappy-lx  val error   = Bool()
55162cb71fbShappy-lx
55262cb71fbShappy-lx  val ack_miss_queue = Bool()
55362cb71fbShappy-lx
55462cb71fbShappy-lx  val id     = UInt(reqIdWidth.W)
55562cb71fbShappy-lx}
55662cb71fbShappy-lx
5576786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle
5581f0e2dc7SJiawei Lin{
55962cb71fbShappy-lx  val req  = DecoupledIO(new MainPipeReq)
56062cb71fbShappy-lx  val resp = Flipped(ValidIO(new AtomicsResp))
56162cb71fbShappy-lx  val block_lr = Input(Bool())
5621f0e2dc7SJiawei Lin}
5631f0e2dc7SJiawei Lin
5641f0e2dc7SJiawei Lin// used by load unit
5651f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
5661f0e2dc7SJiawei Lin{
5671f0e2dc7SJiawei Lin  // kill previous cycle's req
5681f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
569b6982e83SLemover  val s2_kill  = Output(Bool())
57004665835SMaxpicca-Li  val s0_pc = Output(UInt(VAddrBits.W))
57104665835SMaxpicca-Li  val s1_pc = Output(UInt(VAddrBits.W))
5722db9ec44SLinJiawei  val s2_pc = Output(UInt(VAddrBits.W))
573b9e121dfShappy-lx  // cycle 0: load has updated replacement before
574b9e121dfShappy-lx  val replacementUpdated = Output(Bool())
57500e6f2e2Sweiding liu  val is128Req = Bool()
5760d32f713Shappy-lx  // cycle 0: prefetch source bits
5770d32f713Shappy-lx  val pf_source = Output(UInt(L1PfSourceBits.W))
5781f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
5791f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
58003efd994Shappy-lx  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
58103efd994Shappy-lx  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
5821f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
58303efd994Shappy-lx  // cycle 2: hit signal
58403efd994Shappy-lx  val s2_hit = Input(Bool()) // hit signal for lsu,
585da3bf434SMaxpicca-Li  val s2_first_hit = Input(Bool())
586594c5198Ssfencevma  val s2_bank_conflict = Input(Bool())
58714a67055Ssfencevma  val s2_wpu_pred_fail = Input(Bool())
58814a67055Ssfencevma  val s2_mq_nack = Input(Bool())
58903efd994Shappy-lx
59003efd994Shappy-lx  // debug
59103efd994Shappy-lx  val debug_s1_hit_way = Input(UInt(nWays.W))
59204665835SMaxpicca-Li  val debug_s2_pred_way_num = Input(UInt(XLEN.W))
59304665835SMaxpicca-Li  val debug_s2_dm_way_num = Input(UInt(XLEN.W))
59404665835SMaxpicca-Li  val debug_s2_real_way_num = Input(UInt(XLEN.W))
5951f0e2dc7SJiawei Lin}
5961f0e2dc7SJiawei Lin
5971f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
5981f0e2dc7SJiawei Lin{
5991f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
6001f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
6011f0e2dc7SJiawei Lin}
6021f0e2dc7SJiawei Lin
603ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
604ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
605ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
606ad3ba452Szhanglinjuan
607ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
608ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
609ad3ba452Szhanglinjuan
610ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
611ad3ba452Szhanglinjuan
612ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
613ad3ba452Szhanglinjuan}
614ad3ba452Szhanglinjuan
615683c1411Shappy-lx// forward tilelink channel D's data to ldu
616683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle {
617683c1411Shappy-lx  val valid = Bool()
618683c1411Shappy-lx  val data = UInt(l1BusDataWidth.W)
619683c1411Shappy-lx  val mshrid = UInt(log2Up(cfg.nMissEntries).W)
620683c1411Shappy-lx  val last = Bool()
621683c1411Shappy-lx
622683c1411Shappy-lx  def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = {
623683c1411Shappy-lx    valid := req_valid
624683c1411Shappy-lx    data := req_data
625683c1411Shappy-lx    mshrid := req_mshrid
626683c1411Shappy-lx    last := req_last
627683c1411Shappy-lx  }
628683c1411Shappy-lx
629683c1411Shappy-lx  def dontCare() = {
630683c1411Shappy-lx    valid := false.B
631683c1411Shappy-lx    data := DontCare
632683c1411Shappy-lx    mshrid := DontCare
633683c1411Shappy-lx    last := DontCare
634683c1411Shappy-lx  }
635683c1411Shappy-lx
636683c1411Shappy-lx  def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = {
637683c1411Shappy-lx    val all_match = req_valid && valid &&
638683c1411Shappy-lx                req_mshr_id === mshrid &&
639683c1411Shappy-lx                req_paddr(log2Up(refillBytes)) === last
640683c1411Shappy-lx
641683c1411Shappy-lx    val forward_D = RegInit(false.B)
642cdbff57cSHaoyuan Feng    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
643683c1411Shappy-lx
644683c1411Shappy-lx    val block_idx = req_paddr(log2Up(refillBytes) - 1, 3)
645683c1411Shappy-lx    val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W)))
646683c1411Shappy-lx    (0 until l1BusDataWidth / 64).map(i => {
647683c1411Shappy-lx      block_data(i) := data(64 * i + 63, 64 * i)
648683c1411Shappy-lx    })
649cdbff57cSHaoyuan Feng    val selected_data = Wire(UInt(128.W))
650cdbff57cSHaoyuan Feng    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
651683c1411Shappy-lx
652683c1411Shappy-lx    forward_D := all_match
653cdbff57cSHaoyuan Feng    for (i <- 0 until VLEN/8) {
654683c1411Shappy-lx      forwardData(i) := selected_data(8 * i + 7, 8 * i)
655683c1411Shappy-lx    }
656683c1411Shappy-lx
657683c1411Shappy-lx    (forward_D, forwardData)
658683c1411Shappy-lx  }
659683c1411Shappy-lx}
660683c1411Shappy-lx
661683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle {
662683c1411Shappy-lx  val inflight = Bool()
663683c1411Shappy-lx  val paddr = UInt(PAddrBits.W)
6649ebbb510Shappy-lx  val raw_data = Vec(blockRows, UInt(rowBits.W))
665683c1411Shappy-lx  val firstbeat_valid = Bool()
666683c1411Shappy-lx  val lastbeat_valid = Bool()
667683c1411Shappy-lx
668683c1411Shappy-lx  def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = {
669683c1411Shappy-lx    inflight := mshr_valid
670683c1411Shappy-lx    paddr := mshr_paddr
671683c1411Shappy-lx    raw_data := mshr_rawdata
672683c1411Shappy-lx    firstbeat_valid := mshr_first_valid
673683c1411Shappy-lx    lastbeat_valid := mshr_last_valid
674683c1411Shappy-lx  }
675683c1411Shappy-lx
676683c1411Shappy-lx  // check if we can forward from mshr or D channel
677683c1411Shappy-lx  def check(req_valid : Bool, req_paddr : UInt) = {
678683c1411Shappy-lx    RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits))
679683c1411Shappy-lx  }
680683c1411Shappy-lx
681683c1411Shappy-lx  def forward(req_valid : Bool, req_paddr : UInt) = {
682683c1411Shappy-lx    val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) ||
683683c1411Shappy-lx                    (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid)
684683c1411Shappy-lx
685683c1411Shappy-lx    val forward_mshr = RegInit(false.B)
686cdbff57cSHaoyuan Feng    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
687683c1411Shappy-lx
6889ebbb510Shappy-lx    val block_idx = req_paddr(log2Up(refillBytes), 3)
6899ebbb510Shappy-lx    val block_data = raw_data
6909ebbb510Shappy-lx
691cdbff57cSHaoyuan Feng    val selected_data = Wire(UInt(128.W))
692cdbff57cSHaoyuan Feng    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
693683c1411Shappy-lx
694683c1411Shappy-lx    forward_mshr := all_match
695cdbff57cSHaoyuan Feng    for (i <- 0 until VLEN/8) {
696683c1411Shappy-lx      forwardData(i) := selected_data(8 * i + 7, 8 * i)
697683c1411Shappy-lx    }
698683c1411Shappy-lx
699683c1411Shappy-lx    (forward_mshr, forwardData)
700683c1411Shappy-lx  }
701683c1411Shappy-lx}
702683c1411Shappy-lx
703683c1411Shappy-lx// forward mshr's data to ldu
704683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle {
705683c1411Shappy-lx  // req
706683c1411Shappy-lx  val valid = Input(Bool())
707683c1411Shappy-lx  val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W))
708683c1411Shappy-lx  val paddr = Input(UInt(PAddrBits.W))
709683c1411Shappy-lx  // resp
710683c1411Shappy-lx  val forward_mshr = Output(Bool())
711cdbff57cSHaoyuan Feng  val forwardData = Output(Vec(VLEN/8, UInt(8.W)))
712683c1411Shappy-lx  val forward_result_valid = Output(Bool())
713683c1411Shappy-lx
714683c1411Shappy-lx  def connect(sink: LduToMissqueueForwardIO) = {
715683c1411Shappy-lx    sink.valid := valid
716683c1411Shappy-lx    sink.mshrid := mshrid
717683c1411Shappy-lx    sink.paddr := paddr
718683c1411Shappy-lx    forward_mshr := sink.forward_mshr
719683c1411Shappy-lx    forwardData := sink.forwardData
720683c1411Shappy-lx    forward_result_valid := sink.forward_result_valid
721683c1411Shappy-lx  }
722683c1411Shappy-lx
723683c1411Shappy-lx  def forward() = {
724683c1411Shappy-lx    (forward_result_valid, forward_mshr, forwardData)
725683c1411Shappy-lx  }
726683c1411Shappy-lx}
727683c1411Shappy-lx
7280d32f713Shappy-lxclass StorePrefetchReq(implicit p: Parameters) extends DCacheBundle {
7290d32f713Shappy-lx  val paddr = UInt(PAddrBits.W)
7300d32f713Shappy-lx  val vaddr = UInt(VAddrBits.W)
7310d32f713Shappy-lx}
7320d32f713Shappy-lx
7331f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
73446ba64e8Ssfencevma  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
73546ba64e8Ssfencevma  val sta   = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store
7361f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
7379444e131Ssfencevma  val tl_d_channel = Output(new DcacheToLduForwardIO)
738ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
7396786cfb7SWilliam Wang  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
74067682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
741683c1411Shappy-lx  val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO))
742683c1411Shappy-lx  val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO)
7431f0e2dc7SJiawei Lin}
7441f0e2dc7SJiawei Lin
74560ebee38STang Haojinclass DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle {
74660ebee38STang Haojin  val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W)))
74760ebee38STang Haojin  val robHeadMissInDCache = Output(Bool())
74860ebee38STang Haojin  val robHeadOtherReplay = Input(Bool())
74960ebee38STang Haojin}
75060ebee38STang Haojin
7511f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
7525668a921SJiawei Lin  val hartId = Input(UInt(8.W))
753f1d78cf7SLinJiawei  val l2_pf_store_only = Input(Bool())
7541f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
755e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
7561f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
7571f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
7580d32f713Shappy-lx  val memSetPattenDetected = Output(Bool())
7590d32f713Shappy-lx  val lqEmpty = Input(Bool())
7600d32f713Shappy-lx  val pf_ctrl = Output(new PrefetchControlBundle)
7612fdb4d6aShappy-lx  val force_write = Input(Bool())
7626005a7e2Shappy-lx  val sms_agt_evict_req = DecoupledIO(new AGTEvictReq)
76360ebee38STang Haojin  val debugTopDown = new DCacheTopDownIO
7647cf78eb2Shappy-lx  val debugRolling = Flipped(new RobDebugRollingIO)
7651f0e2dc7SJiawei Lin}
7661f0e2dc7SJiawei Lin
7671f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
76895e60e55STang Haojin  override def shouldBeInlined: Boolean = false
7691f0e2dc7SJiawei Lin
770ffc9de54Swakafa  val reqFields: Seq[BundleFieldBase] = Seq(
771ffc9de54Swakafa    PrefetchField(),
772ffc9de54Swakafa    ReqSourceField(),
773ffc9de54Swakafa    VaddrField(VAddrBits - blockOffBits),
774ffc9de54Swakafa  ) ++ cacheParams.aliasBitsOpt.map(AliasField)
775ffc9de54Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
776ffc9de54Swakafa
7771f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
7781f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
7791f0e2dc7SJiawei Lin      name = "dcache",
780ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
7811f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
7821f0e2dc7SJiawei Lin    )),
783ffc9de54Swakafa    requestFields = reqFields,
784ffc9de54Swakafa    echoFields = echoFields
7851f0e2dc7SJiawei Lin  )
7861f0e2dc7SJiawei Lin
7871f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
7881f0e2dc7SJiawei Lin
7891f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
7901f0e2dc7SJiawei Lin}
7911f0e2dc7SJiawei Lin
7921f0e2dc7SJiawei Lin
7930d32f713Shappy-lxclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter {
7941f0e2dc7SJiawei Lin
7951f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
7961f0e2dc7SJiawei Lin
7971f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
7981f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
7991f0e2dc7SJiawei Lin
8001f0e2dc7SJiawei Lin  println("DCache:")
8011f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
8023eeae490SMaxpicca-Li  println("  DCacheSetDiv: " + DCacheSetDiv)
8031f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
8041f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
8051f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
8061f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
8071f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
8081f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
8091f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
8101f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
8110d32f713Shappy-lx  println("  DcacheMaxPrefetchEntry: " + MaxPrefetchEntry)
81204665835SMaxpicca-Li  println("  WPUEnable: " + dwpuParam.enWPU)
81304665835SMaxpicca-Li  println("  WPUEnableCfPred: " + dwpuParam.enCfPred)
81404665835SMaxpicca-Li  println("  WPUAlgorithm: " + dwpuParam.algoName)
8151f0e2dc7SJiawei Lin
8160d32f713Shappy-lx  // Enable L1 Store prefetch
8170d32f713Shappy-lx  val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB
81846ba64e8Ssfencevma  val MetaReadPort =
81946ba64e8Ssfencevma        if (StorePrefetchL1Enabled)
82046ba64e8Ssfencevma          1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt
82146ba64e8Ssfencevma        else
82246ba64e8Ssfencevma          1 + backendParams.LduCnt + backendParams.HyuCnt
82346ba64e8Ssfencevma  val TagReadPort =
82446ba64e8Ssfencevma        if (StorePrefetchL1Enabled)
82546ba64e8Ssfencevma          1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt
82646ba64e8Ssfencevma        else
82746ba64e8Ssfencevma          1 + backendParams.LduCnt + backendParams.HyuCnt
8280d32f713Shappy-lx
8290d32f713Shappy-lx  // Enable L1 Load prefetch
8300d32f713Shappy-lx  val LoadPrefetchL1Enabled = true
8310d32f713Shappy-lx  val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
8320d32f713Shappy-lx  val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
8330d32f713Shappy-lx
8341f0e2dc7SJiawei Lin  //----------------------------------------
8351f0e2dc7SJiawei Lin  // core data structures
83604665835SMaxpicca-Li  val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray)
83746ba64e8Ssfencevma  val metaArray = Module(new L1CohMetaArray(readPorts = MetaReadPort, writePorts = 2))
8383af6aa6eSWilliam Wang  val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
8390d32f713Shappy-lx  val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 2 + LoadPipelineWidth)) // prefetch flag array
8400d32f713Shappy-lx  val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 2))
8410d32f713Shappy-lx  val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort))
8420d32f713Shappy-lx  val prefetcherMonitor = Module(new PrefetcherMonitor)
8430d32f713Shappy-lx  val fdpMonitor =  Module(new FDPrefetcherMonitor)
8440d32f713Shappy-lx  val bloomFilter =  Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true))
8450d32f713Shappy-lx  val counterFilter = Module(new CounterFilter)
8461f0e2dc7SJiawei Lin  bankedDataArray.dump()
8471f0e2dc7SJiawei Lin
8481f0e2dc7SJiawei Lin  //----------------------------------------
8491f0e2dc7SJiawei Lin  // core modules
85046ba64e8Ssfencevma  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
85146ba64e8Ssfencevma  val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))})
8521f0e2dc7SJiawei Lin  val mainPipe     = Module(new MainPipe)
853ad3ba452Szhanglinjuan  val refillPipe   = Module(new RefillPipe)
8541f0e2dc7SJiawei Lin  val missQueue    = Module(new MissQueue(edge))
8551f0e2dc7SJiawei Lin  val probeQueue   = Module(new ProbeQueue(edge))
8561f0e2dc7SJiawei Lin  val wb           = Module(new WritebackQueue(edge))
8571f0e2dc7SJiawei Lin
8580d32f713Shappy-lx  missQueue.io.lqEmpty := io.lqEmpty
8595668a921SJiawei Lin  missQueue.io.hartId := io.hartId
860f1d78cf7SLinJiawei  missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B)
86160ebee38STang Haojin  missQueue.io.debugTopDown <> io.debugTopDown
8626005a7e2Shappy-lx  missQueue.io.sms_agt_evict_req <> io.sms_agt_evict_req
8630d32f713Shappy-lx  io.memSetPattenDetected := missQueue.io.memSetPattenDetected
8645668a921SJiawei Lin
8659ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
8669ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
8676786cfb7SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
868dd95524eSzhanglinjuan
8691f0e2dc7SJiawei Lin  //----------------------------------------
8701f0e2dc7SJiawei Lin  // meta array
87146ba64e8Ssfencevma  val HybridLoadReadBase = LoadPipelineWidth - backendParams.HyuCnt
87246ba64e8Ssfencevma  val HybridStoreReadBase = StorePipelineWidth - backendParams.HyuCnt
87346ba64e8Ssfencevma
87446ba64e8Ssfencevma  val hybrid_meta_read_ports = Wire(Vec(backendParams.HyuCnt, DecoupledIO(new MetaReadReq)))
87546ba64e8Ssfencevma  val hybrid_meta_resp_ports = Wire(Vec(backendParams.HyuCnt, ldu(0).io.meta_resp.cloneType))
87646ba64e8Ssfencevma  for (i <- 0 until backendParams.HyuCnt) {
87746ba64e8Ssfencevma    val HybridLoadMetaReadPort = HybridLoadReadBase + i
87846ba64e8Ssfencevma    val HybridStoreMetaReadPort = HybridStoreReadBase + i
87946ba64e8Ssfencevma
88046ba64e8Ssfencevma    hybrid_meta_read_ports(i).valid := ldu(HybridLoadMetaReadPort).io.meta_read.valid ||
88146ba64e8Ssfencevma                                       (stu(HybridStoreMetaReadPort).io.meta_read.valid && StorePrefetchL1Enabled.B)
88246ba64e8Ssfencevma    hybrid_meta_read_ports(i).bits := Mux(ldu(HybridLoadMetaReadPort).io.meta_read.valid, ldu(HybridLoadMetaReadPort).io.meta_read.bits,
88346ba64e8Ssfencevma                                          stu(HybridStoreMetaReadPort).io.meta_read.bits)
88446ba64e8Ssfencevma
88546ba64e8Ssfencevma    ldu(HybridLoadMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready
88646ba64e8Ssfencevma    stu(HybridStoreMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready && StorePrefetchL1Enabled.B
88746ba64e8Ssfencevma
88846ba64e8Ssfencevma    ldu(HybridLoadMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i)
88946ba64e8Ssfencevma    stu(HybridStoreMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i)
89046ba64e8Ssfencevma  }
8913af6aa6eSWilliam Wang
8923af6aa6eSWilliam Wang  // read / write coh meta
89346ba64e8Ssfencevma  val meta_read_ports = ldu.map(_.io.meta_read).take(HybridLoadReadBase) ++
8940d32f713Shappy-lx    Seq(mainPipe.io.meta_read) ++
89546ba64e8Ssfencevma    stu.map(_.io.meta_read).take(HybridStoreReadBase) ++ hybrid_meta_read_ports
8960d32f713Shappy-lx
89746ba64e8Ssfencevma  val meta_resp_ports = ldu.map(_.io.meta_resp).take(HybridLoadReadBase) ++
8980d32f713Shappy-lx    Seq(mainPipe.io.meta_resp) ++
89946ba64e8Ssfencevma    stu.map(_.io.meta_resp).take(HybridStoreReadBase) ++ hybrid_meta_resp_ports
9000d32f713Shappy-lx
901ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
902ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
903026615fcSWilliam Wang    refillPipe.io.meta_write
904ad3ba452Szhanglinjuan  )
9050d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
906ad3ba452Szhanglinjuan    meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
907ad3ba452Szhanglinjuan    meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
9080d32f713Shappy-lx  } else {
90946ba64e8Ssfencevma    (meta_read_ports.take(HybridLoadReadBase + 1) ++
91046ba64e8Ssfencevma     meta_read_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.read).foreach { case (p, r) => r <> p }
91146ba64e8Ssfencevma    (meta_resp_ports.take(HybridLoadReadBase + 1) ++
91246ba64e8Ssfencevma     meta_resp_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.resp).foreach { case (p, r) => p := r }
9130d32f713Shappy-lx
91446ba64e8Ssfencevma    meta_read_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p.ready := false.B }
91546ba64e8Ssfencevma    meta_resp_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p := 0.U.asTypeOf(p) }
9160d32f713Shappy-lx  }
917ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
9181f0e2dc7SJiawei Lin
9190d32f713Shappy-lx  // read extra meta (exclude stu)
92046ba64e8Ssfencevma  (meta_read_ports.take(HybridLoadReadBase + 1) ++
92146ba64e8Ssfencevma   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(errorArray.io.read).foreach { case (p, r) => r <> p }
92246ba64e8Ssfencevma  (meta_read_ports.take(HybridLoadReadBase + 1) ++
92346ba64e8Ssfencevma   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p }
92446ba64e8Ssfencevma  (meta_read_ports.take(HybridLoadReadBase + 1) ++
92546ba64e8Ssfencevma   meta_read_ports.takeRight(backendParams.HyuCnt)).zip(accessArray.io.read).foreach { case (p, r) => r <> p }
9265d9979bdSsfencevma  val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp).take(HybridLoadReadBase) ++
9275d9979bdSsfencevma    Seq(mainPipe.io.extra_meta_resp) ++
9285d9979bdSsfencevma    ldu.map(_.io.extra_meta_resp).takeRight(backendParams.HyuCnt)
9293af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => {
9303af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).error := r(i) })
9313af6aa6eSWilliam Wang  }}
9323af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => {
9333af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).prefetch := r(i) })
9343af6aa6eSWilliam Wang  }}
9353af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => {
9363af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).access := r(i) })
9373af6aa6eSWilliam Wang  }}
9383af6aa6eSWilliam Wang
9390d32f713Shappy-lx  if(LoadPrefetchL1Enabled) {
9400d32f713Shappy-lx    // use last port to read prefetch and access flag
9410d32f713Shappy-lx    prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
9420d32f713Shappy-lx    prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
9430d32f713Shappy-lx    prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
9440d32f713Shappy-lx
9450d32f713Shappy-lx    accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
9460d32f713Shappy-lx    accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
9470d32f713Shappy-lx    accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
9480d32f713Shappy-lx
9490d32f713Shappy-lx    val extra_flag_valid = RegNext(refillPipe.io.prefetch_flag_write.valid)
9500d32f713Shappy-lx    val extra_flag_way_en = RegEnable(refillPipe.io.prefetch_flag_write.bits.way_en, refillPipe.io.prefetch_flag_write.valid)
9510d32f713Shappy-lx    val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last)
9520d32f713Shappy-lx    val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last)
9530d32f713Shappy-lx
9540d32f713Shappy-lx    prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && extra_flag_access
9550d32f713Shappy-lx    prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && !extra_flag_access
9560d32f713Shappy-lx  }
9570d32f713Shappy-lx
9583af6aa6eSWilliam Wang  // write extra meta
9593af6aa6eSWilliam Wang  val error_flag_write_ports = Seq(
9603af6aa6eSWilliam Wang    mainPipe.io.error_flag_write, // error flag generated by corrupted store
9613af6aa6eSWilliam Wang    refillPipe.io.error_flag_write // corrupted signal from l2
9623af6aa6eSWilliam Wang  )
963026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
964026615fcSWilliam Wang
9650d32f713Shappy-lx  val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq(
9663af6aa6eSWilliam Wang    mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing
9673af6aa6eSWilliam Wang    refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag
9683af6aa6eSWilliam Wang  )
9693af6aa6eSWilliam Wang  prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p }
9703af6aa6eSWilliam Wang
97146ba64e8Ssfencevma  // FIXME: add hybrid unit?
9720d32f713Shappy-lx  val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en)
9730d32f713Shappy-lx  XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag)
9740d32f713Shappy-lx
9753af6aa6eSWilliam Wang  val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq(
9763af6aa6eSWilliam Wang    mainPipe.io.access_flag_write,
9773af6aa6eSWilliam Wang    refillPipe.io.access_flag_write
9783af6aa6eSWilliam Wang  )
9793af6aa6eSWilliam Wang  access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p }
9803af6aa6eSWilliam Wang
981ad3ba452Szhanglinjuan  //----------------------------------------
982ad3ba452Szhanglinjuan  // tag array
9830d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
98446ba64e8Ssfencevma    require(tagArray.io.read.size == (LoadPipelineWidth + StorePipelineWidth - backendParams.HyuCnt + 1))
9850d32f713Shappy-lx  }else {
98646ba64e8Ssfencevma    require(tagArray.io.read.size == (LoadPipelineWidth + 1))
9870d32f713Shappy-lx  }
98809ae47d2SWilliam Wang  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
98909ae47d2SWilliam Wang  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
99046ba64e8Ssfencevma  ldu.take(HybridLoadReadBase).zipWithIndex.foreach {
991ad3ba452Szhanglinjuan    case (ld, i) =>
992ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
993ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
99409ae47d2SWilliam Wang      ld.io.tag_read.ready := !tag_write_intend
9951f0e2dc7SJiawei Lin  }
9960d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
99746ba64e8Ssfencevma    stu.take(HybridStoreReadBase).zipWithIndex.foreach {
9980d32f713Shappy-lx      case (st, i) =>
99946ba64e8Ssfencevma        tagArray.io.read(HybridLoadReadBase + i) <> st.io.tag_read
100046ba64e8Ssfencevma        st.io.tag_resp := tagArray.io.resp(HybridLoadReadBase + i)
10010d32f713Shappy-lx        st.io.tag_read.ready := !tag_write_intend
10020d32f713Shappy-lx    }
10030d32f713Shappy-lx  }else {
10040d32f713Shappy-lx    stu.foreach {
10050d32f713Shappy-lx      case st =>
10060d32f713Shappy-lx        st.io.tag_read.ready := false.B
10070d32f713Shappy-lx        st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp)
10080d32f713Shappy-lx    }
10090d32f713Shappy-lx  }
101046ba64e8Ssfencevma  for (i <- 0 until backendParams.HyuCnt) {
101146ba64e8Ssfencevma    val HybridLoadTagReadPort = HybridLoadReadBase + i
101246ba64e8Ssfencevma    val HybridStoreTagReadPort = HybridStoreReadBase + i
101346ba64e8Ssfencevma    val TagReadPort =
101446ba64e8Ssfencevma      if (EnableStorePrefetchSPB)
101546ba64e8Ssfencevma        HybridLoadReadBase + HybridStoreReadBase + i
101646ba64e8Ssfencevma      else
101746ba64e8Ssfencevma        HybridLoadReadBase + i
101846ba64e8Ssfencevma
101946ba64e8Ssfencevma    // read tag
102046ba64e8Ssfencevma    ldu(HybridLoadTagReadPort).io.tag_read.ready := false.B
102146ba64e8Ssfencevma    stu(HybridStoreTagReadPort).io.tag_read.ready := false.B
102246ba64e8Ssfencevma
102346ba64e8Ssfencevma    if (StorePrefetchL1Enabled) {
102446ba64e8Ssfencevma      when (ldu(HybridLoadTagReadPort).io.tag_read.valid) {
102546ba64e8Ssfencevma        tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read
102646ba64e8Ssfencevma        ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend
102746ba64e8Ssfencevma      } .otherwise {
102846ba64e8Ssfencevma        tagArray.io.read(TagReadPort) <> stu(HybridStoreTagReadPort).io.tag_read
102946ba64e8Ssfencevma        stu(HybridStoreTagReadPort).io.tag_read.ready := !tag_write_intend
103046ba64e8Ssfencevma      }
103146ba64e8Ssfencevma    } else {
103246ba64e8Ssfencevma      tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read
103346ba64e8Ssfencevma      ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend
103446ba64e8Ssfencevma    }
103546ba64e8Ssfencevma
103646ba64e8Ssfencevma    // tag resp
103746ba64e8Ssfencevma    ldu(HybridLoadTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort)
103846ba64e8Ssfencevma    stu(HybridStoreTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort)
103946ba64e8Ssfencevma  }
1040ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
1041ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
1042ad3ba452Szhanglinjuan
104309ae47d2SWilliam Wang  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
104409ae47d2SWilliam Wang  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
104509ae47d2SWilliam Wang
1046ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
1047ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
1048ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
1049ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
10501f0e2dc7SJiawei Lin
105104665835SMaxpicca-Li  ldu.map(m => {
105204665835SMaxpicca-Li    m.io.vtag_update.valid := tagArray.io.write.valid
105304665835SMaxpicca-Li    m.io.vtag_update.bits := tagArray.io.write.bits
105404665835SMaxpicca-Li  })
105504665835SMaxpicca-Li
10561f0e2dc7SJiawei Lin  //----------------------------------------
10571f0e2dc7SJiawei Lin  // data array
1058d2b20d1aSTang Haojin  mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid)
10591f0e2dc7SJiawei Lin
1060ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
1061ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
1062ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
1063ad3ba452Szhanglinjuan
1064ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
10651f0e2dc7SJiawei Lin
10666c7e5e86Szhanglinjuan  for (bank <- 0 until DCacheBanks) {
10676c7e5e86Szhanglinjuan    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
10686c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
10696c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
10706c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
10716c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
10726c7e5e86Szhanglinjuan
10736c7e5e86Szhanglinjuan    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
10746c7e5e86Szhanglinjuan  }
10756c7e5e86Szhanglinjuan
1076d2b20d1aSTang Haojin  bankedDataArray.io.readline <> mainPipe.io.data_readline
10777a5caa97Szhanglinjuan  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
10786786cfb7SWilliam Wang  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
1079144422dcSMaxpicca-Li  mainPipe.io.data_resp := bankedDataArray.io.readline_resp
10801f0e2dc7SJiawei Lin
10819ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
10829ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
1083cdbff57cSHaoyuan Feng    bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req
10846786cfb7SWilliam Wang    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
10859ef181f4SWilliam Wang
1086144422dcSMaxpicca-Li    ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i)
1087144422dcSMaxpicca-Li
10889ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
10899ef181f4SWilliam Wang  })
10901f0e2dc7SJiawei Lin
1091774f100aSWilliam Wang  (0 until LoadPipelineWidth).map(i => {
1092683c1411Shappy-lx    val (_, _, done, _) = edge.count(bus.d)
1093683c1411Shappy-lx    when(bus.d.bits.opcode === TLMessages.GrantData) {
1094683c1411Shappy-lx      io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1095683c1411Shappy-lx    }.otherwise {
1096683c1411Shappy-lx      io.lsu.forward_D(i).dontCare()
1097683c1411Shappy-lx    }
1098683c1411Shappy-lx  })
10999444e131Ssfencevma  // tl D channel wakeup
11009444e131Ssfencevma  val (_, _, done, _) = edge.count(bus.d)
11019444e131Ssfencevma  when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) {
11029444e131Ssfencevma    io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
11039444e131Ssfencevma  } .otherwise {
11049444e131Ssfencevma    io.lsu.tl_d_channel.dontCare()
11059444e131Ssfencevma  }
11062fdb4d6aShappy-lx  mainPipe.io.force_write <> io.force_write
1107683c1411Shappy-lx
110804665835SMaxpicca-Li  /** dwpu */
110904665835SMaxpicca-Li  val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth))
111004665835SMaxpicca-Li  for(i <- 0 until LoadPipelineWidth){
111104665835SMaxpicca-Li    dwpu.io.req(i) <> ldu(i).io.dwpu.req(0)
111204665835SMaxpicca-Li    dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0)
111304665835SMaxpicca-Li    dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0)
111404665835SMaxpicca-Li    dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0)
111504665835SMaxpicca-Li  }
111604665835SMaxpicca-Li  dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid
111704665835SMaxpicca-Li  dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr
111804665835SMaxpicca-Li  dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en
111904665835SMaxpicca-Li
11201f0e2dc7SJiawei Lin  //----------------------------------------
11211f0e2dc7SJiawei Lin  // load pipe
11221f0e2dc7SJiawei Lin  // the s1 kill signal
11231f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
11241f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
11251f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
11261f0e2dc7SJiawei Lin
1127cdbff57cSHaoyuan Feng    // TODO:when have load128Req
112800e6f2e2Sweiding liu    ldu(w).io.load128Req := io.lsu.load(w).is128Req
1129cdbff57cSHaoyuan Feng
11301f0e2dc7SJiawei Lin    // replay and nack not needed anymore
11311f0e2dc7SJiawei Lin    // TODO: remove replay and nack
11321f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
11331f0e2dc7SJiawei Lin
11341f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
11357a5caa97Szhanglinjuan      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
11361f0e2dc7SJiawei Lin  }
11371f0e2dc7SJiawei Lin
11380d32f713Shappy-lx  prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _)
11390d32f713Shappy-lx  prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _)
11400d32f713Shappy-lx  prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch
11410d32f713Shappy-lx  prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit))
11420d32f713Shappy-lx  io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl
11430d32f713Shappy-lx  XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)))
11440d32f713Shappy-lx  XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))
11450d32f713Shappy-lx  XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _))
11460d32f713Shappy-lx  XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _))
11470d32f713Shappy-lx
1148da3bf434SMaxpicca-Li  /** LoadMissDB: record load miss state */
1149da3bf434SMaxpicca-Li  val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString))
1150da3bf434SMaxpicca-Li  val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString))
1151da3bf434SMaxpicca-Li  val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString
1152da3bf434SMaxpicca-Li  val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString
1153da3bf434SMaxpicca-Li  val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry)
1154da3bf434SMaxpicca-Li  for( i <- 0 until LoadPipelineWidth){
1155da3bf434SMaxpicca-Li    val loadMissEntry = Wire(new LoadMissEntry)
1156da3bf434SMaxpicca-Li    val loadMissWriteEn =
1157da3bf434SMaxpicca-Li      (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) ||
1158da3bf434SMaxpicca-Li      (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR)
1159da3bf434SMaxpicca-Li    loadMissEntry.timeCnt := GTimer()
1160da3bf434SMaxpicca-Li    loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1161da3bf434SMaxpicca-Li    loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr
1162da3bf434SMaxpicca-Li    loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1163da3bf434SMaxpicca-Li    loadMissEntry.missState := OHToUInt(Cat(Seq(
1164da3bf434SMaxpicca-Li      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1165da3bf434SMaxpicca-Li      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1166da3bf434SMaxpicca-Li      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1167da3bf434SMaxpicca-Li    )))
1168da3bf434SMaxpicca-Li    loadMissTable.log(
1169da3bf434SMaxpicca-Li      data = loadMissEntry,
1170da3bf434SMaxpicca-Li      en = isWriteLoadMissTable.orR && loadMissWriteEn,
1171da3bf434SMaxpicca-Li      site = siteName,
1172da3bf434SMaxpicca-Li      clock = clock,
1173da3bf434SMaxpicca-Li      reset = reset
1174da3bf434SMaxpicca-Li    )
1175da3bf434SMaxpicca-Li  }
1176da3bf434SMaxpicca-Li
117704665835SMaxpicca-Li  val isWriteLoadAccessTable = WireInit(Constantin.createRecord("isWriteLoadAccessTable" + p(XSCoreParamsKey).HartId.toString))
117804665835SMaxpicca-Li  val loadAccessTable = ChiselDB.createTable("LoadAccessDB" + p(XSCoreParamsKey).HartId.toString, new LoadAccessEntry)
117904665835SMaxpicca-Li  for (i <- 0 until LoadPipelineWidth) {
118004665835SMaxpicca-Li    val loadAccessEntry = Wire(new LoadAccessEntry)
118104665835SMaxpicca-Li    loadAccessEntry.timeCnt := GTimer()
118204665835SMaxpicca-Li    loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
118304665835SMaxpicca-Li    loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr
118404665835SMaxpicca-Li    loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
118504665835SMaxpicca-Li    loadAccessEntry.missState := OHToUInt(Cat(Seq(
118604665835SMaxpicca-Li      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
118704665835SMaxpicca-Li      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
118804665835SMaxpicca-Li      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
118904665835SMaxpicca-Li    )))
119004665835SMaxpicca-Li    loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num
119104665835SMaxpicca-Li    loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num
119204665835SMaxpicca-Li    loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num
119304665835SMaxpicca-Li    loadAccessTable.log(
119404665835SMaxpicca-Li      data = loadAccessEntry,
119504665835SMaxpicca-Li      en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid,
119604665835SMaxpicca-Li      site = siteName + "_loadpipe" + i.toString,
119704665835SMaxpicca-Li      clock = clock,
119804665835SMaxpicca-Li      reset = reset
119904665835SMaxpicca-Li    )
120004665835SMaxpicca-Li  }
120104665835SMaxpicca-Li
12021f0e2dc7SJiawei Lin  //----------------------------------------
12030d32f713Shappy-lx  // Sta pipe
120446ba64e8Ssfencevma  for (w <- 0 until StorePipelineWidth) {
12050d32f713Shappy-lx    stu(w).io.lsu <> io.lsu.sta(w)
12060d32f713Shappy-lx  }
12070d32f713Shappy-lx
12080d32f713Shappy-lx  //----------------------------------------
12091f0e2dc7SJiawei Lin  // atomics
12101f0e2dc7SJiawei Lin  // atomics not finished yet
121162cb71fbShappy-lx  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
121262cb71fbShappy-lx  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
121362cb71fbShappy-lx  io.lsu.atomics.block_lr := mainPipe.io.block_lr
121462cb71fbShappy-lx  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
121562cb71fbShappy-lx  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
12161f0e2dc7SJiawei Lin
12171f0e2dc7SJiawei Lin  //----------------------------------------
12181f0e2dc7SJiawei Lin  // miss queue
12190d32f713Shappy-lx  // missReqArb port:
122046ba64e8Ssfencevma  // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 1 +
122146ba64e8Ssfencevma  // hybrid * 1; disable: main pipe * 1 + load pipe * 2 + hybrid * 1
12220d32f713Shappy-lx  // higher priority is given to lower indices
122346ba64e8Ssfencevma  val MissReqPortCount = if(StorePrefetchL1Enabled) 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt else 1 + backendParams.LduCnt + backendParams.HyuCnt
12241f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
122546ba64e8Ssfencevma  val HybridMissReqBase = MissReqPortCount - backendParams.HyuCnt
12261f0e2dc7SJiawei Lin
12271f0e2dc7SJiawei Lin  // Request
12286008d57dShappy-lx  val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits))
12291f0e2dc7SJiawei Lin
1230a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
123146ba64e8Ssfencevma  for (w <- 0 until backendParams.LduCnt)  { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
12321f0e2dc7SJiawei Lin
1233fa9ac9b6SWilliam Wang  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp }
1234fa9ac9b6SWilliam Wang  mainPipe.io.miss_resp := missQueue.io.resp
1235683c1411Shappy-lx
12360d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
123746ba64e8Ssfencevma    for (w <- 0 until backendParams.StaCnt) { missReqArb.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req }
12380d32f713Shappy-lx  }else {
1239d7739d95Ssfencevma    for (w <- 0 until backendParams.StaCnt) { stu(w).io.miss_req.ready := false.B }
12400d32f713Shappy-lx  }
12410d32f713Shappy-lx
124246ba64e8Ssfencevma  for (i <- 0 until backendParams.HyuCnt) {
124346ba64e8Ssfencevma    val HybridLoadReqPort = HybridLoadReadBase + i
124446ba64e8Ssfencevma    val HybridStoreReqPort = HybridStoreReadBase + i
124546ba64e8Ssfencevma    val HybridMissReqPort = HybridMissReqBase + i
124646ba64e8Ssfencevma
124746ba64e8Ssfencevma    ldu(HybridLoadReqPort).io.miss_req.ready := false.B
124846ba64e8Ssfencevma    stu(HybridStoreReqPort).io.miss_req.ready := false.B
124946ba64e8Ssfencevma
125046ba64e8Ssfencevma    if (StorePrefetchL1Enabled) {
125146ba64e8Ssfencevma      when (ldu(HybridLoadReqPort).io.miss_req.valid) {
125246ba64e8Ssfencevma        missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req
125346ba64e8Ssfencevma      } .otherwise {
125446ba64e8Ssfencevma        missReqArb.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req
125546ba64e8Ssfencevma      }
125646ba64e8Ssfencevma    } else {
125746ba64e8Ssfencevma      missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req
125846ba64e8Ssfencevma    }
125946ba64e8Ssfencevma  }
126046ba64e8Ssfencevma
126146ba64e8Ssfencevma
12621f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
12631f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
12641f0e2dc7SJiawei Lin
1265a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
1266a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
1267a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
1268a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
1269a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
1270a98b054bSWilliam Wang  }
12711f0e2dc7SJiawei Lin
1272e50f3145Ssfencevma  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel }
1273e50f3145Ssfencevma
12746008d57dShappy-lx  XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U)
12756008d57dShappy-lx  XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U)
12766b5c3d02Shappy-lx
12776b5c3d02Shappy-lx  XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U)
12786b5c3d02Shappy-lx  XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U)
12796b5c3d02Shappy-lx  XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U)
12806008d57dShappy-lx
1281683c1411Shappy-lx  // forward missqueue
1282683c1411Shappy-lx  (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i)))
1283683c1411Shappy-lx
12841f0e2dc7SJiawei Lin  // refill to load queue
1285ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
12861f0e2dc7SJiawei Lin
12871f0e2dc7SJiawei Lin  // tilelink stuff
12881f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
12891f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
1290ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
1291ad3ba452Szhanglinjuan
1292a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
12931f0e2dc7SJiawei Lin
12941f0e2dc7SJiawei Lin  //----------------------------------------
12951f0e2dc7SJiawei Lin  // probe
12961f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
12971f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
1298ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
1299300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
13001f0e2dc7SJiawei Lin
13011f0e2dc7SJiawei Lin  //----------------------------------------
13021f0e2dc7SJiawei Lin  // mainPipe
1303ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
1304ad3ba452Szhanglinjuan  // block the req in main pipe
1305219c4595Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
1306b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
13071f0e2dc7SJiawei Lin
1308a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
1309ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
13101f0e2dc7SJiawei Lin
131169790076Szhanglinjuan  arbiter_with_pipereg(
131262cb71fbShappy-lx    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
131369790076Szhanglinjuan    out = mainPipe.io.atomic_req,
131469790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
131569790076Szhanglinjuan  )
13161f0e2dc7SJiawei Lin
1317a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
13181f0e2dc7SJiawei Lin
1319ad3ba452Szhanglinjuan  //----------------------------------------
1320b36dd5fdSWilliam Wang  // replace (main pipe)
1321ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
1322578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
1323578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
13241f0e2dc7SJiawei Lin
1325ad3ba452Szhanglinjuan  //----------------------------------------
1326ad3ba452Szhanglinjuan  // refill pipe
132763540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
132863540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
1329ad3ba452Szhanglinjuan      s.valid &&
1330ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
1331ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
1332ad3ba452Szhanglinjuan    )).orR
1333ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
1334c3a5fe5fShappy-lx
1335c3a5fe5fShappy-lx  val mpStatus_dup = mainPipe.io.status_dup
1336c3a5fe5fShappy-lx  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
1337c3a5fe5fShappy-lx  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
1338c3a5fe5fShappy-lx    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
1339c3a5fe5fShappy-lx    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
1340c3a5fe5fShappy-lx      s.valid &&
1341c3a5fe5fShappy-lx        s.bits.set === mq_refill_dup(i).bits.idx &&
1342c3a5fe5fShappy-lx        s.bits.way_en === mq_refill_dup(i).bits.way_en
1343c3a5fe5fShappy-lx    )).orR
1344c3a5fe5fShappy-lx  })
1345c3a5fe5fShappy-lx  dontTouch(refillShouldBeBlocked_dup)
1346c3a5fe5fShappy-lx
13476c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
13486c7e5e86Szhanglinjuan    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
13496c7e5e86Szhanglinjuan  }
13506c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
13516c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
13526c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
13536c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
13546c7e5e86Szhanglinjuan    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
13556c7e5e86Szhanglinjuan      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
13566c7e5e86Szhanglinjuan  }
13576c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
13586c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
13596c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
1360c3a5fe5fShappy-lx
1361c3a5fe5fShappy-lx  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
1362c3a5fe5fShappy-lx    x => x._1.valid && !x._2
1363c3a5fe5fShappy-lx  ))
1364c3a5fe5fShappy-lx  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
13656c7e5e86Szhanglinjuan  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
1366c3a5fe5fShappy-lx  dontTouch(refillPipe_io_req_valid_dup)
1367c3a5fe5fShappy-lx  dontTouch(refillPipe_io_data_write_valid_dup)
1368c3a5fe5fShappy-lx  dontTouch(refillPipe_io_tag_write_valid_dup)
1369c3a5fe5fShappy-lx  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
1370c3a5fe5fShappy-lx  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
1371c3a5fe5fShappy-lx  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
1372c3a5fe5fShappy-lx
1373c3a5fe5fShappy-lx  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
1374c3a5fe5fShappy-lx    r.ready := refillPipe.io.req.ready && !block
1375c3a5fe5fShappy-lx  }
1376c3a5fe5fShappy-lx
137754e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
1378a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
13791f0e2dc7SJiawei Lin
13801f0e2dc7SJiawei Lin  //----------------------------------------
13811f0e2dc7SJiawei Lin  // wb
13821f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
1383026615fcSWilliam Wang
1384578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
13851f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
1386ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
1387ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
1388b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req
1389b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp
1390ef3b5b96SWilliam Wang
1391935edac4STang Haojin  io.lsu.release.valid := RegNext(wb.io.req.fire)
1392ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
1393ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
1394ef3b5b96SWilliam Wang  // * load queue released flag update logic
1395ef3b5b96SWilliam Wang  // * load / load violation check logic
1396ef3b5b96SWilliam Wang  // * and timing requirements
1397ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
13981f0e2dc7SJiawei Lin
13991f0e2dc7SJiawei Lin  // connect bus d
14001f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
14011f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
14021f0e2dc7SJiawei Lin
14031f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
14041f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
14051f0e2dc7SJiawei Lin
14061f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
14071f0e2dc7SJiawei Lin  bus.d.ready := false.B
14081f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
14091f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
14101f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
14111f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
14121f0e2dc7SJiawei Lin  } .otherwise {
1413935edac4STang Haojin    assert (!bus.d.fire)
14141f0e2dc7SJiawei Lin  }
14151f0e2dc7SJiawei Lin
14161f0e2dc7SJiawei Lin  //----------------------------------------
14170d32f713Shappy-lx  // Feedback Direct Prefetch Monitor
14180d32f713Shappy-lx  fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt
14190d32f713Shappy-lx  fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch
14200d32f713Shappy-lx  fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch
14210d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  {
14220d32f713Shappy-lx    if(w == 0) {
14230d32f713Shappy-lx      fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch
14240d32f713Shappy-lx    }else {
14250d32f713Shappy-lx      fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch)
14260d32f713Shappy-lx    }
14270d32f713Shappy-lx  }
14280d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.cache_pollution(w) :=  ldu(w).io.prefetch_info.fdp.pollution }
14290d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.demand_miss(w) :=  ldu(w).io.prefetch_info.fdp.demand_miss }
14307cf78eb2Shappy-lx  fdpMonitor.io.debugRolling := io.debugRolling
14310d32f713Shappy-lx
14320d32f713Shappy-lx  //----------------------------------------
14330d32f713Shappy-lx  // Bloom Filter
14340d32f713Shappy-lx  bloomFilter.io.set <> missQueue.io.bloom_filter_query.set
14350d32f713Shappy-lx  bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr
14360d32f713Shappy-lx
14370d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query }
14380d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp }
14390d32f713Shappy-lx
14400d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq }
14410d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query }
14420d32f713Shappy-lx
14430d32f713Shappy-lx  //----------------------------------------
1444ad3ba452Szhanglinjuan  // replacement algorithm
1445ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
14460d32f713Shappy-lx  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way)
144704665835SMaxpicca-Li
144804665835SMaxpicca-Li  val victimList = VictimList(nSets)
144904665835SMaxpicca-Li  if (dwpuParam.enCfPred) {
145004665835SMaxpicca-Li    when(missQueue.io.replace_pipe_req.valid) {
145104665835SMaxpicca-Li      victimList.replace(get_idx(missQueue.io.replace_pipe_req.bits.vaddr))
145204665835SMaxpicca-Li    }
1453ad3ba452Szhanglinjuan    replWayReqs.foreach {
1454ad3ba452Szhanglinjuan      case req =>
1455ad3ba452Szhanglinjuan        req.way := DontCare
145604665835SMaxpicca-Li        when(req.set.valid) {
145704665835SMaxpicca-Li          when(victimList.whether_sa(req.set.bits)) {
145804665835SMaxpicca-Li            req.way := replacer.way(req.set.bits)
145904665835SMaxpicca-Li          }.otherwise {
146004665835SMaxpicca-Li            req.way := req.dmWay
146104665835SMaxpicca-Li          }
146204665835SMaxpicca-Li        }
146304665835SMaxpicca-Li    }
146404665835SMaxpicca-Li  } else {
146504665835SMaxpicca-Li    replWayReqs.foreach {
146604665835SMaxpicca-Li      case req =>
146704665835SMaxpicca-Li        req.way := DontCare
146804665835SMaxpicca-Li        when(req.set.valid) {
146904665835SMaxpicca-Li          req.way := replacer.way(req.set.bits)
147004665835SMaxpicca-Li        }
147104665835SMaxpicca-Li    }
1472ad3ba452Szhanglinjuan  }
1473ad3ba452Szhanglinjuan
1474ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
147592816bbcSWilliam Wang    mainPipe.io.replace_access
14760d32f713Shappy-lx  ) ++ stu.map(_.io.replace_access)
1477ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
1478ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
1479ad3ba452Szhanglinjuan    case (w, req) =>
1480ad3ba452Szhanglinjuan      w.valid := req.valid
1481ad3ba452Szhanglinjuan      w.bits := req.bits.way
1482ad3ba452Szhanglinjuan  }
1483ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
1484ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
1485ad3ba452Szhanglinjuan
1486ad3ba452Szhanglinjuan  //----------------------------------------
14871f0e2dc7SJiawei Lin  // assertions
14881f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
1489935edac4STang Haojin  when (bus.a.fire) {
14901f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
14911f0e2dc7SJiawei Lin  }
1492935edac4STang Haojin  when (bus.b.fire) {
14931f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
14941f0e2dc7SJiawei Lin  }
1495935edac4STang Haojin  when (bus.c.fire) {
14961f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
14971f0e2dc7SJiawei Lin  }
14981f0e2dc7SJiawei Lin
14991f0e2dc7SJiawei Lin  //----------------------------------------
15001f0e2dc7SJiawei Lin  // utility functions
15011f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
15021f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
15031f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
15041f0e2dc7SJiawei Lin    sink.bits    := source.bits
15051f0e2dc7SJiawei Lin  }
15061f0e2dc7SJiawei Lin
15071f0e2dc7SJiawei Lin  //----------------------------------------
1508e19f7967SWilliam Wang  // Customized csr cache op support
1509e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
1510e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
1511c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1512c3a5fe5fShappy-lx  // dup cacheOp_req_valid
1513779109e3Slixin  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1514c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
1515779109e3Slixin  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1516c3a5fe5fShappy-lx
1517e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1518c3a5fe5fShappy-lx  // dup cacheOp_req_valid
1519779109e3Slixin  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1520c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
1521779109e3Slixin  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1522e47fc57cSlixin
1523e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
1524e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
1525e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
1526e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
1527e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
1528e19f7967SWilliam Wang  ))
1529026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
153041b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
1531e19f7967SWilliam Wang
1532e19f7967SWilliam Wang  //----------------------------------------
15331f0e2dc7SJiawei Lin  // performance counters
1534935edac4STang Haojin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire))
15351f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
15361f0e2dc7SJiawei Lin
15371f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
1538ad3ba452Szhanglinjuan
1539ad3ba452Szhanglinjuan  // performance counter
1540ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
1541ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
1542ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
1543ad3ba452Szhanglinjuan    case (a, u) =>
1544935edac4STang Haojin      a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill
1545d2b20d1aSTang Haojin      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr))
154603efd994Shappy-lx      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
1547ad3ba452Szhanglinjuan  }
1548935edac4STang Haojin  st_access.valid := RegNext(mainPipe.io.store_req.fire)
1549ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
1550ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
1551ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
1552ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
1553ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
1554ad3ba452Szhanglinjuan    case acc =>
1555ad3ba452Szhanglinjuan      Cat(early_replace.map {
1556ad3ba452Szhanglinjuan        case r =>
1557ad3ba452Szhanglinjuan          acc.valid && r.valid &&
1558ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
1559ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
1560ad3ba452Szhanglinjuan      })
1561ad3ba452Szhanglinjuan  }
1562ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
1563cd365d4cSrvcoresjw
15641ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
15651ca0e4f3SYinan Xu  generatePerfEvent()
15661f0e2dc7SJiawei Lin}
15671f0e2dc7SJiawei Lin
15681f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
15691f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
15701f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
15711f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
15721f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
15731f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
15741f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
15751f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
15761f0e2dc7SJiawei Lin}
15771f0e2dc7SJiawei Lin
15784f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
157995e60e55STang Haojin  override def shouldBeInlined: Boolean = false
15801f0e2dc7SJiawei Lin
15814f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
15824f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
15834f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
15844f94c0c6SJiawei Lin  if (useDcache) {
15851f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
15861f0e2dc7SJiawei Lin  }
15871f0e2dc7SJiawei Lin
1588935edac4STang Haojin  class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents {
15891f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
15901ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
15914f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
15921f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
15931f0e2dc7SJiawei Lin      io <> fake_dcache.io
15941ca0e4f3SYinan Xu      Seq()
15951f0e2dc7SJiawei Lin    }
15961f0e2dc7SJiawei Lin    else {
15971f0e2dc7SJiawei Lin      io <> dcache.module.io
15981ca0e4f3SYinan Xu      dcache.module.getPerfEvents
15991f0e2dc7SJiawei Lin    }
16001ca0e4f3SYinan Xu    generatePerfEvent()
16011f0e2dc7SJiawei Lin  }
1602935edac4STang Haojin
1603935edac4STang Haojin  lazy val module = new DCacheWrapperImp(this)
16041f0e2dc7SJiawei Lin}
1605