xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 774f100a5b56b47e7a42ad397f6a23e8468eb9d2)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
275668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
281f0e2dc7SJiawei Linimport device.RAMHelper
295668a921SJiawei Linimport huancun.{AliasField, AliasKey, DirtyField, PreferCacheField, PrefetchField}
307cd72b71Szhanglinjuanimport huancun.utils.FastArbiter
31b36dd5fdSWilliam Wangimport mem.{AddPipelineReg}
325668a921SJiawei Lin
33ad3ba452Szhanglinjuanimport scala.math.max
341f0e2dc7SJiawei Lin
351f0e2dc7SJiawei Lin// DCache specific parameters
361f0e2dc7SJiawei Lincase class DCacheParameters
371f0e2dc7SJiawei Lin(
381f0e2dc7SJiawei Lin  nSets: Int = 256,
391f0e2dc7SJiawei Lin  nWays: Int = 8,
40af22dd7cSWilliam Wang  rowBits: Int = 64,
411f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
421f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
43300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
441f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
451f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
461f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
471f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
481f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
49fddcfe1fSwakafa  blockBytes: Int = 64,
50fddcfe1fSwakafa  alwaysReleaseData: Boolean = true
511f0e2dc7SJiawei Lin) extends L1CacheParameters {
521f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
531f0e2dc7SJiawei Lin  // cache alias will happen,
541f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
551f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
561f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
571f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
581f0e2dc7SJiawei Lin    PrefetchField(),
591f0e2dc7SJiawei Lin    PreferCacheField()
601f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
611f0e2dc7SJiawei Lin  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
621f0e2dc7SJiawei Lin
631f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
641f0e2dc7SJiawei Lin
651f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
661f0e2dc7SJiawei Lin}
671f0e2dc7SJiawei Lin
681f0e2dc7SJiawei Lin//           Physical Address
691f0e2dc7SJiawei Lin// --------------------------------------
701f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
711f0e2dc7SJiawei Lin// --------------------------------------
721f0e2dc7SJiawei Lin//                  |
731f0e2dc7SJiawei Lin//                  DCacheTagOffset
741f0e2dc7SJiawei Lin//
751f0e2dc7SJiawei Lin//           Virtual Address
761f0e2dc7SJiawei Lin// --------------------------------------
771f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
781f0e2dc7SJiawei Lin// --------------------------------------
791f0e2dc7SJiawei Lin//                |     |      |        |
80ca18a0b4SWilliam Wang//                |     |      |        0
811f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
821f0e2dc7SJiawei Lin//                |     DCacheSetOffset
831f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
841f0e2dc7SJiawei Lin
851f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
861f0e2dc7SJiawei Lin
871f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
881f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
891f0e2dc7SJiawei Lin  val cfg = cacheParams
901f0e2dc7SJiawei Lin
911f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
921f0e2dc7SJiawei Lin
931f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
941f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
951f0e2dc7SJiawei Lin
96e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
97e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
98e19f7967SWilliam Wang
991f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
1001f0e2dc7SJiawei Lin
1011f0e2dc7SJiawei Lin  def nSourceType = 3
1021f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
1031f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1041f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1051f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
1063f4ec46fSCODE-JTZ  def SOFT_PREFETCH = 3
1071f0e2dc7SJiawei Lin
1081f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1098b1251e1SWilliam Wang  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
1101f0e2dc7SJiawei Lin
111300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
112300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
113300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
114300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
115300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
116ad3ba452Szhanglinjuan
1171f0e2dc7SJiawei Lin  // banked dcache support
1181f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1191f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
120af22dd7cSWilliam Wang  val DCacheBanks = 8 // hardcoded
121af22dd7cSWilliam Wang  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
122ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
123ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
124af22dd7cSWilliam Wang  require(DCacheSRAMRowBits == 64)
1251f0e2dc7SJiawei Lin
126ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
127ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
128ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1291f0e2dc7SJiawei Lin
1301f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1311f0e2dc7SJiawei Lin
1321f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
133ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
134ca18a0b4SWilliam Wang
135ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1361f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1371f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1381f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
139ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1401f0e2dc7SJiawei Lin
1416c7e5e86Szhanglinjuan  // parameters about duplicating regs to solve fanout
1426c7e5e86Szhanglinjuan  // In Main Pipe:
1436c7e5e86Szhanglinjuan    // tag_write.ready -> data_write.valid * 8 banks
1446c7e5e86Szhanglinjuan    // tag_write.ready -> meta_write.valid
1456c7e5e86Szhanglinjuan    // tag_write.ready -> tag_write.valid
1466c7e5e86Szhanglinjuan    // tag_write.ready -> err_write.valid
1476c7e5e86Szhanglinjuan    // tag_write.ready -> wb.valid
1486c7e5e86Szhanglinjuan  val nDupTagWriteReady = DCacheBanks + 4
1496c7e5e86Szhanglinjuan  // In Main Pipe:
1506c7e5e86Szhanglinjuan    // data_write.ready -> data_write.valid * 8 banks
1516c7e5e86Szhanglinjuan    // data_write.ready -> meta_write.valid
1526c7e5e86Szhanglinjuan    // data_write.ready -> tag_write.valid
1536c7e5e86Szhanglinjuan    // data_write.ready -> err_write.valid
1546c7e5e86Szhanglinjuan    // data_write.ready -> wb.valid
1556c7e5e86Szhanglinjuan  val nDupDataWriteReady = DCacheBanks + 4
1566c7e5e86Szhanglinjuan  val nDupWbReady = DCacheBanks + 4
1576c7e5e86Szhanglinjuan  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
1586c7e5e86Szhanglinjuan  val dataWritePort = 0
1596c7e5e86Szhanglinjuan  val metaWritePort = DCacheBanks
1606c7e5e86Szhanglinjuan  val tagWritePort = metaWritePort + 1
1616c7e5e86Szhanglinjuan  val errWritePort = tagWritePort + 1
1626c7e5e86Szhanglinjuan  val wbPort = errWritePort + 1
1636c7e5e86Szhanglinjuan
1641f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1651f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
1661f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
1671f0e2dc7SJiawei Lin  }
1681f0e2dc7SJiawei Lin
1691f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
1701f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
1711f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
1721f0e2dc7SJiawei Lin  }
1731f0e2dc7SJiawei Lin
1741f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
1751f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
1761f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
1771f0e2dc7SJiawei Lin  }
1781f0e2dc7SJiawei Lin
1791f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
1801f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
1811f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
1821f0e2dc7SJiawei Lin  }
1831f0e2dc7SJiawei Lin
184578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
185578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
186578c21a4Szhanglinjuan    out: DecoupledIO[T],
187578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
188578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
189578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
190578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
191578c21a4Szhanglinjuan      a <> req
192578c21a4Szhanglinjuan    }
193578c21a4Szhanglinjuan    out <> arb.io.out
194578c21a4Szhanglinjuan  }
195578c21a4Szhanglinjuan
196b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
197b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
198b36dd5fdSWilliam Wang    out: DecoupledIO[T],
199b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
200b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
201b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
202b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
203b36dd5fdSWilliam Wang      a <> req
204b36dd5fdSWilliam Wang    }
205b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
206b36dd5fdSWilliam Wang  }
207b36dd5fdSWilliam Wang
208b11ec622Slixin  def arbiter_with_pipereg_N_dup[T <: Bundle](
209b11ec622Slixin    in: Seq[DecoupledIO[T]],
210b11ec622Slixin    out: DecoupledIO[T],
211c3a5fe5fShappy-lx    dups: Seq[DecoupledIO[T]],
212b11ec622Slixin    name: Option[String] = None): Unit = {
213b11ec622Slixin    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
214b11ec622Slixin    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
215b11ec622Slixin    for ((a, req) <- arb.io.in.zip(in)) {
216b11ec622Slixin      a <> req
217b11ec622Slixin    }
218b11ec622Slixin    for (dup <- dups) {
219c3a5fe5fShappy-lx      AddPipelineReg(arb.io.out, dup, false.B)
220b11ec622Slixin    }
221c3a5fe5fShappy-lx    AddPipelineReg(arb.io.out, out, false.B)
222b11ec622Slixin  }
223b11ec622Slixin
224578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
225578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
226578c21a4Szhanglinjuan    out: DecoupledIO[T],
227578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
228578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
229578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
230578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
231578c21a4Szhanglinjuan      a <> req
232578c21a4Szhanglinjuan    }
233578c21a4Szhanglinjuan    out <> arb.io.out
234578c21a4Szhanglinjuan  }
235578c21a4Szhanglinjuan
2367cd72b71Szhanglinjuan  def fastArbiter[T <: Bundle](
2377cd72b71Szhanglinjuan    in: Seq[DecoupledIO[T]],
2387cd72b71Szhanglinjuan    out: DecoupledIO[T],
2397cd72b71Szhanglinjuan    name: Option[String] = None): Unit = {
2407cd72b71Szhanglinjuan    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
2417cd72b71Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
2427cd72b71Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
2437cd72b71Szhanglinjuan      a <> req
2447cd72b71Szhanglinjuan    }
2457cd72b71Szhanglinjuan    out <> arb.io.out
2467cd72b71Szhanglinjuan  }
2477cd72b71Szhanglinjuan
248ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
249ad3ba452Szhanglinjuan
2501f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
2511f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
2521f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
2531f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
2541f0e2dc7SJiawei Lin}
2551f0e2dc7SJiawei Lin
2561f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
2571f0e2dc7SJiawei Lin  with HasDCacheParameters
2581f0e2dc7SJiawei Lin
2591f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
2601f0e2dc7SJiawei Lin  with HasDCacheParameters
2611f0e2dc7SJiawei Lin
2621f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
2631f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
2641f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
2651f0e2dc7SJiawei Lin}
2661f0e2dc7SJiawei Lin
267ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
268ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
269ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
270ad3ba452Szhanglinjuan}
271ad3ba452Szhanglinjuan
2721f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
2731f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters)  extends DCacheBundle
2741f0e2dc7SJiawei Lin{
2751f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2761f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2771f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
2781f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
2791f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2803f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
2811f0e2dc7SJiawei Lin  def dump() = {
2821f0e2dc7SJiawei Lin    XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2831f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2841f0e2dc7SJiawei Lin  }
2851f0e2dc7SJiawei Lin}
2861f0e2dc7SJiawei Lin
2871f0e2dc7SJiawei Lin// memory request in word granularity(store)
2881f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
2891f0e2dc7SJiawei Lin{
2901f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2911f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
2921f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2931f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2941f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
2951f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2961f0e2dc7SJiawei Lin  def dump() = {
2971f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2981f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2991f0e2dc7SJiawei Lin  }
300ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
3011f0e2dc7SJiawei Lin}
3021f0e2dc7SJiawei Lin
3031f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
3041f0e2dc7SJiawei Lin  val vaddr = UInt(VAddrBits.W)
305ca18a0b4SWilliam Wang  val wline = Bool()
3061f0e2dc7SJiawei Lin}
3071f0e2dc7SJiawei Lin
3086786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
3091f0e2dc7SJiawei Lin{
3101f0e2dc7SJiawei Lin  val data         = UInt(DataBits.W)
311026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
312026615fcSWilliam Wang
3131f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
3141f0e2dc7SJiawei Lin  val miss   = Bool()
315026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
3161f0e2dc7SJiawei Lin  val replay = Bool()
317026615fcSWilliam Wang  // data has been corrupted
318a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
3191f0e2dc7SJiawei Lin  def dump() = {
3201f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
3211f0e2dc7SJiawei Lin      data, id, miss, replay)
3221f0e2dc7SJiawei Lin  }
3231f0e2dc7SJiawei Lin}
3241f0e2dc7SJiawei Lin
3256786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
3266786cfb7SWilliam Wang{
3276786cfb7SWilliam Wang  // 1 cycle after data resp
3286786cfb7SWilliam Wang  val error_delayed = Bool() // all kinds of errors, include tag error
3296786cfb7SWilliam Wang}
3306786cfb7SWilliam Wang
3316786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
3326786cfb7SWilliam Wang{
3336786cfb7SWilliam Wang  val error = Bool() // all kinds of errors, include tag error
3346786cfb7SWilliam Wang}
3356786cfb7SWilliam Wang
3361f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
3371f0e2dc7SJiawei Lin{
3381f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
3391f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
3401f0e2dc7SJiawei Lin  val miss   = Bool()
3411f0e2dc7SJiawei Lin  // cache req nacked, replay it later
3421f0e2dc7SJiawei Lin  val replay = Bool()
3431f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3441f0e2dc7SJiawei Lin  def dump() = {
3451f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
3461f0e2dc7SJiawei Lin      data, id, miss, replay)
3471f0e2dc7SJiawei Lin  }
3481f0e2dc7SJiawei Lin}
3491f0e2dc7SJiawei Lin
3501f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
3511f0e2dc7SJiawei Lin{
3521f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
3531f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
354026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
3551f0e2dc7SJiawei Lin  // for debug usage
3561f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
3571f0e2dc7SJiawei Lin  val hasdata = Bool()
3581f0e2dc7SJiawei Lin  val refill_done = Bool()
3591f0e2dc7SJiawei Lin  def dump() = {
3601f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
3611f0e2dc7SJiawei Lin  }
3621f0e2dc7SJiawei Lin}
3631f0e2dc7SJiawei Lin
36467682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
36567682d05SWilliam Wang{
36667682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
36767682d05SWilliam Wang  def dump() = {
36867682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
36967682d05SWilliam Wang  }
37067682d05SWilliam Wang}
37167682d05SWilliam Wang
3721f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
3731f0e2dc7SJiawei Lin{
3741f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
3751f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
3761f0e2dc7SJiawei Lin}
3771f0e2dc7SJiawei Lin
3786786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle
3796786cfb7SWilliam Wang{
3806786cfb7SWilliam Wang  val req  = DecoupledIO(new DCacheWordReq)
3816786cfb7SWilliam Wang  val resp = Flipped(DecoupledIO(new DCacheWordRespWithError))
3826786cfb7SWilliam Wang}
3836786cfb7SWilliam Wang
38462cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle {
38562cb71fbShappy-lx  val data    = UInt(DataBits.W)
38662cb71fbShappy-lx  val miss    = Bool()
38762cb71fbShappy-lx  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
38862cb71fbShappy-lx  val replay  = Bool()
38962cb71fbShappy-lx  val error   = Bool()
39062cb71fbShappy-lx
39162cb71fbShappy-lx  val ack_miss_queue = Bool()
39262cb71fbShappy-lx
39362cb71fbShappy-lx  val id     = UInt(reqIdWidth.W)
39462cb71fbShappy-lx}
39562cb71fbShappy-lx
3966786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle
3971f0e2dc7SJiawei Lin{
39862cb71fbShappy-lx  val req  = DecoupledIO(new MainPipeReq)
39962cb71fbShappy-lx  val resp = Flipped(ValidIO(new AtomicsResp))
40062cb71fbShappy-lx  val block_lr = Input(Bool())
4011f0e2dc7SJiawei Lin}
4021f0e2dc7SJiawei Lin
4031f0e2dc7SJiawei Lin// used by load unit
4041f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
4051f0e2dc7SJiawei Lin{
4061f0e2dc7SJiawei Lin  // kill previous cycle's req
4071f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
408b6982e83SLemover  val s2_kill  = Output(Bool())
4091f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
4101f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
41103efd994Shappy-lx  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
41203efd994Shappy-lx  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
4131f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
414d87b76aaSWilliam Wang  val s1_bank_conflict = Input(Bool())
41503efd994Shappy-lx  // cycle 2: hit signal
41603efd994Shappy-lx  val s2_hit = Input(Bool()) // hit signal for lsu,
41703efd994Shappy-lx
41803efd994Shappy-lx  // debug
41903efd994Shappy-lx  val debug_s1_hit_way = Input(UInt(nWays.W))
4201f0e2dc7SJiawei Lin}
4211f0e2dc7SJiawei Lin
4221f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
4231f0e2dc7SJiawei Lin{
4241f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
4251f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
4261f0e2dc7SJiawei Lin}
4271f0e2dc7SJiawei Lin
428ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
429ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
430ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
431ad3ba452Szhanglinjuan
432ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
433ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
434ad3ba452Szhanglinjuan
435ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
436ad3ba452Szhanglinjuan
437ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
438ad3ba452Szhanglinjuan}
439ad3ba452Szhanglinjuan
4401f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
4411f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
4421f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
443ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
4446786cfb7SWilliam Wang  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
44567682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
4461f0e2dc7SJiawei Lin}
4471f0e2dc7SJiawei Lin
4481f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
4495668a921SJiawei Lin  val hartId = Input(UInt(8.W))
4501f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
451e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
4521f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
4531f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
4541f0e2dc7SJiawei Lin}
4551f0e2dc7SJiawei Lin
4561f0e2dc7SJiawei Lin
4571f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
4581f0e2dc7SJiawei Lin
4591f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
4601f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
4611f0e2dc7SJiawei Lin      name = "dcache",
462ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
4631f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
4641f0e2dc7SJiawei Lin    )),
4651f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
4661f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
4671f0e2dc7SJiawei Lin  )
4681f0e2dc7SJiawei Lin
4691f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
4701f0e2dc7SJiawei Lin
4711f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
4721f0e2dc7SJiawei Lin}
4731f0e2dc7SJiawei Lin
4741f0e2dc7SJiawei Lin
4751ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents {
4761f0e2dc7SJiawei Lin
4771f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
4781f0e2dc7SJiawei Lin
4791f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
4801f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
4811f0e2dc7SJiawei Lin
4821f0e2dc7SJiawei Lin  println("DCache:")
4831f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
4841f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
4851f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
4861f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
4871f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
4881f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
4891f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
4901f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
4911f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
4921f0e2dc7SJiawei Lin
4931f0e2dc7SJiawei Lin  //----------------------------------------
4941f0e2dc7SJiawei Lin  // core data structures
4951f0e2dc7SJiawei Lin  val bankedDataArray = Module(new BankedDataArray)
49646f74b57SHaojin Tang  val metaArray = Module(new AsynchronousMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
49746f74b57SHaojin Tang  val errorArray = Module(new ErrorArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) // TODO: add it to meta array
498ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
4991f0e2dc7SJiawei Lin  bankedDataArray.dump()
5001f0e2dc7SJiawei Lin
5011f0e2dc7SJiawei Lin  //----------------------------------------
5021f0e2dc7SJiawei Lin  // core modules
5031f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
50462cb71fbShappy-lx  // val atomicsReplayUnit = Module(new AtomicsReplayEntry)
5051f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
506ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
5071f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
5081f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
5091f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
5101f0e2dc7SJiawei Lin
5115668a921SJiawei Lin  missQueue.io.hartId := io.hartId
5125668a921SJiawei Lin
5139ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
5149ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
5156786cfb7SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
516dd95524eSzhanglinjuan
5171f0e2dc7SJiawei Lin  //----------------------------------------
5181f0e2dc7SJiawei Lin  // meta array
519ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
520026615fcSWilliam Wang    Seq(mainPipe.io.meta_read)
521ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
522026615fcSWilliam Wang    Seq(mainPipe.io.meta_resp)
523ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
524ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
525026615fcSWilliam Wang    refillPipe.io.meta_write
526ad3ba452Szhanglinjuan  )
527ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
528ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
529ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
5301f0e2dc7SJiawei Lin
531026615fcSWilliam Wang  val error_flag_resp_ports = ldu.map(_.io.error_flag_resp) ++
532026615fcSWilliam Wang    Seq(mainPipe.io.error_flag_resp)
533026615fcSWilliam Wang  val error_flag_write_ports = Seq(
534026615fcSWilliam Wang    mainPipe.io.error_flag_write,
535026615fcSWilliam Wang    refillPipe.io.error_flag_write
536026615fcSWilliam Wang  )
537026615fcSWilliam Wang  meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p }
538026615fcSWilliam Wang  error_flag_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => p := r }
539026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
540026615fcSWilliam Wang
541ad3ba452Szhanglinjuan  //----------------------------------------
542ad3ba452Szhanglinjuan  // tag array
543ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
54409ae47d2SWilliam Wang  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
54509ae47d2SWilliam Wang  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
546ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
547ad3ba452Szhanglinjuan    case (ld, i) =>
548ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
549ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
55009ae47d2SWilliam Wang      ld.io.tag_read.ready := !tag_write_intend
5511f0e2dc7SJiawei Lin  }
552ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
553ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
554ad3ba452Szhanglinjuan
55509ae47d2SWilliam Wang  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
55609ae47d2SWilliam Wang  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
55709ae47d2SWilliam Wang
558ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
559ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
560ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
561ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
5621f0e2dc7SJiawei Lin
5631f0e2dc7SJiawei Lin  //----------------------------------------
5641f0e2dc7SJiawei Lin  // data array
5651f0e2dc7SJiawei Lin
566ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
567ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
568ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
569ad3ba452Szhanglinjuan
570ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
5711f0e2dc7SJiawei Lin
5726c7e5e86Szhanglinjuan  for (bank <- 0 until DCacheBanks) {
5736c7e5e86Szhanglinjuan    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
5746c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
5756c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
5766c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
5776c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
5786c7e5e86Szhanglinjuan
5796c7e5e86Szhanglinjuan    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
5806c7e5e86Szhanglinjuan  }
5816c7e5e86Szhanglinjuan
5829ef181f4SWilliam Wang  bankedDataArray.io.readline <> mainPipe.io.data_read
5837a5caa97Szhanglinjuan  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
5846786cfb7SWilliam Wang  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
585ad3ba452Szhanglinjuan  mainPipe.io.data_resp := bankedDataArray.io.resp
5861f0e2dc7SJiawei Lin
5879ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
5889ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
5896786cfb7SWilliam Wang    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
5909ef181f4SWilliam Wang
5919ef181f4SWilliam Wang    ldu(i).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(i)
5929ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
5939ef181f4SWilliam Wang  })
5941f0e2dc7SJiawei Lin
595*774f100aSWilliam Wang  (0 until LoadPipelineWidth).map(i => {
596c3a5fe5fShappy-lx    ldu(i).io.banked_data_resp := bankedDataArray.io.resp
597c3a5fe5fShappy-lx  })
598c3a5fe5fShappy-lx
5991f0e2dc7SJiawei Lin  //----------------------------------------
6001f0e2dc7SJiawei Lin  // load pipe
6011f0e2dc7SJiawei Lin  // the s1 kill signal
6021f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
6031f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
6041f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
6051f0e2dc7SJiawei Lin
6061f0e2dc7SJiawei Lin    // replay and nack not needed anymore
6071f0e2dc7SJiawei Lin    // TODO: remove replay and nack
6081f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
6091f0e2dc7SJiawei Lin
6101f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
6117a5caa97Szhanglinjuan      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
6121f0e2dc7SJiawei Lin  }
6131f0e2dc7SJiawei Lin
6141f0e2dc7SJiawei Lin  //----------------------------------------
6151f0e2dc7SJiawei Lin  // atomics
6161f0e2dc7SJiawei Lin  // atomics not finished yet
61762cb71fbShappy-lx  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
61862cb71fbShappy-lx  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
61962cb71fbShappy-lx  io.lsu.atomics.block_lr := mainPipe.io.block_lr
62062cb71fbShappy-lx  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
62162cb71fbShappy-lx  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
6221f0e2dc7SJiawei Lin
6231f0e2dc7SJiawei Lin  //----------------------------------------
6241f0e2dc7SJiawei Lin  // miss queue
6251f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
6261f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
6271f0e2dc7SJiawei Lin
6281f0e2dc7SJiawei Lin  // Request
629300ded30SWilliam Wang  val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount))
6301f0e2dc7SJiawei Lin
631a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
6321f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
6331f0e2dc7SJiawei Lin
6341f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
6351f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
6361f0e2dc7SJiawei Lin
637a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
638a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
639a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
640a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
641a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
642a98b054bSWilliam Wang  }
6431f0e2dc7SJiawei Lin
6441f0e2dc7SJiawei Lin  // refill to load queue
645ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
6461f0e2dc7SJiawei Lin
6471f0e2dc7SJiawei Lin  // tilelink stuff
6481f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
6491f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
650ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
651ad3ba452Szhanglinjuan
652a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
6531f0e2dc7SJiawei Lin
6541f0e2dc7SJiawei Lin  //----------------------------------------
6551f0e2dc7SJiawei Lin  // probe
6561f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
6571f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
658ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
659300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
6601f0e2dc7SJiawei Lin
6611f0e2dc7SJiawei Lin  //----------------------------------------
6621f0e2dc7SJiawei Lin  // mainPipe
663ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
664ad3ba452Szhanglinjuan  // block the req in main pipe
665219c4595Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
666b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
6671f0e2dc7SJiawei Lin
668a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
669ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
6701f0e2dc7SJiawei Lin
67169790076Szhanglinjuan  arbiter_with_pipereg(
67262cb71fbShappy-lx    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
67369790076Szhanglinjuan    out = mainPipe.io.atomic_req,
67469790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
67569790076Szhanglinjuan  )
6761f0e2dc7SJiawei Lin
677a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
6781f0e2dc7SJiawei Lin
679ad3ba452Szhanglinjuan  //----------------------------------------
680b36dd5fdSWilliam Wang  // replace (main pipe)
681ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
682578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
683578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
6841f0e2dc7SJiawei Lin
685ad3ba452Szhanglinjuan  //----------------------------------------
686ad3ba452Szhanglinjuan  // refill pipe
68763540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
68863540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
689ad3ba452Szhanglinjuan      s.valid &&
690ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
691ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
692ad3ba452Szhanglinjuan    )).orR
693ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
694c3a5fe5fShappy-lx
695c3a5fe5fShappy-lx  val mpStatus_dup = mainPipe.io.status_dup
696c3a5fe5fShappy-lx  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
697c3a5fe5fShappy-lx  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
698c3a5fe5fShappy-lx    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
699c3a5fe5fShappy-lx    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
700c3a5fe5fShappy-lx      s.valid &&
701c3a5fe5fShappy-lx        s.bits.set === mq_refill_dup(i).bits.idx &&
702c3a5fe5fShappy-lx        s.bits.way_en === mq_refill_dup(i).bits.way_en
703c3a5fe5fShappy-lx    )).orR
704c3a5fe5fShappy-lx  })
705c3a5fe5fShappy-lx  dontTouch(refillShouldBeBlocked_dup)
706c3a5fe5fShappy-lx
7076c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
7086c7e5e86Szhanglinjuan    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
7096c7e5e86Szhanglinjuan  }
7106c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
7116c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
7126c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
7136c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
7146c7e5e86Szhanglinjuan    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
7156c7e5e86Szhanglinjuan      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
7166c7e5e86Szhanglinjuan  }
7176c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
7186c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
7196c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
720c3a5fe5fShappy-lx
721c3a5fe5fShappy-lx  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
722c3a5fe5fShappy-lx    x => x._1.valid && !x._2
723c3a5fe5fShappy-lx  ))
724c3a5fe5fShappy-lx  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
7256c7e5e86Szhanglinjuan  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
726c3a5fe5fShappy-lx  dontTouch(refillPipe_io_req_valid_dup)
727c3a5fe5fShappy-lx  dontTouch(refillPipe_io_data_write_valid_dup)
728c3a5fe5fShappy-lx  dontTouch(refillPipe_io_tag_write_valid_dup)
729c3a5fe5fShappy-lx  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
730c3a5fe5fShappy-lx  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
731c3a5fe5fShappy-lx  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
732c3a5fe5fShappy-lx
733c3a5fe5fShappy-lx  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
734c3a5fe5fShappy-lx    r.ready := refillPipe.io.req.ready && !block
735c3a5fe5fShappy-lx  }
736c3a5fe5fShappy-lx
73754e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
738a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
7391f0e2dc7SJiawei Lin
7401f0e2dc7SJiawei Lin  //----------------------------------------
7411f0e2dc7SJiawei Lin  // wb
7421f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
743026615fcSWilliam Wang
744578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
7451f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
746ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
747ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
748ef3b5b96SWilliam Wang
749ef3b5b96SWilliam Wang  io.lsu.release.valid := RegNext(wb.io.req.fire())
750ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
751ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
752ef3b5b96SWilliam Wang  // * load queue released flag update logic
753ef3b5b96SWilliam Wang  // * load / load violation check logic
754ef3b5b96SWilliam Wang  // * and timing requirements
755ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
7561f0e2dc7SJiawei Lin
7571f0e2dc7SJiawei Lin  // connect bus d
7581f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
7591f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
7601f0e2dc7SJiawei Lin
7611f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
7621f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
7631f0e2dc7SJiawei Lin
7641f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
7651f0e2dc7SJiawei Lin  bus.d.ready := false.B
7661f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
7671f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
7681f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
7691f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
7701f0e2dc7SJiawei Lin  } .otherwise {
7711f0e2dc7SJiawei Lin    assert (!bus.d.fire())
7721f0e2dc7SJiawei Lin  }
7731f0e2dc7SJiawei Lin
7741f0e2dc7SJiawei Lin  //----------------------------------------
775ad3ba452Szhanglinjuan  // replacement algorithm
776ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
777ad3ba452Szhanglinjuan
778ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
779ad3ba452Szhanglinjuan  replWayReqs.foreach{
780ad3ba452Szhanglinjuan    case req =>
781ad3ba452Szhanglinjuan      req.way := DontCare
782ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
783ad3ba452Szhanglinjuan  }
784ad3ba452Szhanglinjuan
785ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
78692816bbcSWilliam Wang    mainPipe.io.replace_access
787ad3ba452Szhanglinjuan  )
788ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
789ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
790ad3ba452Szhanglinjuan    case (w, req) =>
791ad3ba452Szhanglinjuan      w.valid := req.valid
792ad3ba452Szhanglinjuan      w.bits := req.bits.way
793ad3ba452Szhanglinjuan  }
794ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
795ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
796ad3ba452Szhanglinjuan
797ad3ba452Szhanglinjuan  //----------------------------------------
7981f0e2dc7SJiawei Lin  // assertions
7991f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
8001f0e2dc7SJiawei Lin  when (bus.a.fire()) {
8011f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
8021f0e2dc7SJiawei Lin  }
8031f0e2dc7SJiawei Lin  when (bus.b.fire()) {
8041f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
8051f0e2dc7SJiawei Lin  }
8061f0e2dc7SJiawei Lin  when (bus.c.fire()) {
8071f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
8081f0e2dc7SJiawei Lin  }
8091f0e2dc7SJiawei Lin
8101f0e2dc7SJiawei Lin  //----------------------------------------
8111f0e2dc7SJiawei Lin  // utility functions
8121f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
8131f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
8141f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
8151f0e2dc7SJiawei Lin    sink.bits    := source.bits
8161f0e2dc7SJiawei Lin  }
8171f0e2dc7SJiawei Lin
8181f0e2dc7SJiawei Lin  //----------------------------------------
819e19f7967SWilliam Wang  // Customized csr cache op support
820e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
821e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
822c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
823c3a5fe5fShappy-lx  // dup cacheOp_req_valid
824779109e3Slixin  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
825c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
826779109e3Slixin  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
827c3a5fe5fShappy-lx
828e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
829c3a5fe5fShappy-lx  // dup cacheOp_req_valid
830779109e3Slixin  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
831c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
832779109e3Slixin  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
833e47fc57cSlixin
834e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
835e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
836e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
837e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
838e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
839e19f7967SWilliam Wang  ))
840026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
84141b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
842e19f7967SWilliam Wang
843e19f7967SWilliam Wang  //----------------------------------------
8441f0e2dc7SJiawei Lin  // performance counters
8451f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
8461f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
8471f0e2dc7SJiawei Lin
8481f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
849ad3ba452Szhanglinjuan
850ad3ba452Szhanglinjuan  // performance counter
851ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
852ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
853ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
854ad3ba452Szhanglinjuan    case (a, u) =>
855ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
856ad3ba452Szhanglinjuan      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr))
85703efd994Shappy-lx      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
858ad3ba452Szhanglinjuan  }
859ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
860ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
861ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
862ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
863ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
864ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
865ad3ba452Szhanglinjuan    case acc =>
866ad3ba452Szhanglinjuan      Cat(early_replace.map {
867ad3ba452Szhanglinjuan        case r =>
868ad3ba452Szhanglinjuan          acc.valid && r.valid &&
869ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
870ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
871ad3ba452Szhanglinjuan      })
872ad3ba452Szhanglinjuan  }
873ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
874cd365d4cSrvcoresjw
8751ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
8761ca0e4f3SYinan Xu  generatePerfEvent()
8771f0e2dc7SJiawei Lin}
8781f0e2dc7SJiawei Lin
8791f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
8801f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
8811f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
8821f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
8831f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
8841f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
8851f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
8861f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
8871f0e2dc7SJiawei Lin}
8881f0e2dc7SJiawei Lin
8894f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
8901f0e2dc7SJiawei Lin
8914f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
8924f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
8934f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
8944f94c0c6SJiawei Lin  if (useDcache) {
8951f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
8961f0e2dc7SJiawei Lin  }
8971f0e2dc7SJiawei Lin
8981ca0e4f3SYinan Xu  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
8991f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
9001ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
9014f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
9021f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
9031f0e2dc7SJiawei Lin      io <> fake_dcache.io
9041ca0e4f3SYinan Xu      Seq()
9051f0e2dc7SJiawei Lin    }
9061f0e2dc7SJiawei Lin    else {
9071f0e2dc7SJiawei Lin      io <> dcache.module.io
9081ca0e4f3SYinan Xu      dcache.module.getPerfEvents
9091f0e2dc7SJiawei Lin    }
9101ca0e4f3SYinan Xu    generatePerfEvent()
9111f0e2dc7SJiawei Lin  }
9121f0e2dc7SJiawei Lin}
913