11f0e2dc7SJiawei Lin/*************************************************************************************** 21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory 41f0e2dc7SJiawei Lin* 51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2. 61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2. 71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at: 81f0e2dc7SJiawei Lin* http://license.coscl.org.cn/MulanPSL2 91f0e2dc7SJiawei Lin* 101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131f0e2dc7SJiawei Lin* 141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details. 151f0e2dc7SJiawei Lin***************************************************************************************/ 161f0e2dc7SJiawei Lin 171f0e2dc7SJiawei Linpackage xiangshan.cache 181f0e2dc7SJiawei Lin 191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters 201f0e2dc7SJiawei Linimport chisel3._ 211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule 221f0e2dc7SJiawei Linimport chisel3.util._ 231f0e2dc7SJiawei Linimport xiangshan._ 241f0e2dc7SJiawei Linimport utils._ 253c02ee8fSwakafaimport utility._ 261f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 271f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._ 285668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1} 291f0e2dc7SJiawei Linimport device.RAMHelper 305668a921SJiawei Linimport huancun.{AliasField, AliasKey, DirtyField, PreferCacheField, PrefetchField} 313c02ee8fSwakafaimport utility.FastArbiter 32b36dd5fdSWilliam Wangimport mem.{AddPipelineReg} 335668a921SJiawei Lin 34ad3ba452Szhanglinjuanimport scala.math.max 351f0e2dc7SJiawei Lin 361f0e2dc7SJiawei Lin// DCache specific parameters 371f0e2dc7SJiawei Lincase class DCacheParameters 381f0e2dc7SJiawei Lin( 391f0e2dc7SJiawei Lin nSets: Int = 256, 401f0e2dc7SJiawei Lin nWays: Int = 8, 41af22dd7cSWilliam Wang rowBits: Int = 64, 421f0e2dc7SJiawei Lin tagECC: Option[String] = None, 431f0e2dc7SJiawei Lin dataECC: Option[String] = None, 44300ded30SWilliam Wang replacer: Option[String] = Some("setplru"), 451f0e2dc7SJiawei Lin nMissEntries: Int = 1, 461f0e2dc7SJiawei Lin nProbeEntries: Int = 1, 471f0e2dc7SJiawei Lin nReleaseEntries: Int = 1, 481f0e2dc7SJiawei Lin nMMIOEntries: Int = 1, 491f0e2dc7SJiawei Lin nMMIOs: Int = 1, 50fddcfe1fSwakafa blockBytes: Int = 64, 51fddcfe1fSwakafa alwaysReleaseData: Boolean = true 521f0e2dc7SJiawei Lin) extends L1CacheParameters { 531f0e2dc7SJiawei Lin // if sets * blockBytes > 4KB(page size), 541f0e2dc7SJiawei Lin // cache alias will happen, 551f0e2dc7SJiawei Lin // we need to avoid this by recoding additional bits in L2 cache 561f0e2dc7SJiawei Lin val setBytes = nSets * blockBytes 571f0e2dc7SJiawei Lin val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 581f0e2dc7SJiawei Lin val reqFields: Seq[BundleFieldBase] = Seq( 591f0e2dc7SJiawei Lin PrefetchField(), 601f0e2dc7SJiawei Lin PreferCacheField() 611f0e2dc7SJiawei Lin ) ++ aliasBitsOpt.map(AliasField) 621f0e2dc7SJiawei Lin val echoFields: Seq[BundleFieldBase] = Seq(DirtyField()) 631f0e2dc7SJiawei Lin 641f0e2dc7SJiawei Lin def tagCode: Code = Code.fromString(tagECC) 651f0e2dc7SJiawei Lin 661f0e2dc7SJiawei Lin def dataCode: Code = Code.fromString(dataECC) 671f0e2dc7SJiawei Lin} 681f0e2dc7SJiawei Lin 691f0e2dc7SJiawei Lin// Physical Address 701f0e2dc7SJiawei Lin// -------------------------------------- 711f0e2dc7SJiawei Lin// | Physical Tag | PIndex | Offset | 721f0e2dc7SJiawei Lin// -------------------------------------- 731f0e2dc7SJiawei Lin// | 741f0e2dc7SJiawei Lin// DCacheTagOffset 751f0e2dc7SJiawei Lin// 761f0e2dc7SJiawei Lin// Virtual Address 771f0e2dc7SJiawei Lin// -------------------------------------- 781f0e2dc7SJiawei Lin// | Above index | Set | Bank | Offset | 791f0e2dc7SJiawei Lin// -------------------------------------- 801f0e2dc7SJiawei Lin// | | | | 81ca18a0b4SWilliam Wang// | | | 0 821f0e2dc7SJiawei Lin// | | DCacheBankOffset 831f0e2dc7SJiawei Lin// | DCacheSetOffset 841f0e2dc7SJiawei Lin// DCacheAboveIndexOffset 851f0e2dc7SJiawei Lin 861f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte 871f0e2dc7SJiawei Lin 881f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters { 891f0e2dc7SJiawei Lin val cacheParams = dcacheParameters 901f0e2dc7SJiawei Lin val cfg = cacheParams 911f0e2dc7SJiawei Lin 921f0e2dc7SJiawei Lin def encWordBits = cacheParams.dataCode.width(wordBits) 931f0e2dc7SJiawei Lin 941f0e2dc7SJiawei Lin def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only 951f0e2dc7SJiawei Lin def eccBits = encWordBits - wordBits 961f0e2dc7SJiawei Lin 97e19f7967SWilliam Wang def encTagBits = cacheParams.tagCode.width(tagBits) 98e19f7967SWilliam Wang def eccTagBits = encTagBits - tagBits 99e19f7967SWilliam Wang 1001f0e2dc7SJiawei Lin def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant 1011f0e2dc7SJiawei Lin 1021f0e2dc7SJiawei Lin def nSourceType = 3 1031f0e2dc7SJiawei Lin def sourceTypeWidth = log2Up(nSourceType) 1041f0e2dc7SJiawei Lin def LOAD_SOURCE = 0 1051f0e2dc7SJiawei Lin def STORE_SOURCE = 1 1061f0e2dc7SJiawei Lin def AMO_SOURCE = 2 1073f4ec46fSCODE-JTZ def SOFT_PREFETCH = 3 1081f0e2dc7SJiawei Lin 1091f0e2dc7SJiawei Lin // each source use a id to distinguish its multiple reqs 1108b1251e1SWilliam Wang def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize) 1111f0e2dc7SJiawei Lin 112300ded30SWilliam Wang require(isPow2(cfg.nMissEntries)) // TODO 113300ded30SWilliam Wang // require(isPow2(cfg.nReleaseEntries)) 114300ded30SWilliam Wang require(cfg.nMissEntries < cfg.nReleaseEntries) 115300ded30SWilliam Wang val nEntries = cfg.nMissEntries + cfg.nReleaseEntries 116300ded30SWilliam Wang val releaseIdBase = cfg.nMissEntries 117ad3ba452Szhanglinjuan 1181f0e2dc7SJiawei Lin // banked dcache support 1191f0e2dc7SJiawei Lin val DCacheSets = cacheParams.nSets 1201f0e2dc7SJiawei Lin val DCacheWays = cacheParams.nWays 121af22dd7cSWilliam Wang val DCacheBanks = 8 // hardcoded 122af22dd7cSWilliam Wang val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded 123ca18a0b4SWilliam Wang val DCacheWordBits = 64 // hardcoded 124ca18a0b4SWilliam Wang val DCacheWordBytes = DCacheWordBits / 8 125af22dd7cSWilliam Wang require(DCacheSRAMRowBits == 64) 1261f0e2dc7SJiawei Lin 127ca18a0b4SWilliam Wang val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets 128ca18a0b4SWilliam Wang val DCacheSizeBytes = DCacheSizeBits / 8 129ca18a0b4SWilliam Wang val DCacheSizeWords = DCacheSizeBits / 64 // TODO 1301f0e2dc7SJiawei Lin 1311f0e2dc7SJiawei Lin val DCacheSameVPAddrLength = 12 1321f0e2dc7SJiawei Lin 1331f0e2dc7SJiawei Lin val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8 134ca18a0b4SWilliam Wang val DCacheWordOffset = log2Up(DCacheWordBytes) 135ca18a0b4SWilliam Wang 136ca18a0b4SWilliam Wang val DCacheBankOffset = log2Up(DCacheSRAMRowBytes) 1371f0e2dc7SJiawei Lin val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks) 1381f0e2dc7SJiawei Lin val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets) 1391f0e2dc7SJiawei Lin val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength 140ca18a0b4SWilliam Wang val DCacheLineOffset = DCacheSetOffset 1411f0e2dc7SJiawei Lin 14237225120Ssfencevma // uncache 14337225120Ssfencevma val uncacheIdxBits = log2Up(StoreQueueSize) max log2Up(LoadQueueSize) 14437225120Ssfencevma 1456c7e5e86Szhanglinjuan // parameters about duplicating regs to solve fanout 1466c7e5e86Szhanglinjuan // In Main Pipe: 1476c7e5e86Szhanglinjuan // tag_write.ready -> data_write.valid * 8 banks 1486c7e5e86Szhanglinjuan // tag_write.ready -> meta_write.valid 1496c7e5e86Szhanglinjuan // tag_write.ready -> tag_write.valid 1506c7e5e86Szhanglinjuan // tag_write.ready -> err_write.valid 1516c7e5e86Szhanglinjuan // tag_write.ready -> wb.valid 1526c7e5e86Szhanglinjuan val nDupTagWriteReady = DCacheBanks + 4 1536c7e5e86Szhanglinjuan // In Main Pipe: 1546c7e5e86Szhanglinjuan // data_write.ready -> data_write.valid * 8 banks 1556c7e5e86Szhanglinjuan // data_write.ready -> meta_write.valid 1566c7e5e86Szhanglinjuan // data_write.ready -> tag_write.valid 1576c7e5e86Szhanglinjuan // data_write.ready -> err_write.valid 1586c7e5e86Szhanglinjuan // data_write.ready -> wb.valid 1596c7e5e86Szhanglinjuan val nDupDataWriteReady = DCacheBanks + 4 1606c7e5e86Szhanglinjuan val nDupWbReady = DCacheBanks + 4 1616c7e5e86Szhanglinjuan val nDupStatus = nDupTagWriteReady + nDupDataWriteReady 1626c7e5e86Szhanglinjuan val dataWritePort = 0 1636c7e5e86Szhanglinjuan val metaWritePort = DCacheBanks 1646c7e5e86Szhanglinjuan val tagWritePort = metaWritePort + 1 1656c7e5e86Szhanglinjuan val errWritePort = tagWritePort + 1 1666c7e5e86Szhanglinjuan val wbPort = errWritePort + 1 1676c7e5e86Szhanglinjuan 1681f0e2dc7SJiawei Lin def addr_to_dcache_bank(addr: UInt) = { 1691f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheSetOffset) 1701f0e2dc7SJiawei Lin addr(DCacheSetOffset-1, DCacheBankOffset) 1711f0e2dc7SJiawei Lin } 1721f0e2dc7SJiawei Lin 1731f0e2dc7SJiawei Lin def addr_to_dcache_set(addr: UInt) = { 1741f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheAboveIndexOffset) 1751f0e2dc7SJiawei Lin addr(DCacheAboveIndexOffset-1, DCacheSetOffset) 1761f0e2dc7SJiawei Lin } 1771f0e2dc7SJiawei Lin 1781f0e2dc7SJiawei Lin def get_data_of_bank(bank: Int, data: UInt) = { 1791f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBits) 1801f0e2dc7SJiawei Lin data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank) 1811f0e2dc7SJiawei Lin } 1821f0e2dc7SJiawei Lin 1831f0e2dc7SJiawei Lin def get_mask_of_bank(bank: Int, data: UInt) = { 1841f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes) 1851f0e2dc7SJiawei Lin data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank) 1861f0e2dc7SJiawei Lin } 1871f0e2dc7SJiawei Lin 188578c21a4Szhanglinjuan def arbiter[T <: Bundle]( 189578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 190578c21a4Szhanglinjuan out: DecoupledIO[T], 191578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 192578c21a4Szhanglinjuan val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 193578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 194578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 195578c21a4Szhanglinjuan a <> req 196578c21a4Szhanglinjuan } 197578c21a4Szhanglinjuan out <> arb.io.out 198578c21a4Szhanglinjuan } 199578c21a4Szhanglinjuan 200b36dd5fdSWilliam Wang def arbiter_with_pipereg[T <: Bundle]( 201b36dd5fdSWilliam Wang in: Seq[DecoupledIO[T]], 202b36dd5fdSWilliam Wang out: DecoupledIO[T], 203b36dd5fdSWilliam Wang name: Option[String] = None): Unit = { 204b36dd5fdSWilliam Wang val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 205b36dd5fdSWilliam Wang if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 206b36dd5fdSWilliam Wang for ((a, req) <- arb.io.in.zip(in)) { 207b36dd5fdSWilliam Wang a <> req 208b36dd5fdSWilliam Wang } 209b36dd5fdSWilliam Wang AddPipelineReg(arb.io.out, out, false.B) 210b36dd5fdSWilliam Wang } 211b36dd5fdSWilliam Wang 212b11ec622Slixin def arbiter_with_pipereg_N_dup[T <: Bundle]( 213b11ec622Slixin in: Seq[DecoupledIO[T]], 214b11ec622Slixin out: DecoupledIO[T], 215c3a5fe5fShappy-lx dups: Seq[DecoupledIO[T]], 216b11ec622Slixin name: Option[String] = None): Unit = { 217b11ec622Slixin val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 218b11ec622Slixin if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 219b11ec622Slixin for ((a, req) <- arb.io.in.zip(in)) { 220b11ec622Slixin a <> req 221b11ec622Slixin } 222b11ec622Slixin for (dup <- dups) { 223c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, dup, false.B) 224b11ec622Slixin } 225c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, out, false.B) 226b11ec622Slixin } 227b11ec622Slixin 228578c21a4Szhanglinjuan def rrArbiter[T <: Bundle]( 229578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 230578c21a4Szhanglinjuan out: DecoupledIO[T], 231578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 232578c21a4Szhanglinjuan val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size)) 233578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 234578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 235578c21a4Szhanglinjuan a <> req 236578c21a4Szhanglinjuan } 237578c21a4Szhanglinjuan out <> arb.io.out 238578c21a4Szhanglinjuan } 239578c21a4Szhanglinjuan 2407cd72b71Szhanglinjuan def fastArbiter[T <: Bundle]( 2417cd72b71Szhanglinjuan in: Seq[DecoupledIO[T]], 2427cd72b71Szhanglinjuan out: DecoupledIO[T], 2437cd72b71Szhanglinjuan name: Option[String] = None): Unit = { 2447cd72b71Szhanglinjuan val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size)) 2457cd72b71Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 2467cd72b71Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 2477cd72b71Szhanglinjuan a <> req 2487cd72b71Szhanglinjuan } 2497cd72b71Szhanglinjuan out <> arb.io.out 2507cd72b71Szhanglinjuan } 2517cd72b71Szhanglinjuan 252ad3ba452Szhanglinjuan val numReplaceRespPorts = 2 253ad3ba452Szhanglinjuan 2541f0e2dc7SJiawei Lin require(isPow2(nSets), s"nSets($nSets) must be pow2") 2551f0e2dc7SJiawei Lin require(isPow2(nWays), s"nWays($nWays) must be pow2") 2561f0e2dc7SJiawei Lin require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)") 2571f0e2dc7SJiawei Lin require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)") 2581f0e2dc7SJiawei Lin} 2591f0e2dc7SJiawei Lin 2601f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule 2611f0e2dc7SJiawei Lin with HasDCacheParameters 2621f0e2dc7SJiawei Lin 2631f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle 2641f0e2dc7SJiawei Lin with HasDCacheParameters 2651f0e2dc7SJiawei Lin 2661f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle { 2671f0e2dc7SJiawei Lin val set = UInt(log2Up(nSets).W) 2681f0e2dc7SJiawei Lin val way = UInt(log2Up(nWays).W) 2691f0e2dc7SJiawei Lin} 2701f0e2dc7SJiawei Lin 271ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle { 272ad3ba452Szhanglinjuan val set = ValidIO(UInt(log2Up(nSets).W)) 273ad3ba452Szhanglinjuan val way = Input(UInt(log2Up(nWays).W)) 274ad3ba452Szhanglinjuan} 275ad3ba452Szhanglinjuan 2761f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics) 2771f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle 2781f0e2dc7SJiawei Lin{ 2791f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 2801f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 2811f0e2dc7SJiawei Lin val data = UInt(DataBits.W) 2821f0e2dc7SJiawei Lin val mask = UInt((DataBits/8).W) 2831f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 2843f4ec46fSCODE-JTZ val instrtype = UInt(sourceTypeWidth.W) 2851f0e2dc7SJiawei Lin def dump() = { 2861f0e2dc7SJiawei Lin XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 2871f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 2881f0e2dc7SJiawei Lin } 2891f0e2dc7SJiawei Lin} 2901f0e2dc7SJiawei Lin 2911f0e2dc7SJiawei Lin// memory request in word granularity(store) 2921f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle 2931f0e2dc7SJiawei Lin{ 2941f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 2951f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 2961f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 2971f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 2981f0e2dc7SJiawei Lin val mask = UInt(cfg.blockBytes.W) 2991f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3001f0e2dc7SJiawei Lin def dump() = { 3011f0e2dc7SJiawei Lin XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 3021f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 3031f0e2dc7SJiawei Lin } 304ad3ba452Szhanglinjuan def idx: UInt = get_idx(vaddr) 3051f0e2dc7SJiawei Lin} 3061f0e2dc7SJiawei Lin 3071f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq { 3081f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 309ca18a0b4SWilliam Wang val wline = Bool() 3101f0e2dc7SJiawei Lin} 3111f0e2dc7SJiawei Lin 3126786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle 3131f0e2dc7SJiawei Lin{ 3141f0e2dc7SJiawei Lin val data = UInt(DataBits.W) 315026615fcSWilliam Wang val id = UInt(reqIdWidth.W) 316026615fcSWilliam Wang 3171f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 3181f0e2dc7SJiawei Lin val miss = Bool() 319026615fcSWilliam Wang // cache miss, and failed to enter the missqueue, replay from RS is needed 3201f0e2dc7SJiawei Lin val replay = Bool() 321026615fcSWilliam Wang // data has been corrupted 322a469aa4bSWilliam Wang val tag_error = Bool() // tag error 3231f0e2dc7SJiawei Lin def dump() = { 3241f0e2dc7SJiawei Lin XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n", 3251f0e2dc7SJiawei Lin data, id, miss, replay) 3261f0e2dc7SJiawei Lin } 3271f0e2dc7SJiawei Lin} 3281f0e2dc7SJiawei Lin 3296786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp 3306786cfb7SWilliam Wang{ 3316786cfb7SWilliam Wang // 1 cycle after data resp 3326786cfb7SWilliam Wang val error_delayed = Bool() // all kinds of errors, include tag error 3336786cfb7SWilliam Wang} 3346786cfb7SWilliam Wang 335a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp 336a19ae480SWilliam Wang{ 337a19ae480SWilliam Wang val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 338a19ae480SWilliam Wang val bank_oh = UInt(DCacheBanks.W) 339*683c1411Shappy-lx val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 340a19ae480SWilliam Wang} 341a19ae480SWilliam Wang 3426786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp 3436786cfb7SWilliam Wang{ 3446786cfb7SWilliam Wang val error = Bool() // all kinds of errors, include tag error 3456786cfb7SWilliam Wang} 3466786cfb7SWilliam Wang 3471f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle 3481f0e2dc7SJiawei Lin{ 3491f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 3501f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 3511f0e2dc7SJiawei Lin val miss = Bool() 3521f0e2dc7SJiawei Lin // cache req nacked, replay it later 3531f0e2dc7SJiawei Lin val replay = Bool() 3541f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3551f0e2dc7SJiawei Lin def dump() = { 3561f0e2dc7SJiawei Lin XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n", 3571f0e2dc7SJiawei Lin data, id, miss, replay) 3581f0e2dc7SJiawei Lin } 3591f0e2dc7SJiawei Lin} 3601f0e2dc7SJiawei Lin 3611f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle 3621f0e2dc7SJiawei Lin{ 3631f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 3641f0e2dc7SJiawei Lin val data = UInt(l1BusDataWidth.W) 365026615fcSWilliam Wang val error = Bool() // refilled data has been corrupted 3661f0e2dc7SJiawei Lin // for debug usage 3671f0e2dc7SJiawei Lin val data_raw = UInt((cfg.blockBytes * 8).W) 3681f0e2dc7SJiawei Lin val hasdata = Bool() 3691f0e2dc7SJiawei Lin val refill_done = Bool() 3701f0e2dc7SJiawei Lin def dump() = { 3711f0e2dc7SJiawei Lin XSDebug("Refill: addr: %x data: %x\n", addr, data) 3721f0e2dc7SJiawei Lin } 373*683c1411Shappy-lx val id = UInt(log2Up(cfg.nMissEntries).W) 3741f0e2dc7SJiawei Lin} 3751f0e2dc7SJiawei Lin 37667682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle 37767682d05SWilliam Wang{ 37867682d05SWilliam Wang val paddr = UInt(PAddrBits.W) 37967682d05SWilliam Wang def dump() = { 38067682d05SWilliam Wang XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset)) 38167682d05SWilliam Wang } 38267682d05SWilliam Wang} 38367682d05SWilliam Wang 3841f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle 3851f0e2dc7SJiawei Lin{ 3861f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheWordReq) 387a19ae480SWilliam Wang val resp = Flipped(DecoupledIO(new BankedDCacheWordResp)) 3881f0e2dc7SJiawei Lin} 3891f0e2dc7SJiawei Lin 39037225120Ssfencevma 39137225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle 39237225120Ssfencevma{ 39337225120Ssfencevma val cmd = UInt(M_SZ.W) 39437225120Ssfencevma val addr = UInt(PAddrBits.W) 39537225120Ssfencevma val data = UInt(DataBits.W) 39637225120Ssfencevma val mask = UInt((DataBits/8).W) 39737225120Ssfencevma val id = UInt(uncacheIdxBits.W) 39837225120Ssfencevma val instrtype = UInt(sourceTypeWidth.W) 39937225120Ssfencevma val atomic = Bool() 40037225120Ssfencevma 40137225120Ssfencevma def dump() = { 40237225120Ssfencevma XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 40337225120Ssfencevma cmd, addr, data, mask, id) 40437225120Ssfencevma } 40537225120Ssfencevma} 40637225120Ssfencevma 40737225120Ssfencevmaclass UncacheWorResp(implicit p: Parameters) extends DCacheBundle 40837225120Ssfencevma{ 40937225120Ssfencevma val data = UInt(DataBits.W) 41037225120Ssfencevma val id = UInt(uncacheIdxBits.W) 41137225120Ssfencevma val miss = Bool() 41237225120Ssfencevma val replay = Bool() 41337225120Ssfencevma val tag_error = Bool() 41437225120Ssfencevma val error = Bool() 41537225120Ssfencevma 41637225120Ssfencevma def dump() = { 41737225120Ssfencevma XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n", 41837225120Ssfencevma data, id, miss, replay, tag_error, error) 41937225120Ssfencevma } 42037225120Ssfencevma} 42137225120Ssfencevma 4226786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle 4236786cfb7SWilliam Wang{ 42437225120Ssfencevma val req = DecoupledIO(new UncacheWordReq) 42537225120Ssfencevma val resp = Flipped(DecoupledIO(new UncacheWorResp)) 4266786cfb7SWilliam Wang} 4276786cfb7SWilliam Wang 42862cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle { 42962cb71fbShappy-lx val data = UInt(DataBits.W) 43062cb71fbShappy-lx val miss = Bool() 43162cb71fbShappy-lx val miss_id = UInt(log2Up(cfg.nMissEntries).W) 43262cb71fbShappy-lx val replay = Bool() 43362cb71fbShappy-lx val error = Bool() 43462cb71fbShappy-lx 43562cb71fbShappy-lx val ack_miss_queue = Bool() 43662cb71fbShappy-lx 43762cb71fbShappy-lx val id = UInt(reqIdWidth.W) 43862cb71fbShappy-lx} 43962cb71fbShappy-lx 4406786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle 4411f0e2dc7SJiawei Lin{ 44262cb71fbShappy-lx val req = DecoupledIO(new MainPipeReq) 44362cb71fbShappy-lx val resp = Flipped(ValidIO(new AtomicsResp)) 44462cb71fbShappy-lx val block_lr = Input(Bool()) 4451f0e2dc7SJiawei Lin} 4461f0e2dc7SJiawei Lin 4471f0e2dc7SJiawei Lin// used by load unit 4481f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO 4491f0e2dc7SJiawei Lin{ 4501f0e2dc7SJiawei Lin // kill previous cycle's req 4511f0e2dc7SJiawei Lin val s1_kill = Output(Bool()) 452b6982e83SLemover val s2_kill = Output(Bool()) 4531f0e2dc7SJiawei Lin // cycle 0: virtual address: req.addr 4541f0e2dc7SJiawei Lin // cycle 1: physical address: s1_paddr 45503efd994Shappy-lx val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr 45603efd994Shappy-lx val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr 4571f0e2dc7SJiawei Lin val s1_disable_fast_wakeup = Input(Bool()) 458d87b76aaSWilliam Wang val s1_bank_conflict = Input(Bool()) 45903efd994Shappy-lx // cycle 2: hit signal 46003efd994Shappy-lx val s2_hit = Input(Bool()) // hit signal for lsu, 46103efd994Shappy-lx 46203efd994Shappy-lx // debug 46303efd994Shappy-lx val debug_s1_hit_way = Input(UInt(nWays.W)) 4641f0e2dc7SJiawei Lin} 4651f0e2dc7SJiawei Lin 4661f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle 4671f0e2dc7SJiawei Lin{ 4681f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheLineReq) 4691f0e2dc7SJiawei Lin val resp = Flipped(DecoupledIO(new DCacheLineResp)) 4701f0e2dc7SJiawei Lin} 4711f0e2dc7SJiawei Lin 472ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle { 473ad3ba452Szhanglinjuan // sbuffer will directly send request to dcache main pipe 474ad3ba452Szhanglinjuan val req = Flipped(Decoupled(new DCacheLineReq)) 475ad3ba452Szhanglinjuan 476ad3ba452Szhanglinjuan val main_pipe_hit_resp = ValidIO(new DCacheLineResp) 477ad3ba452Szhanglinjuan val refill_hit_resp = ValidIO(new DCacheLineResp) 478ad3ba452Szhanglinjuan 479ad3ba452Szhanglinjuan val replay_resp = ValidIO(new DCacheLineResp) 480ad3ba452Szhanglinjuan 481ad3ba452Szhanglinjuan def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp) 482ad3ba452Szhanglinjuan} 483ad3ba452Szhanglinjuan 484*683c1411Shappy-lx// forward tilelink channel D's data to ldu 485*683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle { 486*683c1411Shappy-lx val valid = Bool() 487*683c1411Shappy-lx val data = UInt(l1BusDataWidth.W) 488*683c1411Shappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 489*683c1411Shappy-lx val last = Bool() 490*683c1411Shappy-lx 491*683c1411Shappy-lx def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = { 492*683c1411Shappy-lx valid := req_valid 493*683c1411Shappy-lx data := req_data 494*683c1411Shappy-lx mshrid := req_mshrid 495*683c1411Shappy-lx last := req_last 496*683c1411Shappy-lx } 497*683c1411Shappy-lx 498*683c1411Shappy-lx def dontCare() = { 499*683c1411Shappy-lx valid := false.B 500*683c1411Shappy-lx data := DontCare 501*683c1411Shappy-lx mshrid := DontCare 502*683c1411Shappy-lx last := DontCare 503*683c1411Shappy-lx } 504*683c1411Shappy-lx 505*683c1411Shappy-lx def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = { 506*683c1411Shappy-lx val all_match = req_valid && valid && 507*683c1411Shappy-lx req_mshr_id === mshrid && 508*683c1411Shappy-lx req_paddr(log2Up(refillBytes)) === last 509*683c1411Shappy-lx 510*683c1411Shappy-lx val forward_D = RegInit(false.B) 511*683c1411Shappy-lx val forwardData = RegInit(VecInit(List.fill(8)(0.U(8.W)))) 512*683c1411Shappy-lx 513*683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 514*683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 515*683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 516*683c1411Shappy-lx block_data(i) := data(64 * i + 63, 64 * i) 517*683c1411Shappy-lx }) 518*683c1411Shappy-lx val selected_data = block_data(block_idx) 519*683c1411Shappy-lx 520*683c1411Shappy-lx forward_D := all_match 521*683c1411Shappy-lx for (i <- 0 until 8) { 522*683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 523*683c1411Shappy-lx } 524*683c1411Shappy-lx 525*683c1411Shappy-lx (forward_D, forwardData) 526*683c1411Shappy-lx } 527*683c1411Shappy-lx} 528*683c1411Shappy-lx 529*683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle { 530*683c1411Shappy-lx val inflight = Bool() 531*683c1411Shappy-lx val paddr = UInt(PAddrBits.W) 532*683c1411Shappy-lx val raw_data = Vec(blockBytes/beatBytes, UInt(beatBits.W)) 533*683c1411Shappy-lx val firstbeat_valid = Bool() 534*683c1411Shappy-lx val lastbeat_valid = Bool() 535*683c1411Shappy-lx 536*683c1411Shappy-lx def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = { 537*683c1411Shappy-lx inflight := mshr_valid 538*683c1411Shappy-lx paddr := mshr_paddr 539*683c1411Shappy-lx raw_data := mshr_rawdata 540*683c1411Shappy-lx firstbeat_valid := mshr_first_valid 541*683c1411Shappy-lx lastbeat_valid := mshr_last_valid 542*683c1411Shappy-lx } 543*683c1411Shappy-lx 544*683c1411Shappy-lx // check if we can forward from mshr or D channel 545*683c1411Shappy-lx def check(req_valid : Bool, req_paddr : UInt) = { 546*683c1411Shappy-lx RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits)) 547*683c1411Shappy-lx } 548*683c1411Shappy-lx 549*683c1411Shappy-lx def forward(req_valid : Bool, req_paddr : UInt) = { 550*683c1411Shappy-lx val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) || 551*683c1411Shappy-lx (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid) 552*683c1411Shappy-lx 553*683c1411Shappy-lx val forward_mshr = RegInit(false.B) 554*683c1411Shappy-lx val forwardData = RegInit(VecInit(List.fill(8)(0.U(8.W)))) 555*683c1411Shappy-lx 556*683c1411Shappy-lx val beat_data = raw_data(req_paddr(log2Up(refillBytes))) 557*683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 558*683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 559*683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 560*683c1411Shappy-lx block_data(i) := beat_data(64 * i + 63, 64 * i) 561*683c1411Shappy-lx }) 562*683c1411Shappy-lx val selected_data = block_data(block_idx) 563*683c1411Shappy-lx 564*683c1411Shappy-lx forward_mshr := all_match 565*683c1411Shappy-lx for (i <- 0 until 8) { 566*683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 567*683c1411Shappy-lx } 568*683c1411Shappy-lx 569*683c1411Shappy-lx (forward_mshr, forwardData) 570*683c1411Shappy-lx } 571*683c1411Shappy-lx} 572*683c1411Shappy-lx 573*683c1411Shappy-lx// forward mshr's data to ldu 574*683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle { 575*683c1411Shappy-lx // req 576*683c1411Shappy-lx val valid = Input(Bool()) 577*683c1411Shappy-lx val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W)) 578*683c1411Shappy-lx val paddr = Input(UInt(PAddrBits.W)) 579*683c1411Shappy-lx // resp 580*683c1411Shappy-lx val forward_mshr = Output(Bool()) 581*683c1411Shappy-lx val forwardData = Output(Vec(8, UInt(8.W))) 582*683c1411Shappy-lx val forward_result_valid = Output(Bool()) 583*683c1411Shappy-lx 584*683c1411Shappy-lx def connect(sink: LduToMissqueueForwardIO) = { 585*683c1411Shappy-lx sink.valid := valid 586*683c1411Shappy-lx sink.mshrid := mshrid 587*683c1411Shappy-lx sink.paddr := paddr 588*683c1411Shappy-lx forward_mshr := sink.forward_mshr 589*683c1411Shappy-lx forwardData := sink.forwardData 590*683c1411Shappy-lx forward_result_valid := sink.forward_result_valid 591*683c1411Shappy-lx } 592*683c1411Shappy-lx 593*683c1411Shappy-lx def forward() = { 594*683c1411Shappy-lx (forward_result_valid, forward_mshr, forwardData) 595*683c1411Shappy-lx } 596*683c1411Shappy-lx} 597*683c1411Shappy-lx 5981f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle { 5991f0e2dc7SJiawei Lin val load = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load 6001f0e2dc7SJiawei Lin val lsq = ValidIO(new Refill) // refill to load queue, wake up load misses 601ad3ba452Szhanglinjuan val store = new DCacheToSbufferIO // for sbuffer 6026786cfb7SWilliam Wang val atomics = Flipped(new AtomicWordIO) // atomics reqs 60367682d05SWilliam Wang val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check 604*683c1411Shappy-lx val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO)) 605*683c1411Shappy-lx val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO) 6061f0e2dc7SJiawei Lin} 6071f0e2dc7SJiawei Lin 6081f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle { 6095668a921SJiawei Lin val hartId = Input(UInt(8.W)) 6101f0e2dc7SJiawei Lin val lsu = new DCacheToLsuIO 611e19f7967SWilliam Wang val csr = new L1CacheToCsrIO 6121f0e2dc7SJiawei Lin val error = new L1CacheErrorInfo 6131f0e2dc7SJiawei Lin val mshrFull = Output(Bool()) 6141f0e2dc7SJiawei Lin} 6151f0e2dc7SJiawei Lin 6161f0e2dc7SJiawei Lin 6171f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters { 6181f0e2dc7SJiawei Lin 6191f0e2dc7SJiawei Lin val clientParameters = TLMasterPortParameters.v1( 6201f0e2dc7SJiawei Lin Seq(TLMasterParameters.v1( 6211f0e2dc7SJiawei Lin name = "dcache", 622ad3ba452Szhanglinjuan sourceId = IdRange(0, nEntries + 1), 6231f0e2dc7SJiawei Lin supportsProbe = TransferSizes(cfg.blockBytes) 6241f0e2dc7SJiawei Lin )), 6251f0e2dc7SJiawei Lin requestFields = cacheParams.reqFields, 6261f0e2dc7SJiawei Lin echoFields = cacheParams.echoFields 6271f0e2dc7SJiawei Lin ) 6281f0e2dc7SJiawei Lin 6291f0e2dc7SJiawei Lin val clientNode = TLClientNode(Seq(clientParameters)) 6301f0e2dc7SJiawei Lin 6311f0e2dc7SJiawei Lin lazy val module = new DCacheImp(this) 6321f0e2dc7SJiawei Lin} 6331f0e2dc7SJiawei Lin 6341f0e2dc7SJiawei Lin 6351ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents { 6361f0e2dc7SJiawei Lin 6371f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 6381f0e2dc7SJiawei Lin 6391f0e2dc7SJiawei Lin val (bus, edge) = outer.clientNode.out.head 6401f0e2dc7SJiawei Lin require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match") 6411f0e2dc7SJiawei Lin 6421f0e2dc7SJiawei Lin println("DCache:") 6431f0e2dc7SJiawei Lin println(" DCacheSets: " + DCacheSets) 6441f0e2dc7SJiawei Lin println(" DCacheWays: " + DCacheWays) 6451f0e2dc7SJiawei Lin println(" DCacheBanks: " + DCacheBanks) 6461f0e2dc7SJiawei Lin println(" DCacheSRAMRowBits: " + DCacheSRAMRowBits) 6471f0e2dc7SJiawei Lin println(" DCacheWordOffset: " + DCacheWordOffset) 6481f0e2dc7SJiawei Lin println(" DCacheBankOffset: " + DCacheBankOffset) 6491f0e2dc7SJiawei Lin println(" DCacheSetOffset: " + DCacheSetOffset) 6501f0e2dc7SJiawei Lin println(" DCacheTagOffset: " + DCacheTagOffset) 6511f0e2dc7SJiawei Lin println(" DCacheAboveIndexOffset: " + DCacheAboveIndexOffset) 6521f0e2dc7SJiawei Lin 6531f0e2dc7SJiawei Lin //---------------------------------------- 6541f0e2dc7SJiawei Lin // core data structures 6551f0e2dc7SJiawei Lin val bankedDataArray = Module(new BankedDataArray) 65646f74b57SHaojin Tang val metaArray = Module(new AsynchronousMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) 65746f74b57SHaojin Tang val errorArray = Module(new ErrorArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) // TODO: add it to meta array 658ad3ba452Szhanglinjuan val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1)) 6591f0e2dc7SJiawei Lin bankedDataArray.dump() 6601f0e2dc7SJiawei Lin 6611f0e2dc7SJiawei Lin //---------------------------------------- 6621f0e2dc7SJiawei Lin // core modules 6631f0e2dc7SJiawei Lin val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))}) 66462cb71fbShappy-lx // val atomicsReplayUnit = Module(new AtomicsReplayEntry) 6651f0e2dc7SJiawei Lin val mainPipe = Module(new MainPipe) 666ad3ba452Szhanglinjuan val refillPipe = Module(new RefillPipe) 6671f0e2dc7SJiawei Lin val missQueue = Module(new MissQueue(edge)) 6681f0e2dc7SJiawei Lin val probeQueue = Module(new ProbeQueue(edge)) 6691f0e2dc7SJiawei Lin val wb = Module(new WritebackQueue(edge)) 6701f0e2dc7SJiawei Lin 6715668a921SJiawei Lin missQueue.io.hartId := io.hartId 6725668a921SJiawei Lin 6739ef181f4SWilliam Wang val errors = ldu.map(_.io.error) ++ // load error 6749ef181f4SWilliam Wang Seq(mainPipe.io.error) // store / misc error 6756786cfb7SWilliam Wang io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e)))) 676dd95524eSzhanglinjuan 6771f0e2dc7SJiawei Lin //---------------------------------------- 6781f0e2dc7SJiawei Lin // meta array 679ad3ba452Szhanglinjuan val meta_read_ports = ldu.map(_.io.meta_read) ++ 680026615fcSWilliam Wang Seq(mainPipe.io.meta_read) 681ad3ba452Szhanglinjuan val meta_resp_ports = ldu.map(_.io.meta_resp) ++ 682026615fcSWilliam Wang Seq(mainPipe.io.meta_resp) 683ad3ba452Szhanglinjuan val meta_write_ports = Seq( 684ad3ba452Szhanglinjuan mainPipe.io.meta_write, 685026615fcSWilliam Wang refillPipe.io.meta_write 686ad3ba452Szhanglinjuan ) 687ad3ba452Szhanglinjuan meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p } 688ad3ba452Szhanglinjuan meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r } 689ad3ba452Szhanglinjuan meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p } 6901f0e2dc7SJiawei Lin 691026615fcSWilliam Wang val error_flag_resp_ports = ldu.map(_.io.error_flag_resp) ++ 692026615fcSWilliam Wang Seq(mainPipe.io.error_flag_resp) 693026615fcSWilliam Wang val error_flag_write_ports = Seq( 694026615fcSWilliam Wang mainPipe.io.error_flag_write, 695026615fcSWilliam Wang refillPipe.io.error_flag_write 696026615fcSWilliam Wang ) 697026615fcSWilliam Wang meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p } 698026615fcSWilliam Wang error_flag_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => p := r } 699026615fcSWilliam Wang error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p } 700026615fcSWilliam Wang 701ad3ba452Szhanglinjuan //---------------------------------------- 702ad3ba452Szhanglinjuan // tag array 703ad3ba452Szhanglinjuan require(tagArray.io.read.size == (ldu.size + 1)) 70409ae47d2SWilliam Wang val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend 70509ae47d2SWilliam Wang assert(!RegNext(!tag_write_intend && tagArray.io.write.valid)) 706ad3ba452Szhanglinjuan ldu.zipWithIndex.foreach { 707ad3ba452Szhanglinjuan case (ld, i) => 708ad3ba452Szhanglinjuan tagArray.io.read(i) <> ld.io.tag_read 709ad3ba452Szhanglinjuan ld.io.tag_resp := tagArray.io.resp(i) 71009ae47d2SWilliam Wang ld.io.tag_read.ready := !tag_write_intend 7111f0e2dc7SJiawei Lin } 712ad3ba452Szhanglinjuan tagArray.io.read.last <> mainPipe.io.tag_read 713ad3ba452Szhanglinjuan mainPipe.io.tag_resp := tagArray.io.resp.last 714ad3ba452Szhanglinjuan 71509ae47d2SWilliam Wang val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid)) 71609ae47d2SWilliam Wang XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle) 71709ae47d2SWilliam Wang 718ad3ba452Szhanglinjuan val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2)) 719ad3ba452Szhanglinjuan tag_write_arb.io.in(0) <> refillPipe.io.tag_write 720ad3ba452Szhanglinjuan tag_write_arb.io.in(1) <> mainPipe.io.tag_write 721ad3ba452Szhanglinjuan tagArray.io.write <> tag_write_arb.io.out 7221f0e2dc7SJiawei Lin 7231f0e2dc7SJiawei Lin //---------------------------------------- 7241f0e2dc7SJiawei Lin // data array 7251f0e2dc7SJiawei Lin 726ad3ba452Szhanglinjuan val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2)) 727ad3ba452Szhanglinjuan dataWriteArb.io.in(0) <> refillPipe.io.data_write 728ad3ba452Szhanglinjuan dataWriteArb.io.in(1) <> mainPipe.io.data_write 729ad3ba452Szhanglinjuan 730ad3ba452Szhanglinjuan bankedDataArray.io.write <> dataWriteArb.io.out 7311f0e2dc7SJiawei Lin 7326c7e5e86Szhanglinjuan for (bank <- 0 until DCacheBanks) { 7336c7e5e86Szhanglinjuan val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2)) 7346c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid 7356c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits 7366c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid 7376c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits 7386c7e5e86Szhanglinjuan 7396c7e5e86Szhanglinjuan bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out 7406c7e5e86Szhanglinjuan } 7416c7e5e86Szhanglinjuan 7429ef181f4SWilliam Wang bankedDataArray.io.readline <> mainPipe.io.data_read 7437a5caa97Szhanglinjuan bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend 7446786cfb7SWilliam Wang mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed 745ad3ba452Szhanglinjuan mainPipe.io.data_resp := bankedDataArray.io.resp 7461f0e2dc7SJiawei Lin 7479ef181f4SWilliam Wang (0 until LoadPipelineWidth).map(i => { 7489ef181f4SWilliam Wang bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read 7496786cfb7SWilliam Wang bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed 7509ef181f4SWilliam Wang 7519ef181f4SWilliam Wang ldu(i).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(i) 7529ef181f4SWilliam Wang ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i) 7539ef181f4SWilliam Wang }) 7541f0e2dc7SJiawei Lin 755774f100aSWilliam Wang (0 until LoadPipelineWidth).map(i => { 756c3a5fe5fShappy-lx ldu(i).io.banked_data_resp := bankedDataArray.io.resp 757c3a5fe5fShappy-lx }) 758c3a5fe5fShappy-lx 759*683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => { 760*683c1411Shappy-lx val (_, _, done, _) = edge.count(bus.d) 761*683c1411Shappy-lx when(bus.d.bits.opcode === TLMessages.GrantData) { 762*683c1411Shappy-lx io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 763*683c1411Shappy-lx }.otherwise { 764*683c1411Shappy-lx io.lsu.forward_D(i).dontCare() 765*683c1411Shappy-lx } 766*683c1411Shappy-lx }) 767*683c1411Shappy-lx 7681f0e2dc7SJiawei Lin //---------------------------------------- 7691f0e2dc7SJiawei Lin // load pipe 7701f0e2dc7SJiawei Lin // the s1 kill signal 7711f0e2dc7SJiawei Lin // only lsu uses this, replay never kills 7721f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { 7731f0e2dc7SJiawei Lin ldu(w).io.lsu <> io.lsu.load(w) 7741f0e2dc7SJiawei Lin 7751f0e2dc7SJiawei Lin // replay and nack not needed anymore 7761f0e2dc7SJiawei Lin // TODO: remove replay and nack 7771f0e2dc7SJiawei Lin ldu(w).io.nack := false.B 7781f0e2dc7SJiawei Lin 7791f0e2dc7SJiawei Lin ldu(w).io.disable_ld_fast_wakeup := 7807a5caa97Szhanglinjuan bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict 7811f0e2dc7SJiawei Lin } 7821f0e2dc7SJiawei Lin 7831f0e2dc7SJiawei Lin //---------------------------------------- 7841f0e2dc7SJiawei Lin // atomics 7851f0e2dc7SJiawei Lin // atomics not finished yet 78662cb71fbShappy-lx // io.lsu.atomics <> atomicsReplayUnit.io.lsu 78762cb71fbShappy-lx io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp) 78862cb71fbShappy-lx io.lsu.atomics.block_lr := mainPipe.io.block_lr 78962cb71fbShappy-lx // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp) 79062cb71fbShappy-lx // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr 7911f0e2dc7SJiawei Lin 7921f0e2dc7SJiawei Lin //---------------------------------------- 7931f0e2dc7SJiawei Lin // miss queue 7941f0e2dc7SJiawei Lin val MissReqPortCount = LoadPipelineWidth + 1 7951f0e2dc7SJiawei Lin val MainPipeMissReqPort = 0 7961f0e2dc7SJiawei Lin 7971f0e2dc7SJiawei Lin // Request 798300ded30SWilliam Wang val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount)) 7991f0e2dc7SJiawei Lin 800a98b054bSWilliam Wang missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 8011f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req } 8021f0e2dc7SJiawei Lin 803*683c1411Shappy-lx for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp.id := missQueue.io.resp.id } 804*683c1411Shappy-lx 8051f0e2dc7SJiawei Lin wb.io.miss_req.valid := missReqArb.io.out.valid 8061f0e2dc7SJiawei Lin wb.io.miss_req.bits := missReqArb.io.out.bits.addr 8071f0e2dc7SJiawei Lin 808a98b054bSWilliam Wang // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req) 809a98b054bSWilliam Wang missReqArb.io.out <> missQueue.io.req 810a98b054bSWilliam Wang when(wb.io.block_miss_req) { 811a98b054bSWilliam Wang missQueue.io.req.bits.cancel := true.B 812a98b054bSWilliam Wang missReqArb.io.out.ready := false.B 813a98b054bSWilliam Wang } 8141f0e2dc7SJiawei Lin 815*683c1411Shappy-lx // forward missqueue 816*683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i))) 817*683c1411Shappy-lx 8181f0e2dc7SJiawei Lin // refill to load queue 819ad3ba452Szhanglinjuan io.lsu.lsq <> missQueue.io.refill_to_ldq 8201f0e2dc7SJiawei Lin 8211f0e2dc7SJiawei Lin // tilelink stuff 8221f0e2dc7SJiawei Lin bus.a <> missQueue.io.mem_acquire 8231f0e2dc7SJiawei Lin bus.e <> missQueue.io.mem_finish 824ad3ba452Szhanglinjuan missQueue.io.probe_addr := bus.b.bits.address 825ad3ba452Szhanglinjuan 826a98b054bSWilliam Wang missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp) 8271f0e2dc7SJiawei Lin 8281f0e2dc7SJiawei Lin //---------------------------------------- 8291f0e2dc7SJiawei Lin // probe 8301f0e2dc7SJiawei Lin // probeQueue.io.mem_probe <> bus.b 8311f0e2dc7SJiawei Lin block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block) 832ad3ba452Szhanglinjuan probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block 833300ded30SWilliam Wang probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set 8341f0e2dc7SJiawei Lin 8351f0e2dc7SJiawei Lin //---------------------------------------- 8361f0e2dc7SJiawei Lin // mainPipe 837ad3ba452Szhanglinjuan // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe, 838ad3ba452Szhanglinjuan // block the req in main pipe 839219c4595Szhanglinjuan block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid) 840b36dd5fdSWilliam Wang block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid) 8411f0e2dc7SJiawei Lin 842a98b054bSWilliam Wang io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp) 843ad3ba452Szhanglinjuan io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp 8441f0e2dc7SJiawei Lin 84569790076Szhanglinjuan arbiter_with_pipereg( 84662cb71fbShappy-lx in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req), 84769790076Szhanglinjuan out = mainPipe.io.atomic_req, 84869790076Szhanglinjuan name = Some("main_pipe_atomic_req") 84969790076Szhanglinjuan ) 8501f0e2dc7SJiawei Lin 851a98b054bSWilliam Wang mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits) 8521f0e2dc7SJiawei Lin 853ad3ba452Szhanglinjuan //---------------------------------------- 854b36dd5fdSWilliam Wang // replace (main pipe) 855ad3ba452Szhanglinjuan val mpStatus = mainPipe.io.status 856578c21a4Szhanglinjuan mainPipe.io.replace_req <> missQueue.io.replace_pipe_req 857578c21a4Szhanglinjuan missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp 8581f0e2dc7SJiawei Lin 859ad3ba452Szhanglinjuan //---------------------------------------- 860ad3ba452Szhanglinjuan // refill pipe 86163540aa5Szhanglinjuan val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) || 86263540aa5Szhanglinjuan Cat(Seq(mpStatus.s2, mpStatus.s3).map(s => 863ad3ba452Szhanglinjuan s.valid && 864ad3ba452Szhanglinjuan s.bits.set === missQueue.io.refill_pipe_req.bits.idx && 865ad3ba452Szhanglinjuan s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en 866ad3ba452Szhanglinjuan )).orR 867ad3ba452Szhanglinjuan block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked) 868c3a5fe5fShappy-lx 869c3a5fe5fShappy-lx val mpStatus_dup = mainPipe.io.status_dup 870c3a5fe5fShappy-lx val mq_refill_dup = missQueue.io.refill_pipe_req_dup 871c3a5fe5fShappy-lx val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i => 872c3a5fe5fShappy-lx mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx || 873c3a5fe5fShappy-lx Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s => 874c3a5fe5fShappy-lx s.valid && 875c3a5fe5fShappy-lx s.bits.set === mq_refill_dup(i).bits.idx && 876c3a5fe5fShappy-lx s.bits.way_en === mq_refill_dup(i).bits.way_en 877c3a5fe5fShappy-lx )).orR 878c3a5fe5fShappy-lx }) 879c3a5fe5fShappy-lx dontTouch(refillShouldBeBlocked_dup) 880c3a5fe5fShappy-lx 8816c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 8826c7e5e86Szhanglinjuan r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits 8836c7e5e86Szhanglinjuan } 8846c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits 8856c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits 8866c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits 8876c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 8886c7e5e86Szhanglinjuan r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid && 8896c7e5e86Szhanglinjuan !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i) 8906c7e5e86Szhanglinjuan } 8916c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort) 8926c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort) 8936c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort) 894c3a5fe5fShappy-lx 895c3a5fe5fShappy-lx val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map( 896c3a5fe5fShappy-lx x => x._1.valid && !x._2 897c3a5fe5fShappy-lx )) 898c3a5fe5fShappy-lx val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady)) 8996c7e5e86Szhanglinjuan val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus)) 900c3a5fe5fShappy-lx dontTouch(refillPipe_io_req_valid_dup) 901c3a5fe5fShappy-lx dontTouch(refillPipe_io_data_write_valid_dup) 902c3a5fe5fShappy-lx dontTouch(refillPipe_io_tag_write_valid_dup) 903c3a5fe5fShappy-lx mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v)) 904c3a5fe5fShappy-lx mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v)) 905c3a5fe5fShappy-lx mainPipe.io.wb_ready_dup := wb.io.req_ready_dup 906c3a5fe5fShappy-lx 907c3a5fe5fShappy-lx mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) => 908c3a5fe5fShappy-lx r.ready := refillPipe.io.req.ready && !block 909c3a5fe5fShappy-lx } 910c3a5fe5fShappy-lx 91154e42658SWilliam Wang missQueue.io.refill_pipe_resp := refillPipe.io.resp 912a98b054bSWilliam Wang io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp) 9131f0e2dc7SJiawei Lin 9141f0e2dc7SJiawei Lin //---------------------------------------- 9151f0e2dc7SJiawei Lin // wb 9161f0e2dc7SJiawei Lin // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy 917026615fcSWilliam Wang 918578c21a4Szhanglinjuan wb.io.req <> mainPipe.io.wb 9191f0e2dc7SJiawei Lin bus.c <> wb.io.mem_release 920ad3ba452Szhanglinjuan wb.io.release_wakeup := refillPipe.io.release_wakeup 921ad3ba452Szhanglinjuan wb.io.release_update := mainPipe.io.release_update 922b8f6ff86SWilliam Wang wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req 923b8f6ff86SWilliam Wang wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp 924ef3b5b96SWilliam Wang 925ef3b5b96SWilliam Wang io.lsu.release.valid := RegNext(wb.io.req.fire()) 926ef3b5b96SWilliam Wang io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr) 927ef3b5b96SWilliam Wang // Note: RegNext() is required by: 928ef3b5b96SWilliam Wang // * load queue released flag update logic 929ef3b5b96SWilliam Wang // * load / load violation check logic 930ef3b5b96SWilliam Wang // * and timing requirements 931ef3b5b96SWilliam Wang // CHANGE IT WITH CARE 9321f0e2dc7SJiawei Lin 9331f0e2dc7SJiawei Lin // connect bus d 9341f0e2dc7SJiawei Lin missQueue.io.mem_grant.valid := false.B 9351f0e2dc7SJiawei Lin missQueue.io.mem_grant.bits := DontCare 9361f0e2dc7SJiawei Lin 9371f0e2dc7SJiawei Lin wb.io.mem_grant.valid := false.B 9381f0e2dc7SJiawei Lin wb.io.mem_grant.bits := DontCare 9391f0e2dc7SJiawei Lin 9401f0e2dc7SJiawei Lin // in L1DCache, we ony expect Grant[Data] and ReleaseAck 9411f0e2dc7SJiawei Lin bus.d.ready := false.B 9421f0e2dc7SJiawei Lin when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) { 9431f0e2dc7SJiawei Lin missQueue.io.mem_grant <> bus.d 9441f0e2dc7SJiawei Lin } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) { 9451f0e2dc7SJiawei Lin wb.io.mem_grant <> bus.d 9461f0e2dc7SJiawei Lin } .otherwise { 9471f0e2dc7SJiawei Lin assert (!bus.d.fire()) 9481f0e2dc7SJiawei Lin } 9491f0e2dc7SJiawei Lin 9501f0e2dc7SJiawei Lin //---------------------------------------- 951ad3ba452Szhanglinjuan // replacement algorithm 952ad3ba452Szhanglinjuan val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets) 953ad3ba452Szhanglinjuan 954ad3ba452Szhanglinjuan val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) 955ad3ba452Szhanglinjuan replWayReqs.foreach{ 956ad3ba452Szhanglinjuan case req => 957ad3ba452Szhanglinjuan req.way := DontCare 958ad3ba452Szhanglinjuan when (req.set.valid) { req.way := replacer.way(req.set.bits) } 959ad3ba452Szhanglinjuan } 960ad3ba452Szhanglinjuan 961ad3ba452Szhanglinjuan val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq( 96292816bbcSWilliam Wang mainPipe.io.replace_access 963ad3ba452Szhanglinjuan ) 964ad3ba452Szhanglinjuan val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W)))) 965ad3ba452Szhanglinjuan touchWays.zip(replAccessReqs).foreach { 966ad3ba452Szhanglinjuan case (w, req) => 967ad3ba452Szhanglinjuan w.valid := req.valid 968ad3ba452Szhanglinjuan w.bits := req.bits.way 969ad3ba452Szhanglinjuan } 970ad3ba452Szhanglinjuan val touchSets = replAccessReqs.map(_.bits.set) 971ad3ba452Szhanglinjuan replacer.access(touchSets, touchWays) 972ad3ba452Szhanglinjuan 973ad3ba452Szhanglinjuan //---------------------------------------- 9741f0e2dc7SJiawei Lin // assertions 9751f0e2dc7SJiawei Lin // dcache should only deal with DRAM addresses 9761f0e2dc7SJiawei Lin when (bus.a.fire()) { 9771f0e2dc7SJiawei Lin assert(bus.a.bits.address >= 0x80000000L.U) 9781f0e2dc7SJiawei Lin } 9791f0e2dc7SJiawei Lin when (bus.b.fire()) { 9801f0e2dc7SJiawei Lin assert(bus.b.bits.address >= 0x80000000L.U) 9811f0e2dc7SJiawei Lin } 9821f0e2dc7SJiawei Lin when (bus.c.fire()) { 9831f0e2dc7SJiawei Lin assert(bus.c.bits.address >= 0x80000000L.U) 9841f0e2dc7SJiawei Lin } 9851f0e2dc7SJiawei Lin 9861f0e2dc7SJiawei Lin //---------------------------------------- 9871f0e2dc7SJiawei Lin // utility functions 9881f0e2dc7SJiawei Lin def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 9891f0e2dc7SJiawei Lin sink.valid := source.valid && !block_signal 9901f0e2dc7SJiawei Lin source.ready := sink.ready && !block_signal 9911f0e2dc7SJiawei Lin sink.bits := source.bits 9921f0e2dc7SJiawei Lin } 9931f0e2dc7SJiawei Lin 9941f0e2dc7SJiawei Lin //---------------------------------------- 995e19f7967SWilliam Wang // Customized csr cache op support 996e19f7967SWilliam Wang val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE)) 997e19f7967SWilliam Wang cacheOpDecoder.io.csr <> io.csr 998c3a5fe5fShappy-lx bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 999c3a5fe5fShappy-lx // dup cacheOp_req_valid 1000779109e3Slixin bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1001c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1002779109e3Slixin bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1003c3a5fe5fShappy-lx 1004e19f7967SWilliam Wang tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1005c3a5fe5fShappy-lx // dup cacheOp_req_valid 1006779109e3Slixin tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1007c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1008779109e3Slixin tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1009e47fc57cSlixin 1010e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid || 1011e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid 1012e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 1013e19f7967SWilliam Wang bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits, 1014e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits, 1015e19f7967SWilliam Wang )) 1016026615fcSWilliam Wang cacheOpDecoder.io.error := io.error 101741b68474SWilliam Wang assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U)) 1018e19f7967SWilliam Wang 1019e19f7967SWilliam Wang //---------------------------------------- 10201f0e2dc7SJiawei Lin // performance counters 10211f0e2dc7SJiawei Lin val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire())) 10221f0e2dc7SJiawei Lin XSPerfAccumulate("num_loads", num_loads) 10231f0e2dc7SJiawei Lin 10241f0e2dc7SJiawei Lin io.mshrFull := missQueue.io.full 1025ad3ba452Szhanglinjuan 1026ad3ba452Szhanglinjuan // performance counter 1027ad3ba452Szhanglinjuan val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType)) 1028ad3ba452Szhanglinjuan val st_access = Wire(ld_access.last.cloneType) 1029ad3ba452Szhanglinjuan ld_access.zip(ldu).foreach { 1030ad3ba452Szhanglinjuan case (a, u) => 1031ad3ba452Szhanglinjuan a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill 1032ad3ba452Szhanglinjuan a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr)) 103303efd994Shappy-lx a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache) 1034ad3ba452Szhanglinjuan } 1035ad3ba452Szhanglinjuan st_access.valid := RegNext(mainPipe.io.store_req.fire()) 1036ad3ba452Szhanglinjuan st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr)) 1037ad3ba452Szhanglinjuan st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr)) 1038ad3ba452Szhanglinjuan val access_info = ld_access.toSeq ++ Seq(st_access) 1039ad3ba452Szhanglinjuan val early_replace = RegNext(missQueue.io.debug_early_replace) 1040ad3ba452Szhanglinjuan val access_early_replace = access_info.map { 1041ad3ba452Szhanglinjuan case acc => 1042ad3ba452Szhanglinjuan Cat(early_replace.map { 1043ad3ba452Szhanglinjuan case r => 1044ad3ba452Szhanglinjuan acc.valid && r.valid && 1045ad3ba452Szhanglinjuan acc.bits.tag === r.bits.tag && 1046ad3ba452Szhanglinjuan acc.bits.idx === r.bits.idx 1047ad3ba452Szhanglinjuan }) 1048ad3ba452Szhanglinjuan } 1049ad3ba452Szhanglinjuan XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace))) 1050cd365d4cSrvcoresjw 10511ca0e4f3SYinan Xu val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents) 10521ca0e4f3SYinan Xu generatePerfEvent() 10531f0e2dc7SJiawei Lin} 10541f0e2dc7SJiawei Lin 10551f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule { 10561f0e2dc7SJiawei Lin val clock = IO(Input(Clock())) 10571f0e2dc7SJiawei Lin val enable = IO(Input(Bool())) 10581f0e2dc7SJiawei Lin val cmd = IO(Input(UInt(5.W))) 10591f0e2dc7SJiawei Lin val addr = IO(Input(UInt(64.W))) 10601f0e2dc7SJiawei Lin val wdata = IO(Input(UInt(64.W))) 10611f0e2dc7SJiawei Lin val mask = IO(Input(UInt(8.W))) 10621f0e2dc7SJiawei Lin val rdata = IO(Output(UInt(64.W))) 10631f0e2dc7SJiawei Lin} 10641f0e2dc7SJiawei Lin 10654f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 10661f0e2dc7SJiawei Lin 10674f94c0c6SJiawei Lin val useDcache = coreParams.dcacheParametersOpt.nonEmpty 10684f94c0c6SJiawei Lin val clientNode = if (useDcache) TLIdentityNode() else null 10694f94c0c6SJiawei Lin val dcache = if (useDcache) LazyModule(new DCache()) else null 10704f94c0c6SJiawei Lin if (useDcache) { 10711f0e2dc7SJiawei Lin clientNode := dcache.clientNode 10721f0e2dc7SJiawei Lin } 10731f0e2dc7SJiawei Lin 10741ca0e4f3SYinan Xu lazy val module = new LazyModuleImp(this) with HasPerfEvents { 10751f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 10761ca0e4f3SYinan Xu val perfEvents = if (!useDcache) { 10774f94c0c6SJiawei Lin // a fake dcache which uses dpi-c to access memory, only for debug usage! 10781f0e2dc7SJiawei Lin val fake_dcache = Module(new FakeDCache()) 10791f0e2dc7SJiawei Lin io <> fake_dcache.io 10801ca0e4f3SYinan Xu Seq() 10811f0e2dc7SJiawei Lin } 10821f0e2dc7SJiawei Lin else { 10831f0e2dc7SJiawei Lin io <> dcache.module.io 10841ca0e4f3SYinan Xu dcache.module.getPerfEvents 10851f0e2dc7SJiawei Lin } 10861ca0e4f3SYinan Xu generatePerfEvent() 10871f0e2dc7SJiawei Lin } 10881f0e2dc7SJiawei Lin} 1089