xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 6786cfb779f39a6e24d4da56a28e63528c7d081e)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
275668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
281f0e2dc7SJiawei Linimport device.RAMHelper
295668a921SJiawei Linimport huancun.{AliasField, AliasKey, DirtyField, PreferCacheField, PrefetchField}
30b36dd5fdSWilliam Wangimport mem.{AddPipelineReg}
315668a921SJiawei Lin
32ad3ba452Szhanglinjuanimport scala.math.max
331f0e2dc7SJiawei Lin
341f0e2dc7SJiawei Lin// DCache specific parameters
351f0e2dc7SJiawei Lincase class DCacheParameters
361f0e2dc7SJiawei Lin(
371f0e2dc7SJiawei Lin  nSets: Int = 256,
381f0e2dc7SJiawei Lin  nWays: Int = 8,
391f0e2dc7SJiawei Lin  rowBits: Int = 128,
401f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
411f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
42300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
431f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
441f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
451f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
461f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
471f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
48fddcfe1fSwakafa  blockBytes: Int = 64,
49fddcfe1fSwakafa  alwaysReleaseData: Boolean = true
501f0e2dc7SJiawei Lin) extends L1CacheParameters {
511f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
521f0e2dc7SJiawei Lin  // cache alias will happen,
531f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
541f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
551f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
561f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
571f0e2dc7SJiawei Lin    PrefetchField(),
581f0e2dc7SJiawei Lin    PreferCacheField()
591f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
601f0e2dc7SJiawei Lin  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
611f0e2dc7SJiawei Lin
621f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
631f0e2dc7SJiawei Lin
641f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
651f0e2dc7SJiawei Lin}
661f0e2dc7SJiawei Lin
671f0e2dc7SJiawei Lin//           Physical Address
681f0e2dc7SJiawei Lin// --------------------------------------
691f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
701f0e2dc7SJiawei Lin// --------------------------------------
711f0e2dc7SJiawei Lin//                  |
721f0e2dc7SJiawei Lin//                  DCacheTagOffset
731f0e2dc7SJiawei Lin//
741f0e2dc7SJiawei Lin//           Virtual Address
751f0e2dc7SJiawei Lin// --------------------------------------
761f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
771f0e2dc7SJiawei Lin// --------------------------------------
781f0e2dc7SJiawei Lin//                |     |      |        |
79ca18a0b4SWilliam Wang//                |     |      |        0
801f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
811f0e2dc7SJiawei Lin//                |     DCacheSetOffset
821f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
831f0e2dc7SJiawei Lin
841f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
851f0e2dc7SJiawei Lin
861f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
871f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
881f0e2dc7SJiawei Lin  val cfg = cacheParams
891f0e2dc7SJiawei Lin
901f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
911f0e2dc7SJiawei Lin
921f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
931f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
941f0e2dc7SJiawei Lin
95e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
96e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
97e19f7967SWilliam Wang
981f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
991f0e2dc7SJiawei Lin
1001f0e2dc7SJiawei Lin  def nSourceType = 3
1011f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
1021f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1031f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1041f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
1053f4ec46fSCODE-JTZ  def SOFT_PREFETCH = 3
1061f0e2dc7SJiawei Lin
1071f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1081f0e2dc7SJiawei Lin  def reqIdWidth = 64
1091f0e2dc7SJiawei Lin
110300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
111300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
112300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
113300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
114300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
115ad3ba452Szhanglinjuan
1161f0e2dc7SJiawei Lin  // banked dcache support
1171f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1181f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
1191f0e2dc7SJiawei Lin  val DCacheBanks = 8
1201f0e2dc7SJiawei Lin  val DCacheSRAMRowBits = 64 // hardcoded
121ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
122ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
1231f0e2dc7SJiawei Lin
124ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
125ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
126ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1271f0e2dc7SJiawei Lin
1281f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1291f0e2dc7SJiawei Lin
1301f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
131ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
132ca18a0b4SWilliam Wang
133ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1341f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1351f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1361f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
137ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1381f0e2dc7SJiawei Lin  val DCacheIndexOffset = DCacheBankOffset
1391f0e2dc7SJiawei Lin
1401f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1411f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
1421f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
1431f0e2dc7SJiawei Lin  }
1441f0e2dc7SJiawei Lin
1451f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
1461f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
1471f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
1481f0e2dc7SJiawei Lin  }
1491f0e2dc7SJiawei Lin
1501f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
1511f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
1521f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
1531f0e2dc7SJiawei Lin  }
1541f0e2dc7SJiawei Lin
1551f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
1561f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
1571f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
1581f0e2dc7SJiawei Lin  }
1591f0e2dc7SJiawei Lin
16009203307SWilliam Wang  def refill_addr_hit(a: UInt, b: UInt): Bool = {
16109203307SWilliam Wang    a(PAddrBits-1, DCacheIndexOffset) === b(PAddrBits-1, DCacheIndexOffset)
16209203307SWilliam Wang  }
16309203307SWilliam Wang
164578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
165578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
166578c21a4Szhanglinjuan    out: DecoupledIO[T],
167578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
168578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
169578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
170578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
171578c21a4Szhanglinjuan      a <> req
172578c21a4Szhanglinjuan    }
173578c21a4Szhanglinjuan    out <> arb.io.out
174578c21a4Szhanglinjuan  }
175578c21a4Szhanglinjuan
176b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
177b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
178b36dd5fdSWilliam Wang    out: DecoupledIO[T],
179b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
180b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
181b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
182b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
183b36dd5fdSWilliam Wang      a <> req
184b36dd5fdSWilliam Wang    }
185b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
186b36dd5fdSWilliam Wang  }
187b36dd5fdSWilliam Wang
188578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
189578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
190578c21a4Szhanglinjuan    out: DecoupledIO[T],
191578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
192578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
193578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
194578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
195578c21a4Szhanglinjuan      a <> req
196578c21a4Szhanglinjuan    }
197578c21a4Szhanglinjuan    out <> arb.io.out
198578c21a4Szhanglinjuan  }
199578c21a4Szhanglinjuan
200ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
201ad3ba452Szhanglinjuan
2021f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
2031f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
2041f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
2051f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
2061f0e2dc7SJiawei Lin}
2071f0e2dc7SJiawei Lin
2081f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
2091f0e2dc7SJiawei Lin  with HasDCacheParameters
2101f0e2dc7SJiawei Lin
2111f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
2121f0e2dc7SJiawei Lin  with HasDCacheParameters
2131f0e2dc7SJiawei Lin
2141f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
2151f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
2161f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
2171f0e2dc7SJiawei Lin}
2181f0e2dc7SJiawei Lin
219ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
220ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
221ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
222ad3ba452Szhanglinjuan}
223ad3ba452Szhanglinjuan
2241f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
2251f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters)  extends DCacheBundle
2261f0e2dc7SJiawei Lin{
2271f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2281f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2291f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
2301f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
2311f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2323f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
2331f0e2dc7SJiawei Lin  def dump() = {
2341f0e2dc7SJiawei Lin    XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2351f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2361f0e2dc7SJiawei Lin  }
2371f0e2dc7SJiawei Lin}
2381f0e2dc7SJiawei Lin
2391f0e2dc7SJiawei Lin// memory request in word granularity(store)
2401f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
2411f0e2dc7SJiawei Lin{
2421f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2431f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
2441f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2451f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2461f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
2471f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2481f0e2dc7SJiawei Lin  def dump() = {
2491f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2501f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2511f0e2dc7SJiawei Lin  }
252ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
2531f0e2dc7SJiawei Lin}
2541f0e2dc7SJiawei Lin
2551f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
2561f0e2dc7SJiawei Lin  val vaddr = UInt(VAddrBits.W)
257ca18a0b4SWilliam Wang  val wline = Bool()
2581f0e2dc7SJiawei Lin}
2591f0e2dc7SJiawei Lin
260*6786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
2611f0e2dc7SJiawei Lin{
2621f0e2dc7SJiawei Lin  val data         = UInt(DataBits.W)
263026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
264026615fcSWilliam Wang
2651f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2661f0e2dc7SJiawei Lin  val miss   = Bool()
267026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
2681f0e2dc7SJiawei Lin  val replay = Bool()
269026615fcSWilliam Wang  // data has been corrupted
270a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
2711f0e2dc7SJiawei Lin  def dump() = {
2721f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
2731f0e2dc7SJiawei Lin      data, id, miss, replay)
2741f0e2dc7SJiawei Lin  }
2751f0e2dc7SJiawei Lin}
2761f0e2dc7SJiawei Lin
277*6786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
278*6786cfb7SWilliam Wang{
279*6786cfb7SWilliam Wang  // 1 cycle after data resp
280*6786cfb7SWilliam Wang  val error_delayed = Bool() // all kinds of errors, include tag error
281*6786cfb7SWilliam Wang}
282*6786cfb7SWilliam Wang
283*6786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
284*6786cfb7SWilliam Wang{
285*6786cfb7SWilliam Wang  val error = Bool() // all kinds of errors, include tag error
286*6786cfb7SWilliam Wang}
287*6786cfb7SWilliam Wang
2881f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
2891f0e2dc7SJiawei Lin{
2901f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2911f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2921f0e2dc7SJiawei Lin  val miss   = Bool()
2931f0e2dc7SJiawei Lin  // cache req nacked, replay it later
2941f0e2dc7SJiawei Lin  val replay = Bool()
2951f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2961f0e2dc7SJiawei Lin  def dump() = {
2971f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
2981f0e2dc7SJiawei Lin      data, id, miss, replay)
2991f0e2dc7SJiawei Lin  }
3001f0e2dc7SJiawei Lin}
3011f0e2dc7SJiawei Lin
3021f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
3031f0e2dc7SJiawei Lin{
3041f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
3051f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
306026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
3071f0e2dc7SJiawei Lin  // for debug usage
3081f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
3091f0e2dc7SJiawei Lin  val hasdata = Bool()
3101f0e2dc7SJiawei Lin  val refill_done = Bool()
3111f0e2dc7SJiawei Lin  def dump() = {
3121f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
3131f0e2dc7SJiawei Lin  }
3141f0e2dc7SJiawei Lin}
3151f0e2dc7SJiawei Lin
31667682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
31767682d05SWilliam Wang{
31867682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
31967682d05SWilliam Wang  def dump() = {
32067682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
32167682d05SWilliam Wang  }
32267682d05SWilliam Wang}
32367682d05SWilliam Wang
3241f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
3251f0e2dc7SJiawei Lin{
3261f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
3271f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
3281f0e2dc7SJiawei Lin}
3291f0e2dc7SJiawei Lin
330*6786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle
331*6786cfb7SWilliam Wang{
332*6786cfb7SWilliam Wang  val req  = DecoupledIO(new DCacheWordReq)
333*6786cfb7SWilliam Wang  val resp = Flipped(DecoupledIO(new DCacheWordRespWithError))
334*6786cfb7SWilliam Wang}
335*6786cfb7SWilliam Wang
336*6786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle
3371f0e2dc7SJiawei Lin{
3381f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReqWithVaddr)
339*6786cfb7SWilliam Wang  val resp = Flipped(DecoupledIO(new DCacheWordRespWithError))
3401f0e2dc7SJiawei Lin}
3411f0e2dc7SJiawei Lin
3421f0e2dc7SJiawei Lin// used by load unit
3431f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
3441f0e2dc7SJiawei Lin{
3451f0e2dc7SJiawei Lin  // kill previous cycle's req
3461f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
347b6982e83SLemover  val s2_kill  = Output(Bool())
3481f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
3491f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
3501f0e2dc7SJiawei Lin  val s1_paddr = Output(UInt(PAddrBits.W))
3511f0e2dc7SJiawei Lin  val s1_hit_way = Input(UInt(nWays.W))
3521f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
353d87b76aaSWilliam Wang  val s1_bank_conflict = Input(Bool())
3541f0e2dc7SJiawei Lin}
3551f0e2dc7SJiawei Lin
3561f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
3571f0e2dc7SJiawei Lin{
3581f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
3591f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
3601f0e2dc7SJiawei Lin}
3611f0e2dc7SJiawei Lin
362ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
363ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
364ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
365ad3ba452Szhanglinjuan
366ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
367ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
368ad3ba452Szhanglinjuan
369ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
370ad3ba452Szhanglinjuan
371ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
372ad3ba452Szhanglinjuan}
373ad3ba452Szhanglinjuan
3741f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
3751f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
3761f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
377ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
378*6786cfb7SWilliam Wang  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
37967682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
3801f0e2dc7SJiawei Lin}
3811f0e2dc7SJiawei Lin
3821f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
3835668a921SJiawei Lin  val hartId = Input(UInt(8.W))
3841f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
385e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
3861f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
3871f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
3881f0e2dc7SJiawei Lin}
3891f0e2dc7SJiawei Lin
3901f0e2dc7SJiawei Lin
3911f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
3921f0e2dc7SJiawei Lin
3931f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
3941f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
3951f0e2dc7SJiawei Lin      name = "dcache",
396ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
3971f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
3981f0e2dc7SJiawei Lin    )),
3991f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
4001f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
4011f0e2dc7SJiawei Lin  )
4021f0e2dc7SJiawei Lin
4031f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
4041f0e2dc7SJiawei Lin
4051f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
4061f0e2dc7SJiawei Lin}
4071f0e2dc7SJiawei Lin
4081f0e2dc7SJiawei Lin
4091ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents {
4101f0e2dc7SJiawei Lin
4111f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
4121f0e2dc7SJiawei Lin
4131f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
4141f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
4151f0e2dc7SJiawei Lin
4161f0e2dc7SJiawei Lin  println("DCache:")
4171f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
4181f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
4191f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
4201f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
4211f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
4221f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
4231f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
4241f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
4251f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
4261f0e2dc7SJiawei Lin
4271f0e2dc7SJiawei Lin  //----------------------------------------
4281f0e2dc7SJiawei Lin  // core data structures
4291f0e2dc7SJiawei Lin  val bankedDataArray = Module(new BankedDataArray)
43046f74b57SHaojin Tang  val metaArray = Module(new AsynchronousMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
43146f74b57SHaojin Tang  val errorArray = Module(new ErrorArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) // TODO: add it to meta array
432ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
4331f0e2dc7SJiawei Lin  bankedDataArray.dump()
4341f0e2dc7SJiawei Lin
4351f0e2dc7SJiawei Lin  //----------------------------------------
4361f0e2dc7SJiawei Lin  // core modules
4371f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
4381f0e2dc7SJiawei Lin  val atomicsReplayUnit = Module(new AtomicsReplayEntry)
4391f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
440ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
4411f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
4421f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
4431f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
4441f0e2dc7SJiawei Lin
4455668a921SJiawei Lin  missQueue.io.hartId := io.hartId
4465668a921SJiawei Lin
4479ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
4489ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
449*6786cfb7SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
450dd95524eSzhanglinjuan
4511f0e2dc7SJiawei Lin  //----------------------------------------
4521f0e2dc7SJiawei Lin  // meta array
453ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
454026615fcSWilliam Wang    Seq(mainPipe.io.meta_read)
455ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
456026615fcSWilliam Wang    Seq(mainPipe.io.meta_resp)
457ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
458ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
459026615fcSWilliam Wang    refillPipe.io.meta_write
460ad3ba452Szhanglinjuan  )
461ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
462ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
463ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
4641f0e2dc7SJiawei Lin
465026615fcSWilliam Wang  val error_flag_resp_ports = ldu.map(_.io.error_flag_resp) ++
466026615fcSWilliam Wang    Seq(mainPipe.io.error_flag_resp)
467026615fcSWilliam Wang  val error_flag_write_ports = Seq(
468026615fcSWilliam Wang    mainPipe.io.error_flag_write,
469026615fcSWilliam Wang    refillPipe.io.error_flag_write
470026615fcSWilliam Wang  )
471026615fcSWilliam Wang  meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p }
472026615fcSWilliam Wang  error_flag_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => p := r }
473026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
474026615fcSWilliam Wang
475ad3ba452Szhanglinjuan  //----------------------------------------
476ad3ba452Szhanglinjuan  // tag array
477ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
478ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
479ad3ba452Szhanglinjuan    case (ld, i) =>
480ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
481ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
4821f0e2dc7SJiawei Lin  }
483ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
484ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
485ad3ba452Szhanglinjuan
486ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
487ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
488ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
489ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
4901f0e2dc7SJiawei Lin
4911f0e2dc7SJiawei Lin  //----------------------------------------
4921f0e2dc7SJiawei Lin  // data array
4931f0e2dc7SJiawei Lin
494ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
495ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
496ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
497ad3ba452Szhanglinjuan
498ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
4991f0e2dc7SJiawei Lin
5009ef181f4SWilliam Wang  bankedDataArray.io.readline <> mainPipe.io.data_read
5017a5caa97Szhanglinjuan  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
502*6786cfb7SWilliam Wang  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
503ad3ba452Szhanglinjuan  mainPipe.io.data_resp := bankedDataArray.io.resp
5041f0e2dc7SJiawei Lin
5059ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
5069ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
507*6786cfb7SWilliam Wang    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
5089ef181f4SWilliam Wang
5099ef181f4SWilliam Wang    ldu(i).io.banked_data_resp := bankedDataArray.io.resp
5109ef181f4SWilliam Wang
5119ef181f4SWilliam Wang    ldu(i).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(i)
5129ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
5139ef181f4SWilliam Wang  })
5141f0e2dc7SJiawei Lin
5151f0e2dc7SJiawei Lin  //----------------------------------------
5161f0e2dc7SJiawei Lin  // load pipe
5171f0e2dc7SJiawei Lin  // the s1 kill signal
5181f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
5191f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
5201f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
5211f0e2dc7SJiawei Lin
5221f0e2dc7SJiawei Lin    // replay and nack not needed anymore
5231f0e2dc7SJiawei Lin    // TODO: remove replay and nack
5241f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
5251f0e2dc7SJiawei Lin
5261f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
5277a5caa97Szhanglinjuan      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
5281f0e2dc7SJiawei Lin  }
5291f0e2dc7SJiawei Lin
5301f0e2dc7SJiawei Lin  //----------------------------------------
5311f0e2dc7SJiawei Lin  // atomics
5321f0e2dc7SJiawei Lin  // atomics not finished yet
5331f0e2dc7SJiawei Lin  io.lsu.atomics <> atomicsReplayUnit.io.lsu
534a98b054bSWilliam Wang  atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
535b899def8SWilliam Wang  atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
5361f0e2dc7SJiawei Lin
5371f0e2dc7SJiawei Lin  //----------------------------------------
5381f0e2dc7SJiawei Lin  // miss queue
5391f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
5401f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
5411f0e2dc7SJiawei Lin
5421f0e2dc7SJiawei Lin  // Request
543300ded30SWilliam Wang  val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount))
5441f0e2dc7SJiawei Lin
545a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
5461f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
5471f0e2dc7SJiawei Lin
5481f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
5491f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
5501f0e2dc7SJiawei Lin
551a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
552a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
553a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
554a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
555a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
556a98b054bSWilliam Wang  }
5571f0e2dc7SJiawei Lin
5581f0e2dc7SJiawei Lin  // refill to load queue
559ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
5601f0e2dc7SJiawei Lin
5611f0e2dc7SJiawei Lin  // tilelink stuff
5621f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
5631f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
564ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
565ad3ba452Szhanglinjuan
566a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
5671f0e2dc7SJiawei Lin
5681f0e2dc7SJiawei Lin  //----------------------------------------
5691f0e2dc7SJiawei Lin  // probe
5701f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
5711f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
572ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
573300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
5741f0e2dc7SJiawei Lin
5751f0e2dc7SJiawei Lin  //----------------------------------------
5761f0e2dc7SJiawei Lin  // mainPipe
577ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
578ad3ba452Szhanglinjuan  // block the req in main pipe
579b36dd5fdSWilliam Wang  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, refillPipe.io.req.valid)
580b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
5811f0e2dc7SJiawei Lin
582a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
583ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
5841f0e2dc7SJiawei Lin
58569790076Szhanglinjuan  arbiter_with_pipereg(
58669790076Szhanglinjuan    in = Seq(missQueue.io.main_pipe_req, atomicsReplayUnit.io.pipe_req),
58769790076Szhanglinjuan    out = mainPipe.io.atomic_req,
58869790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
58969790076Szhanglinjuan  )
5901f0e2dc7SJiawei Lin
591a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
5921f0e2dc7SJiawei Lin
593ad3ba452Szhanglinjuan  //----------------------------------------
594b36dd5fdSWilliam Wang  // replace (main pipe)
595ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
596578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
597578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
5981f0e2dc7SJiawei Lin
599ad3ba452Szhanglinjuan  //----------------------------------------
600ad3ba452Szhanglinjuan  // refill pipe
60163540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
60263540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
603ad3ba452Szhanglinjuan      s.valid &&
604ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
605ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
606ad3ba452Szhanglinjuan    )).orR
607ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
60854e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
609a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
6101f0e2dc7SJiawei Lin
6111f0e2dc7SJiawei Lin  //----------------------------------------
6121f0e2dc7SJiawei Lin  // wb
6131f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
614026615fcSWilliam Wang
615578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
6161f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
617ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
618ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
619ef3b5b96SWilliam Wang
620ef3b5b96SWilliam Wang  io.lsu.release.valid := RegNext(wb.io.req.fire())
621ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
622ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
623ef3b5b96SWilliam Wang  // * load queue released flag update logic
624ef3b5b96SWilliam Wang  // * load / load violation check logic
625ef3b5b96SWilliam Wang  // * and timing requirements
626ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
6271f0e2dc7SJiawei Lin
6281f0e2dc7SJiawei Lin  // connect bus d
6291f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
6301f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
6311f0e2dc7SJiawei Lin
6321f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
6331f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
6341f0e2dc7SJiawei Lin
6351f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
6361f0e2dc7SJiawei Lin  bus.d.ready := false.B
6371f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
6381f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
6391f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
6401f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
6411f0e2dc7SJiawei Lin  } .otherwise {
6421f0e2dc7SJiawei Lin    assert (!bus.d.fire())
6431f0e2dc7SJiawei Lin  }
6441f0e2dc7SJiawei Lin
6451f0e2dc7SJiawei Lin  //----------------------------------------
646ad3ba452Szhanglinjuan  // replacement algorithm
647ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
648ad3ba452Szhanglinjuan
649ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
650ad3ba452Szhanglinjuan  replWayReqs.foreach{
651ad3ba452Szhanglinjuan    case req =>
652ad3ba452Szhanglinjuan      req.way := DontCare
653ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
654ad3ba452Szhanglinjuan  }
655ad3ba452Szhanglinjuan
656ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
65792816bbcSWilliam Wang    mainPipe.io.replace_access
658ad3ba452Szhanglinjuan  )
659ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
660ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
661ad3ba452Szhanglinjuan    case (w, req) =>
662ad3ba452Szhanglinjuan      w.valid := req.valid
663ad3ba452Szhanglinjuan      w.bits := req.bits.way
664ad3ba452Szhanglinjuan  }
665ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
666ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
667ad3ba452Szhanglinjuan
668ad3ba452Szhanglinjuan  //----------------------------------------
6691f0e2dc7SJiawei Lin  // assertions
6701f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
6711f0e2dc7SJiawei Lin  when (bus.a.fire()) {
6721f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
6731f0e2dc7SJiawei Lin  }
6741f0e2dc7SJiawei Lin  when (bus.b.fire()) {
6751f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
6761f0e2dc7SJiawei Lin  }
6771f0e2dc7SJiawei Lin  when (bus.c.fire()) {
6781f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
6791f0e2dc7SJiawei Lin  }
6801f0e2dc7SJiawei Lin
6811f0e2dc7SJiawei Lin  //----------------------------------------
6821f0e2dc7SJiawei Lin  // utility functions
6831f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
6841f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
6851f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
6861f0e2dc7SJiawei Lin    sink.bits    := source.bits
6871f0e2dc7SJiawei Lin  }
6881f0e2dc7SJiawei Lin
6891f0e2dc7SJiawei Lin  //----------------------------------------
690e19f7967SWilliam Wang  // Customized csr cache op support
691e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
692e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
693e19f7967SWilliam Wang  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
694e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
695e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
696e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
697e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
698e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
699e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
700e19f7967SWilliam Wang  ))
701026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
70241b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
703e19f7967SWilliam Wang
704e19f7967SWilliam Wang  //----------------------------------------
7051f0e2dc7SJiawei Lin  // performance counters
7061f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
7071f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
7081f0e2dc7SJiawei Lin
7091f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
710ad3ba452Szhanglinjuan
711ad3ba452Szhanglinjuan  // performance counter
712ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
713ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
714ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
715ad3ba452Szhanglinjuan    case (a, u) =>
716ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
717ad3ba452Szhanglinjuan      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr))
718ad3ba452Szhanglinjuan      a.bits.tag := get_tag(u.io.lsu.s1_paddr)
719ad3ba452Szhanglinjuan  }
720ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
721ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
722ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
723ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
724ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
725ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
726ad3ba452Szhanglinjuan    case acc =>
727ad3ba452Szhanglinjuan      Cat(early_replace.map {
728ad3ba452Szhanglinjuan        case r =>
729ad3ba452Szhanglinjuan          acc.valid && r.valid &&
730ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
731ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
732ad3ba452Szhanglinjuan      })
733ad3ba452Szhanglinjuan  }
734ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
735cd365d4cSrvcoresjw
7361ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
7371ca0e4f3SYinan Xu  generatePerfEvent()
7381f0e2dc7SJiawei Lin}
7391f0e2dc7SJiawei Lin
7401f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
7411f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
7421f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
7431f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
7441f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
7451f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
7461f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
7471f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
7481f0e2dc7SJiawei Lin}
7491f0e2dc7SJiawei Lin
7504f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
7511f0e2dc7SJiawei Lin
7524f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
7534f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
7544f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
7554f94c0c6SJiawei Lin  if (useDcache) {
7561f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
7571f0e2dc7SJiawei Lin  }
7581f0e2dc7SJiawei Lin
7591ca0e4f3SYinan Xu  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
7601f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
7611ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
7624f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
7631f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
7641f0e2dc7SJiawei Lin      io <> fake_dcache.io
7651ca0e4f3SYinan Xu      Seq()
7661f0e2dc7SJiawei Lin    }
7671f0e2dc7SJiawei Lin    else {
7681f0e2dc7SJiawei Lin      io <> dcache.module.io
7691ca0e4f3SYinan Xu      dcache.module.getPerfEvents
7701f0e2dc7SJiawei Lin    }
7711ca0e4f3SYinan Xu    generatePerfEvent()
7721f0e2dc7SJiawei Lin  }
7731f0e2dc7SJiawei Lin}
774