xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 60ebee385ce85a25a994f6da0c84ecce9bb91bca)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
253c02ee8fSwakafaimport utility._
261f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
271f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
285668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
291f0e2dc7SJiawei Linimport device.RAMHelper
30ffc9de54Swakafaimport coupledL2.{AliasField, VaddrField, PrefetchField}
31d2b20d1aSTang Haojinimport utility.ReqSourceField
323c02ee8fSwakafaimport utility.FastArbiter
3304665835SMaxpicca-Liimport mem.AddPipelineReg
3404665835SMaxpicca-Liimport xiangshan.cache.wpu._
350d32f713Shappy-lximport xiangshan.mem.HasL1PrefetchSourceParameter
360d32f713Shappy-lximport xiangshan.mem.prefetch._
375668a921SJiawei Lin
38ad3ba452Szhanglinjuanimport scala.math.max
391f0e2dc7SJiawei Lin
401f0e2dc7SJiawei Lin// DCache specific parameters
411f0e2dc7SJiawei Lincase class DCacheParameters
421f0e2dc7SJiawei Lin(
431f0e2dc7SJiawei Lin  nSets: Int = 256,
441f0e2dc7SJiawei Lin  nWays: Int = 8,
45af22dd7cSWilliam Wang  rowBits: Int = 64,
461f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
471f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
48300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
49fa9ac9b6SWilliam Wang  updateReplaceOn2ndmiss: Boolean = true,
501f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
511f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
521f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
531f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
541f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
55fddcfe1fSwakafa  blockBytes: Int = 64,
560d32f713Shappy-lx  nMaxPrefetchEntry: Int = 1,
5715ee59e4Swakafa  alwaysReleaseData: Boolean = false
581f0e2dc7SJiawei Lin) extends L1CacheParameters {
591f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
601f0e2dc7SJiawei Lin  // cache alias will happen,
611f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
621f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
631f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
641f0e2dc7SJiawei Lin
651f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
661f0e2dc7SJiawei Lin
671f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
681f0e2dc7SJiawei Lin}
691f0e2dc7SJiawei Lin
701f0e2dc7SJiawei Lin//           Physical Address
711f0e2dc7SJiawei Lin// --------------------------------------
721f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
731f0e2dc7SJiawei Lin// --------------------------------------
741f0e2dc7SJiawei Lin//                  |
751f0e2dc7SJiawei Lin//                  DCacheTagOffset
761f0e2dc7SJiawei Lin//
771f0e2dc7SJiawei Lin//           Virtual Address
781f0e2dc7SJiawei Lin// --------------------------------------
791f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
801f0e2dc7SJiawei Lin// --------------------------------------
811f0e2dc7SJiawei Lin//                |     |      |        |
82ca18a0b4SWilliam Wang//                |     |      |        0
831f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
841f0e2dc7SJiawei Lin//                |     DCacheSetOffset
851f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
861f0e2dc7SJiawei Lin
871f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
881f0e2dc7SJiawei Lin
890d32f713Shappy-lxtrait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{
901f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
911f0e2dc7SJiawei Lin  val cfg = cacheParams
921f0e2dc7SJiawei Lin
931f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
941f0e2dc7SJiawei Lin
951f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
961f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
971f0e2dc7SJiawei Lin
98e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
99e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
100e19f7967SWilliam Wang
1011f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
1021f0e2dc7SJiawei Lin
1032db9ec44SLinJiawei  def nSourceType = 10
1041f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
10500575ac8SWilliam Wang  // non-prefetch source < 3
1061f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1071f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1081f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
10900575ac8SWilliam Wang  // prefetch source >= 3
11000575ac8SWilliam Wang  def DCACHE_PREFETCH_SOURCE = 3
1112db9ec44SLinJiawei  def SOFT_PREFETCH = 4
1120d32f713Shappy-lx  // the following sources are only used inside SMS
1132db9ec44SLinJiawei  def HW_PREFETCH_AGT = 5
1142db9ec44SLinJiawei  def HW_PREFETCH_PHT_CUR = 6
1152db9ec44SLinJiawei  def HW_PREFETCH_PHT_INC = 7
1162db9ec44SLinJiawei  def HW_PREFETCH_PHT_DEC = 8
1172db9ec44SLinJiawei  def HW_PREFETCH_BOP = 9
1182db9ec44SLinJiawei  def HW_PREFETCH_STRIDE = 10
1191f0e2dc7SJiawei Lin
1200d32f713Shappy-lx  def BLOOM_FILTER_ENTRY_NUM = 4096
1210d32f713Shappy-lx
1221f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1238b1251e1SWilliam Wang  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
1241f0e2dc7SJiawei Lin
125300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
126300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
127300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
128300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
129300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
130ad3ba452Szhanglinjuan
1311f0e2dc7SJiawei Lin  // banked dcache support
1323eeae490SMaxpicca-Li  val DCacheSetDiv = 1
1331f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1341f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
135af22dd7cSWilliam Wang  val DCacheBanks = 8 // hardcoded
136a9c1b353SMaxpicca-Li  val DCacheDupNum = 16
137af22dd7cSWilliam Wang  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
138ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
139ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
1400d32f713Shappy-lx  val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry
141cdbff57cSHaoyuan Feng  val DCacheVWordBytes = VLEN / 8
142af22dd7cSWilliam Wang  require(DCacheSRAMRowBits == 64)
1431f0e2dc7SJiawei Lin
1443eeae490SMaxpicca-Li  val DCacheSetDivBits = log2Ceil(DCacheSetDiv)
1453eeae490SMaxpicca-Li  val DCacheSetBits = log2Ceil(DCacheSets)
146ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
147ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
148ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1491f0e2dc7SJiawei Lin
1501f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1511f0e2dc7SJiawei Lin
1521f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
153ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
154cdbff57cSHaoyuan Feng  val DCacheVWordOffset = log2Up(DCacheVWordBytes)
155ca18a0b4SWilliam Wang
156ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1571f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1581f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1591f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
160ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1611f0e2dc7SJiawei Lin
16237225120Ssfencevma  // uncache
163e4f69d78Ssfencevma  val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1)
164b52348aeSWilliam Wang  // hardware prefetch parameters
165b52348aeSWilliam Wang  // high confidence hardware prefetch port
166b52348aeSWilliam Wang  val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default
167b52348aeSWilliam Wang  val IgnorePrefetchConfidence = false
16837225120Ssfencevma
1696c7e5e86Szhanglinjuan  // parameters about duplicating regs to solve fanout
1706c7e5e86Szhanglinjuan  // In Main Pipe:
1716c7e5e86Szhanglinjuan    // tag_write.ready -> data_write.valid * 8 banks
1726c7e5e86Szhanglinjuan    // tag_write.ready -> meta_write.valid
1736c7e5e86Szhanglinjuan    // tag_write.ready -> tag_write.valid
1746c7e5e86Szhanglinjuan    // tag_write.ready -> err_write.valid
1756c7e5e86Szhanglinjuan    // tag_write.ready -> wb.valid
1766c7e5e86Szhanglinjuan  val nDupTagWriteReady = DCacheBanks + 4
1776c7e5e86Szhanglinjuan  // In Main Pipe:
1786c7e5e86Szhanglinjuan    // data_write.ready -> data_write.valid * 8 banks
1796c7e5e86Szhanglinjuan    // data_write.ready -> meta_write.valid
1806c7e5e86Szhanglinjuan    // data_write.ready -> tag_write.valid
1816c7e5e86Szhanglinjuan    // data_write.ready -> err_write.valid
1826c7e5e86Szhanglinjuan    // data_write.ready -> wb.valid
1836c7e5e86Szhanglinjuan  val nDupDataWriteReady = DCacheBanks + 4
1846c7e5e86Szhanglinjuan  val nDupWbReady = DCacheBanks + 4
1856c7e5e86Szhanglinjuan  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
1866c7e5e86Szhanglinjuan  val dataWritePort = 0
1876c7e5e86Szhanglinjuan  val metaWritePort = DCacheBanks
1886c7e5e86Szhanglinjuan  val tagWritePort = metaWritePort + 1
1896c7e5e86Szhanglinjuan  val errWritePort = tagWritePort + 1
1906c7e5e86Szhanglinjuan  val wbPort = errWritePort + 1
1916c7e5e86Szhanglinjuan
1923eeae490SMaxpicca-Li  def set_to_dcache_div(set: UInt) = {
1933eeae490SMaxpicca-Li    require(set.getWidth >= DCacheSetBits)
1943eeae490SMaxpicca-Li    if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0)
1953eeae490SMaxpicca-Li  }
1963eeae490SMaxpicca-Li
1973eeae490SMaxpicca-Li  def set_to_dcache_div_set(set: UInt) = {
1983eeae490SMaxpicca-Li    require(set.getWidth >= DCacheSetBits)
1993eeae490SMaxpicca-Li    set(DCacheSetBits - 1, DCacheSetDivBits)
2003eeae490SMaxpicca-Li  }
2013eeae490SMaxpicca-Li
2021f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
2031f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
2041f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
2051f0e2dc7SJiawei Lin  }
2061f0e2dc7SJiawei Lin
2073eeae490SMaxpicca-Li  def addr_to_dcache_div(addr: UInt) = {
2083eeae490SMaxpicca-Li    require(addr.getWidth >= DCacheAboveIndexOffset)
2093eeae490SMaxpicca-Li    if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset)
2103eeae490SMaxpicca-Li  }
2113eeae490SMaxpicca-Li
2123eeae490SMaxpicca-Li  def addr_to_dcache_div_set(addr: UInt) = {
2133eeae490SMaxpicca-Li    require(addr.getWidth >= DCacheAboveIndexOffset)
2143eeae490SMaxpicca-Li    addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits)
2153eeae490SMaxpicca-Li  }
2163eeae490SMaxpicca-Li
2171f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
2181f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
2191f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
2201f0e2dc7SJiawei Lin  }
2211f0e2dc7SJiawei Lin
2221f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
2231f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
2241f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
2251f0e2dc7SJiawei Lin  }
2261f0e2dc7SJiawei Lin
2271f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
2281f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
2291f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
2301f0e2dc7SJiawei Lin  }
2311f0e2dc7SJiawei Lin
2320d32f713Shappy-lx  def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = {
2330d32f713Shappy-lx    require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits)
2340d32f713Shappy-lx    if(blockOffBits + idxBits > pgIdxBits) {
2350d32f713Shappy-lx      vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits)
2360d32f713Shappy-lx    }else {
2370d32f713Shappy-lx      // no alias problem
2380d32f713Shappy-lx      true.B
2390d32f713Shappy-lx    }
2400d32f713Shappy-lx  }
2410d32f713Shappy-lx
24204665835SMaxpicca-Li  def get_direct_map_way(addr:UInt): UInt = {
24304665835SMaxpicca-Li    addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset)
24404665835SMaxpicca-Li  }
24504665835SMaxpicca-Li
246578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
247578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
248578c21a4Szhanglinjuan    out: DecoupledIO[T],
249578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
250578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
251578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
252578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
253578c21a4Szhanglinjuan      a <> req
254578c21a4Szhanglinjuan    }
255578c21a4Szhanglinjuan    out <> arb.io.out
256578c21a4Szhanglinjuan  }
257578c21a4Szhanglinjuan
258b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
259b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
260b36dd5fdSWilliam Wang    out: DecoupledIO[T],
261b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
262b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
263b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
264b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
265b36dd5fdSWilliam Wang      a <> req
266b36dd5fdSWilliam Wang    }
267b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
268b36dd5fdSWilliam Wang  }
269b36dd5fdSWilliam Wang
270b11ec622Slixin  def arbiter_with_pipereg_N_dup[T <: Bundle](
271b11ec622Slixin    in: Seq[DecoupledIO[T]],
272b11ec622Slixin    out: DecoupledIO[T],
273c3a5fe5fShappy-lx    dups: Seq[DecoupledIO[T]],
274b11ec622Slixin    name: Option[String] = None): Unit = {
275b11ec622Slixin    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
276b11ec622Slixin    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
277b11ec622Slixin    for ((a, req) <- arb.io.in.zip(in)) {
278b11ec622Slixin      a <> req
279b11ec622Slixin    }
280b11ec622Slixin    for (dup <- dups) {
281c3a5fe5fShappy-lx      AddPipelineReg(arb.io.out, dup, false.B)
282b11ec622Slixin    }
283c3a5fe5fShappy-lx    AddPipelineReg(arb.io.out, out, false.B)
284b11ec622Slixin  }
285b11ec622Slixin
286578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
287578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
288578c21a4Szhanglinjuan    out: DecoupledIO[T],
289578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
290578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
291578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
292578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
293578c21a4Szhanglinjuan      a <> req
294578c21a4Szhanglinjuan    }
295578c21a4Szhanglinjuan    out <> arb.io.out
296578c21a4Szhanglinjuan  }
297578c21a4Szhanglinjuan
2987cd72b71Szhanglinjuan  def fastArbiter[T <: Bundle](
2997cd72b71Szhanglinjuan    in: Seq[DecoupledIO[T]],
3007cd72b71Szhanglinjuan    out: DecoupledIO[T],
3017cd72b71Szhanglinjuan    name: Option[String] = None): Unit = {
3027cd72b71Szhanglinjuan    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
3037cd72b71Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
3047cd72b71Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
3057cd72b71Szhanglinjuan      a <> req
3067cd72b71Szhanglinjuan    }
3077cd72b71Szhanglinjuan    out <> arb.io.out
3087cd72b71Szhanglinjuan  }
3097cd72b71Szhanglinjuan
310ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
311ad3ba452Szhanglinjuan
3121f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
3131f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
3141f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
3151f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
3161f0e2dc7SJiawei Lin}
3171f0e2dc7SJiawei Lin
3181f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
3191f0e2dc7SJiawei Lin  with HasDCacheParameters
3201f0e2dc7SJiawei Lin
3211f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
3221f0e2dc7SJiawei Lin  with HasDCacheParameters
3231f0e2dc7SJiawei Lin
3241f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
3251f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
3261f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
3271f0e2dc7SJiawei Lin}
3281f0e2dc7SJiawei Lin
329ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
330ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
33104665835SMaxpicca-Li  val dmWay = Output(UInt(log2Up(nWays).W))
332ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
333ad3ba452Szhanglinjuan}
334ad3ba452Szhanglinjuan
3353af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle
3363af6aa6eSWilliam Wang{
3373af6aa6eSWilliam Wang  val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store
3380d32f713Shappy-lx  val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch
3393af6aa6eSWilliam Wang  val access = Bool() // cache line has been accessed by load / store
3403af6aa6eSWilliam Wang
3413af6aa6eSWilliam Wang  // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline
3423af6aa6eSWilliam Wang}
3433af6aa6eSWilliam Wang
3441f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
3451f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle
3461f0e2dc7SJiawei Lin{
3471f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
348d2b20d1aSTang Haojin  val vaddr  = UInt(VAddrBits.W)
349cdbff57cSHaoyuan Feng  val data   = UInt(VLEN.W)
350cdbff57cSHaoyuan Feng  val mask   = UInt((VLEN/8).W)
3511f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3523f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
353da3bf434SMaxpicca-Li  val isFirstIssue = Bool()
35404665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
355da3bf434SMaxpicca-Li
356da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
3571f0e2dc7SJiawei Lin  def dump() = {
358d2b20d1aSTang Haojin    XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n",
359d2b20d1aSTang Haojin      cmd, vaddr, data, mask, id)
3601f0e2dc7SJiawei Lin  }
3611f0e2dc7SJiawei Lin}
3621f0e2dc7SJiawei Lin
3631f0e2dc7SJiawei Lin// memory request in word granularity(store)
3641f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
3651f0e2dc7SJiawei Lin{
3661f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
3671f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
3681f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
3691f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
3701f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
3711f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3721f0e2dc7SJiawei Lin  def dump() = {
3731f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
3741f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
3751f0e2dc7SJiawei Lin  }
376ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
3771f0e2dc7SJiawei Lin}
3781f0e2dc7SJiawei Lin
3791f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
380d2b20d1aSTang Haojin  val addr = UInt(PAddrBits.W)
381ca18a0b4SWilliam Wang  val wline = Bool()
3821f0e2dc7SJiawei Lin}
3831f0e2dc7SJiawei Lin
3840d32f713Shappy-lxclass DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr {
3850d32f713Shappy-lx  val prefetch = Bool()
3860d32f713Shappy-lx
3870d32f713Shappy-lx  def toDCacheWordReqWithVaddr() = {
3880d32f713Shappy-lx    val res = Wire(new DCacheWordReqWithVaddr)
3890d32f713Shappy-lx    res.vaddr := vaddr
3900d32f713Shappy-lx    res.wline := wline
3910d32f713Shappy-lx    res.cmd := cmd
3920d32f713Shappy-lx    res.addr := addr
3930d32f713Shappy-lx    res.data := data
3940d32f713Shappy-lx    res.mask := mask
3950d32f713Shappy-lx    res.id := id
3960d32f713Shappy-lx    res.instrtype := instrtype
3970d32f713Shappy-lx    res.replayCarry := replayCarry
3980d32f713Shappy-lx    res.isFirstIssue := isFirstIssue
3990d32f713Shappy-lx    res.debug_robIdx := debug_robIdx
4000d32f713Shappy-lx
4010d32f713Shappy-lx    res
4020d32f713Shappy-lx  }
4030d32f713Shappy-lx}
4040d32f713Shappy-lx
4056786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
4061f0e2dc7SJiawei Lin{
407144422dcSMaxpicca-Li  // read in s2
408cdbff57cSHaoyuan Feng  val data = UInt(VLEN.W)
409144422dcSMaxpicca-Li  // select in s3
410cdbff57cSHaoyuan Feng  val data_delayed = UInt(VLEN.W)
411026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
4121f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
4131f0e2dc7SJiawei Lin  val miss   = Bool()
414026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
4151f0e2dc7SJiawei Lin  val replay = Bool()
41604665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
417026615fcSWilliam Wang  // data has been corrupted
418a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
419144422dcSMaxpicca-Li  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)
420144422dcSMaxpicca-Li
421da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
4221f0e2dc7SJiawei Lin  def dump() = {
4231f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
4241f0e2dc7SJiawei Lin      data, id, miss, replay)
4251f0e2dc7SJiawei Lin  }
4261f0e2dc7SJiawei Lin}
4271f0e2dc7SJiawei Lin
4286786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
4296786cfb7SWilliam Wang{
4300d32f713Shappy-lx  val meta_prefetch = UInt(L1PfSourceBits.W)
4314b6d4d13SWilliam Wang  val meta_access = Bool()
432b9e121dfShappy-lx  // s2
433b9e121dfShappy-lx  val handled = Bool()
4340d32f713Shappy-lx  val real_miss = Bool()
435b9e121dfShappy-lx  // s3: 1 cycle after data resp
4366786cfb7SWilliam Wang  val error_delayed = Bool() // all kinds of errors, include tag error
437b9e121dfShappy-lx  val replacementUpdated = Bool()
4386786cfb7SWilliam Wang}
4396786cfb7SWilliam Wang
440a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp
441a19ae480SWilliam Wang{
442a19ae480SWilliam Wang  val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W))
443a19ae480SWilliam Wang  val bank_oh = UInt(DCacheBanks.W)
444a19ae480SWilliam Wang}
445a19ae480SWilliam Wang
4466786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
4476786cfb7SWilliam Wang{
4486786cfb7SWilliam Wang  val error = Bool() // all kinds of errors, include tag error
4496786cfb7SWilliam Wang}
4506786cfb7SWilliam Wang
4511f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
4521f0e2dc7SJiawei Lin{
4531f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
4541f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
4551f0e2dc7SJiawei Lin  val miss   = Bool()
4561f0e2dc7SJiawei Lin  // cache req nacked, replay it later
4571f0e2dc7SJiawei Lin  val replay = Bool()
4581f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
4591f0e2dc7SJiawei Lin  def dump() = {
4601f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
4611f0e2dc7SJiawei Lin      data, id, miss, replay)
4621f0e2dc7SJiawei Lin  }
4631f0e2dc7SJiawei Lin}
4641f0e2dc7SJiawei Lin
4651f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
4661f0e2dc7SJiawei Lin{
4671f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
4681f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
469026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
4701f0e2dc7SJiawei Lin  // for debug usage
4711f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
4721f0e2dc7SJiawei Lin  val hasdata = Bool()
4731f0e2dc7SJiawei Lin  val refill_done = Bool()
4741f0e2dc7SJiawei Lin  def dump() = {
4751f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
4761f0e2dc7SJiawei Lin  }
477683c1411Shappy-lx  val id     = UInt(log2Up(cfg.nMissEntries).W)
4781f0e2dc7SJiawei Lin}
4791f0e2dc7SJiawei Lin
48067682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
48167682d05SWilliam Wang{
48267682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
48367682d05SWilliam Wang  def dump() = {
48467682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
48567682d05SWilliam Wang  }
48667682d05SWilliam Wang}
48767682d05SWilliam Wang
4881f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
4891f0e2dc7SJiawei Lin{
4901f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
491144422dcSMaxpicca-Li  val resp = Flipped(DecoupledIO(new DCacheWordResp))
4921f0e2dc7SJiawei Lin}
4931f0e2dc7SJiawei Lin
49437225120Ssfencevma
49537225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle
49637225120Ssfencevma{
49737225120Ssfencevma  val cmd  = UInt(M_SZ.W)
49837225120Ssfencevma  val addr = UInt(PAddrBits.W)
499cdbff57cSHaoyuan Feng  val data = UInt(XLEN.W)
500cdbff57cSHaoyuan Feng  val mask = UInt((XLEN/8).W)
50137225120Ssfencevma  val id   = UInt(uncacheIdxBits.W)
50237225120Ssfencevma  val instrtype = UInt(sourceTypeWidth.W)
50337225120Ssfencevma  val atomic = Bool()
504da3bf434SMaxpicca-Li  val isFirstIssue = Bool()
50504665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
50637225120Ssfencevma
50737225120Ssfencevma  def dump() = {
50837225120Ssfencevma    XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
50937225120Ssfencevma      cmd, addr, data, mask, id)
51037225120Ssfencevma  }
51137225120Ssfencevma}
51237225120Ssfencevma
513cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle
51437225120Ssfencevma{
515cdbff57cSHaoyuan Feng  val data      = UInt(XLEN.W)
516cdbff57cSHaoyuan Feng  val data_delayed = UInt(XLEN.W)
51737225120Ssfencevma  val id        = UInt(uncacheIdxBits.W)
51837225120Ssfencevma  val miss      = Bool()
51937225120Ssfencevma  val replay    = Bool()
52037225120Ssfencevma  val tag_error = Bool()
52137225120Ssfencevma  val error     = Bool()
52204665835SMaxpicca-Li  val replayCarry = new ReplayCarry(nWays)
523144422dcSMaxpicca-Li  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)  // FIXME: why uncacheWordResp is not merged to baseDcacheResp
52437225120Ssfencevma
525da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
52637225120Ssfencevma  def dump() = {
52737225120Ssfencevma    XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n",
52837225120Ssfencevma      data, id, miss, replay, tag_error, error)
52937225120Ssfencevma  }
53037225120Ssfencevma}
53137225120Ssfencevma
5326786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle
5336786cfb7SWilliam Wang{
53437225120Ssfencevma  val req  = DecoupledIO(new UncacheWordReq)
535cdbff57cSHaoyuan Feng  val resp = Flipped(DecoupledIO(new UncacheWordResp))
5366786cfb7SWilliam Wang}
5376786cfb7SWilliam Wang
53862cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle {
53962cb71fbShappy-lx  val data    = UInt(DataBits.W)
54062cb71fbShappy-lx  val miss    = Bool()
54162cb71fbShappy-lx  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
54262cb71fbShappy-lx  val replay  = Bool()
54362cb71fbShappy-lx  val error   = Bool()
54462cb71fbShappy-lx
54562cb71fbShappy-lx  val ack_miss_queue = Bool()
54662cb71fbShappy-lx
54762cb71fbShappy-lx  val id     = UInt(reqIdWidth.W)
54862cb71fbShappy-lx}
54962cb71fbShappy-lx
5506786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle
5511f0e2dc7SJiawei Lin{
55262cb71fbShappy-lx  val req  = DecoupledIO(new MainPipeReq)
55362cb71fbShappy-lx  val resp = Flipped(ValidIO(new AtomicsResp))
55462cb71fbShappy-lx  val block_lr = Input(Bool())
5551f0e2dc7SJiawei Lin}
5561f0e2dc7SJiawei Lin
5571f0e2dc7SJiawei Lin// used by load unit
5581f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
5591f0e2dc7SJiawei Lin{
5601f0e2dc7SJiawei Lin  // kill previous cycle's req
5611f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
562b6982e83SLemover  val s2_kill  = Output(Bool())
56304665835SMaxpicca-Li  val s0_pc = Output(UInt(VAddrBits.W))
56404665835SMaxpicca-Li  val s1_pc = Output(UInt(VAddrBits.W))
5652db9ec44SLinJiawei  val s2_pc = Output(UInt(VAddrBits.W))
566b9e121dfShappy-lx  // cycle 0: load has updated replacement before
567b9e121dfShappy-lx  val replacementUpdated = Output(Bool())
5680d32f713Shappy-lx  // cycle 0: prefetch source bits
5690d32f713Shappy-lx  val pf_source = Output(UInt(L1PfSourceBits.W))
5701f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
5711f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
57203efd994Shappy-lx  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
57303efd994Shappy-lx  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
5741f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
57503efd994Shappy-lx  // cycle 2: hit signal
57603efd994Shappy-lx  val s2_hit = Input(Bool()) // hit signal for lsu,
577da3bf434SMaxpicca-Li  val s2_first_hit = Input(Bool())
578594c5198Ssfencevma  val s2_bank_conflict = Input(Bool())
57914a67055Ssfencevma  val s2_wpu_pred_fail = Input(Bool())
58014a67055Ssfencevma  val s2_mq_nack = Input(Bool())
58103efd994Shappy-lx
58203efd994Shappy-lx  // debug
58303efd994Shappy-lx  val debug_s1_hit_way = Input(UInt(nWays.W))
58404665835SMaxpicca-Li  val debug_s2_pred_way_num = Input(UInt(XLEN.W))
58504665835SMaxpicca-Li  val debug_s2_dm_way_num = Input(UInt(XLEN.W))
58604665835SMaxpicca-Li  val debug_s2_real_way_num = Input(UInt(XLEN.W))
5871f0e2dc7SJiawei Lin}
5881f0e2dc7SJiawei Lin
5891f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
5901f0e2dc7SJiawei Lin{
5911f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
5921f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
5931f0e2dc7SJiawei Lin}
5941f0e2dc7SJiawei Lin
595ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
596ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
597ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
598ad3ba452Szhanglinjuan
599ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
600ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
601ad3ba452Szhanglinjuan
602ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
603ad3ba452Szhanglinjuan
604ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
605ad3ba452Szhanglinjuan}
606ad3ba452Szhanglinjuan
607683c1411Shappy-lx// forward tilelink channel D's data to ldu
608683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle {
609683c1411Shappy-lx  val valid = Bool()
610683c1411Shappy-lx  val data = UInt(l1BusDataWidth.W)
611683c1411Shappy-lx  val mshrid = UInt(log2Up(cfg.nMissEntries).W)
612683c1411Shappy-lx  val last = Bool()
613683c1411Shappy-lx
614683c1411Shappy-lx  def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = {
615683c1411Shappy-lx    valid := req_valid
616683c1411Shappy-lx    data := req_data
617683c1411Shappy-lx    mshrid := req_mshrid
618683c1411Shappy-lx    last := req_last
619683c1411Shappy-lx  }
620683c1411Shappy-lx
621683c1411Shappy-lx  def dontCare() = {
622683c1411Shappy-lx    valid := false.B
623683c1411Shappy-lx    data := DontCare
624683c1411Shappy-lx    mshrid := DontCare
625683c1411Shappy-lx    last := DontCare
626683c1411Shappy-lx  }
627683c1411Shappy-lx
628683c1411Shappy-lx  def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = {
629683c1411Shappy-lx    val all_match = req_valid && valid &&
630683c1411Shappy-lx                req_mshr_id === mshrid &&
631683c1411Shappy-lx                req_paddr(log2Up(refillBytes)) === last
632683c1411Shappy-lx
633683c1411Shappy-lx    val forward_D = RegInit(false.B)
634cdbff57cSHaoyuan Feng    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
635683c1411Shappy-lx
636683c1411Shappy-lx    val block_idx = req_paddr(log2Up(refillBytes) - 1, 3)
637683c1411Shappy-lx    val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W)))
638683c1411Shappy-lx    (0 until l1BusDataWidth / 64).map(i => {
639683c1411Shappy-lx      block_data(i) := data(64 * i + 63, 64 * i)
640683c1411Shappy-lx    })
641cdbff57cSHaoyuan Feng    val selected_data = Wire(UInt(128.W))
642cdbff57cSHaoyuan Feng    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
643683c1411Shappy-lx
644683c1411Shappy-lx    forward_D := all_match
645cdbff57cSHaoyuan Feng    for (i <- 0 until VLEN/8) {
646683c1411Shappy-lx      forwardData(i) := selected_data(8 * i + 7, 8 * i)
647683c1411Shappy-lx    }
648683c1411Shappy-lx
649683c1411Shappy-lx    (forward_D, forwardData)
650683c1411Shappy-lx  }
651683c1411Shappy-lx}
652683c1411Shappy-lx
653683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle {
654683c1411Shappy-lx  val inflight = Bool()
655683c1411Shappy-lx  val paddr = UInt(PAddrBits.W)
6569ebbb510Shappy-lx  val raw_data = Vec(blockRows, UInt(rowBits.W))
657683c1411Shappy-lx  val firstbeat_valid = Bool()
658683c1411Shappy-lx  val lastbeat_valid = Bool()
659683c1411Shappy-lx
660683c1411Shappy-lx  def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = {
661683c1411Shappy-lx    inflight := mshr_valid
662683c1411Shappy-lx    paddr := mshr_paddr
663683c1411Shappy-lx    raw_data := mshr_rawdata
664683c1411Shappy-lx    firstbeat_valid := mshr_first_valid
665683c1411Shappy-lx    lastbeat_valid := mshr_last_valid
666683c1411Shappy-lx  }
667683c1411Shappy-lx
668683c1411Shappy-lx  // check if we can forward from mshr or D channel
669683c1411Shappy-lx  def check(req_valid : Bool, req_paddr : UInt) = {
670683c1411Shappy-lx    RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits))
671683c1411Shappy-lx  }
672683c1411Shappy-lx
673683c1411Shappy-lx  def forward(req_valid : Bool, req_paddr : UInt) = {
674683c1411Shappy-lx    val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) ||
675683c1411Shappy-lx                    (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid)
676683c1411Shappy-lx
677683c1411Shappy-lx    val forward_mshr = RegInit(false.B)
678cdbff57cSHaoyuan Feng    val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W))))
679683c1411Shappy-lx
6809ebbb510Shappy-lx    val block_idx = req_paddr(log2Up(refillBytes), 3)
6819ebbb510Shappy-lx    val block_data = raw_data
6829ebbb510Shappy-lx
683cdbff57cSHaoyuan Feng    val selected_data = Wire(UInt(128.W))
684cdbff57cSHaoyuan Feng    selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx)))
685683c1411Shappy-lx
686683c1411Shappy-lx    forward_mshr := all_match
687cdbff57cSHaoyuan Feng    for (i <- 0 until VLEN/8) {
688683c1411Shappy-lx      forwardData(i) := selected_data(8 * i + 7, 8 * i)
689683c1411Shappy-lx    }
690683c1411Shappy-lx
691683c1411Shappy-lx    (forward_mshr, forwardData)
692683c1411Shappy-lx  }
693683c1411Shappy-lx}
694683c1411Shappy-lx
695683c1411Shappy-lx// forward mshr's data to ldu
696683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle {
697683c1411Shappy-lx  // req
698683c1411Shappy-lx  val valid = Input(Bool())
699683c1411Shappy-lx  val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W))
700683c1411Shappy-lx  val paddr = Input(UInt(PAddrBits.W))
701683c1411Shappy-lx  // resp
702683c1411Shappy-lx  val forward_mshr = Output(Bool())
703cdbff57cSHaoyuan Feng  val forwardData = Output(Vec(VLEN/8, UInt(8.W)))
704683c1411Shappy-lx  val forward_result_valid = Output(Bool())
705683c1411Shappy-lx
706683c1411Shappy-lx  def connect(sink: LduToMissqueueForwardIO) = {
707683c1411Shappy-lx    sink.valid := valid
708683c1411Shappy-lx    sink.mshrid := mshrid
709683c1411Shappy-lx    sink.paddr := paddr
710683c1411Shappy-lx    forward_mshr := sink.forward_mshr
711683c1411Shappy-lx    forwardData := sink.forwardData
712683c1411Shappy-lx    forward_result_valid := sink.forward_result_valid
713683c1411Shappy-lx  }
714683c1411Shappy-lx
715683c1411Shappy-lx  def forward() = {
716683c1411Shappy-lx    (forward_result_valid, forward_mshr, forwardData)
717683c1411Shappy-lx  }
718683c1411Shappy-lx}
719683c1411Shappy-lx
7200d32f713Shappy-lxclass StorePrefetchReq(implicit p: Parameters) extends DCacheBundle {
7210d32f713Shappy-lx  val paddr = UInt(PAddrBits.W)
7220d32f713Shappy-lx  val vaddr = UInt(VAddrBits.W)
7230d32f713Shappy-lx}
7240d32f713Shappy-lx
7251f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
7261f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
7270d32f713Shappy-lx  val sta   = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store
7281f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
7299444e131Ssfencevma  val tl_d_channel = Output(new DcacheToLduForwardIO)
730ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
7316786cfb7SWilliam Wang  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
73267682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
733683c1411Shappy-lx  val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO))
734683c1411Shappy-lx  val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO)
7351f0e2dc7SJiawei Lin}
7361f0e2dc7SJiawei Lin
737*60ebee38STang Haojinclass DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle {
738*60ebee38STang Haojin  val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W)))
739*60ebee38STang Haojin  val robHeadMissInDCache = Output(Bool())
740*60ebee38STang Haojin  val robHeadOtherReplay = Input(Bool())
741*60ebee38STang Haojin}
742*60ebee38STang Haojin
7431f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
7445668a921SJiawei Lin  val hartId = Input(UInt(8.W))
745f1d78cf7SLinJiawei  val l2_pf_store_only = Input(Bool())
7461f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
747e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
7481f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
7491f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
7500d32f713Shappy-lx  val memSetPattenDetected = Output(Bool())
7510d32f713Shappy-lx  val lqEmpty = Input(Bool())
7520d32f713Shappy-lx  val pf_ctrl = Output(new PrefetchControlBundle)
7532fdb4d6aShappy-lx  val force_write = Input(Bool())
754*60ebee38STang Haojin  val debugTopDown = new DCacheTopDownIO
7551f0e2dc7SJiawei Lin}
7561f0e2dc7SJiawei Lin
7571f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
7581f0e2dc7SJiawei Lin
759ffc9de54Swakafa  val reqFields: Seq[BundleFieldBase] = Seq(
760ffc9de54Swakafa    PrefetchField(),
761ffc9de54Swakafa    ReqSourceField(),
762ffc9de54Swakafa    VaddrField(VAddrBits - blockOffBits),
763ffc9de54Swakafa  ) ++ cacheParams.aliasBitsOpt.map(AliasField)
764ffc9de54Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
765ffc9de54Swakafa
7661f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
7671f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
7681f0e2dc7SJiawei Lin      name = "dcache",
769ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
7701f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
7711f0e2dc7SJiawei Lin    )),
772ffc9de54Swakafa    requestFields = reqFields,
773ffc9de54Swakafa    echoFields = echoFields
7741f0e2dc7SJiawei Lin  )
7751f0e2dc7SJiawei Lin
7761f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
7771f0e2dc7SJiawei Lin
7781f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
7791f0e2dc7SJiawei Lin}
7801f0e2dc7SJiawei Lin
7811f0e2dc7SJiawei Lin
7820d32f713Shappy-lxclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter {
7831f0e2dc7SJiawei Lin
7841f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
7851f0e2dc7SJiawei Lin
7861f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
7871f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
7881f0e2dc7SJiawei Lin
7891f0e2dc7SJiawei Lin  println("DCache:")
7901f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
7913eeae490SMaxpicca-Li  println("  DCacheSetDiv: " + DCacheSetDiv)
7921f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
7931f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
7941f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
7951f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
7961f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
7971f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
7981f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
7991f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
8000d32f713Shappy-lx  println("  DcacheMaxPrefetchEntry: " + MaxPrefetchEntry)
80104665835SMaxpicca-Li  println("  WPUEnable: " + dwpuParam.enWPU)
80204665835SMaxpicca-Li  println("  WPUEnableCfPred: " + dwpuParam.enCfPred)
80304665835SMaxpicca-Li  println("  WPUAlgorithm: " + dwpuParam.algoName)
8041f0e2dc7SJiawei Lin
8050d32f713Shappy-lx  // Enable L1 Store prefetch
8060d32f713Shappy-lx  val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB
8070d32f713Shappy-lx  val MetaReadPort = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1
8080d32f713Shappy-lx  val TagReadPort = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1
8090d32f713Shappy-lx
8100d32f713Shappy-lx  // Enable L1 Load prefetch
8110d32f713Shappy-lx  val LoadPrefetchL1Enabled = true
8120d32f713Shappy-lx  val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
8130d32f713Shappy-lx  val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1
8140d32f713Shappy-lx
8151f0e2dc7SJiawei Lin  //----------------------------------------
8161f0e2dc7SJiawei Lin  // core data structures
81704665835SMaxpicca-Li  val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray)
8183af6aa6eSWilliam Wang  val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
8193af6aa6eSWilliam Wang  val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
8200d32f713Shappy-lx  val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 2 + LoadPipelineWidth)) // prefetch flag array
8210d32f713Shappy-lx  val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 2))
8220d32f713Shappy-lx  val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort))
8230d32f713Shappy-lx  val prefetcherMonitor = Module(new PrefetcherMonitor)
8240d32f713Shappy-lx  val fdpMonitor =  Module(new FDPrefetcherMonitor)
8250d32f713Shappy-lx  val bloomFilter =  Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true))
8260d32f713Shappy-lx  val counterFilter = Module(new CounterFilter)
8271f0e2dc7SJiawei Lin  bankedDataArray.dump()
8281f0e2dc7SJiawei Lin
8291f0e2dc7SJiawei Lin  //----------------------------------------
8301f0e2dc7SJiawei Lin  // core modules
8311f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
8320d32f713Shappy-lx  val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))})
8331f0e2dc7SJiawei Lin  val mainPipe     = Module(new MainPipe)
834ad3ba452Szhanglinjuan  val refillPipe   = Module(new RefillPipe)
8351f0e2dc7SJiawei Lin  val missQueue    = Module(new MissQueue(edge))
8361f0e2dc7SJiawei Lin  val probeQueue   = Module(new ProbeQueue(edge))
8371f0e2dc7SJiawei Lin  val wb           = Module(new WritebackQueue(edge))
8381f0e2dc7SJiawei Lin
8390d32f713Shappy-lx  missQueue.io.lqEmpty := io.lqEmpty
8405668a921SJiawei Lin  missQueue.io.hartId := io.hartId
841f1d78cf7SLinJiawei  missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B)
842*60ebee38STang Haojin  missQueue.io.debugTopDown <> io.debugTopDown
8430d32f713Shappy-lx  io.memSetPattenDetected := missQueue.io.memSetPattenDetected
8445668a921SJiawei Lin
8459ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
8469ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
8476786cfb7SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
848dd95524eSzhanglinjuan
8491f0e2dc7SJiawei Lin  //----------------------------------------
8501f0e2dc7SJiawei Lin  // meta array
8513af6aa6eSWilliam Wang
8523af6aa6eSWilliam Wang  // read / write coh meta
853ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
8540d32f713Shappy-lx    Seq(mainPipe.io.meta_read) ++
8550d32f713Shappy-lx    stu.map(_.io.meta_read)
8560d32f713Shappy-lx
857ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
8580d32f713Shappy-lx    Seq(mainPipe.io.meta_resp) ++
8590d32f713Shappy-lx    stu.map(_.io.meta_resp)
8600d32f713Shappy-lx
861ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
862ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
863026615fcSWilliam Wang    refillPipe.io.meta_write
864ad3ba452Szhanglinjuan  )
8650d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
866ad3ba452Szhanglinjuan    meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
867ad3ba452Szhanglinjuan    meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
8680d32f713Shappy-lx  }else {
8690d32f713Shappy-lx    meta_read_ports.take(LoadPipelineWidth + 1).zip(metaArray.io.read).foreach { case (p, r) => r <> p }
8700d32f713Shappy-lx    meta_resp_ports.take(LoadPipelineWidth + 1).zip(metaArray.io.resp).foreach { case (p, r) => p := r }
8710d32f713Shappy-lx
8720d32f713Shappy-lx    meta_read_ports.drop(LoadPipelineWidth + 1).foreach { case p => p.ready := false.B }
8730d32f713Shappy-lx    meta_resp_ports.drop(LoadPipelineWidth + 1).foreach { case p => p := 0.U.asTypeOf(p) }
8740d32f713Shappy-lx  }
875ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
8761f0e2dc7SJiawei Lin
8770d32f713Shappy-lx  // read extra meta (exclude stu)
8780d32f713Shappy-lx  meta_read_ports.take(LoadPipelineWidth + 1).zip(errorArray.io.read).foreach { case (p, r) => r <> p }
8790d32f713Shappy-lx  meta_read_ports.take(LoadPipelineWidth + 1).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p }
8800d32f713Shappy-lx  meta_read_ports.take(LoadPipelineWidth + 1).zip(accessArray.io.read).foreach { case (p, r) => r <> p }
8813af6aa6eSWilliam Wang  val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp) ++
8823af6aa6eSWilliam Wang    Seq(mainPipe.io.extra_meta_resp)
8833af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => {
8843af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).error := r(i) })
8853af6aa6eSWilliam Wang  }}
8863af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => {
8873af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).prefetch := r(i) })
8883af6aa6eSWilliam Wang  }}
8893af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => {
8903af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).access := r(i) })
8913af6aa6eSWilliam Wang  }}
8923af6aa6eSWilliam Wang
8930d32f713Shappy-lx  if(LoadPrefetchL1Enabled) {
8940d32f713Shappy-lx    // use last port to read prefetch and access flag
8950d32f713Shappy-lx    prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
8960d32f713Shappy-lx    prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
8970d32f713Shappy-lx    prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
8980d32f713Shappy-lx
8990d32f713Shappy-lx    accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid
9000d32f713Shappy-lx    accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx
9010d32f713Shappy-lx    accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en
9020d32f713Shappy-lx
9030d32f713Shappy-lx    val extra_flag_valid = RegNext(refillPipe.io.prefetch_flag_write.valid)
9040d32f713Shappy-lx    val extra_flag_way_en = RegEnable(refillPipe.io.prefetch_flag_write.bits.way_en, refillPipe.io.prefetch_flag_write.valid)
9050d32f713Shappy-lx    val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last)
9060d32f713Shappy-lx    val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last)
9070d32f713Shappy-lx
9080d32f713Shappy-lx    prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && extra_flag_access
9090d32f713Shappy-lx    prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && !extra_flag_access
9100d32f713Shappy-lx  }
9110d32f713Shappy-lx
9123af6aa6eSWilliam Wang  // write extra meta
9133af6aa6eSWilliam Wang  val error_flag_write_ports = Seq(
9143af6aa6eSWilliam Wang    mainPipe.io.error_flag_write, // error flag generated by corrupted store
9153af6aa6eSWilliam Wang    refillPipe.io.error_flag_write // corrupted signal from l2
9163af6aa6eSWilliam Wang  )
917026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
918026615fcSWilliam Wang
9190d32f713Shappy-lx  val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq(
9203af6aa6eSWilliam Wang    mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing
9213af6aa6eSWilliam Wang    refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag
9223af6aa6eSWilliam Wang  )
9233af6aa6eSWilliam Wang  prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p }
9243af6aa6eSWilliam Wang
9250d32f713Shappy-lx  val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en)
9260d32f713Shappy-lx  XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag)
9270d32f713Shappy-lx
9283af6aa6eSWilliam Wang  val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq(
9293af6aa6eSWilliam Wang    mainPipe.io.access_flag_write,
9303af6aa6eSWilliam Wang    refillPipe.io.access_flag_write
9313af6aa6eSWilliam Wang  )
9323af6aa6eSWilliam Wang  access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p }
9333af6aa6eSWilliam Wang
934ad3ba452Szhanglinjuan  //----------------------------------------
935ad3ba452Szhanglinjuan  // tag array
9360d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
9370d32f713Shappy-lx    require(tagArray.io.read.size == (ldu.size + stu.size + 1))
9380d32f713Shappy-lx  }else {
939ad3ba452Szhanglinjuan    require(tagArray.io.read.size == (ldu.size + 1))
9400d32f713Shappy-lx  }
94109ae47d2SWilliam Wang  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
94209ae47d2SWilliam Wang  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
943ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
944ad3ba452Szhanglinjuan    case (ld, i) =>
945ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
946ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
94709ae47d2SWilliam Wang      ld.io.tag_read.ready := !tag_write_intend
9481f0e2dc7SJiawei Lin  }
9490d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
9500d32f713Shappy-lx    stu.zipWithIndex.foreach {
9510d32f713Shappy-lx      case (st, i) =>
9520d32f713Shappy-lx        tagArray.io.read(ldu.size + i) <> st.io.tag_read
9530d32f713Shappy-lx        st.io.tag_resp := tagArray.io.resp(ldu.size + i)
9540d32f713Shappy-lx        st.io.tag_read.ready := !tag_write_intend
9550d32f713Shappy-lx    }
9560d32f713Shappy-lx  }else {
9570d32f713Shappy-lx    stu.foreach {
9580d32f713Shappy-lx      case st =>
9590d32f713Shappy-lx        st.io.tag_read.ready := false.B
9600d32f713Shappy-lx        st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp)
9610d32f713Shappy-lx    }
9620d32f713Shappy-lx  }
963ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
964ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
965ad3ba452Szhanglinjuan
96609ae47d2SWilliam Wang  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
96709ae47d2SWilliam Wang  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
96809ae47d2SWilliam Wang
969ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
970ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
971ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
972ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
9731f0e2dc7SJiawei Lin
97404665835SMaxpicca-Li  ldu.map(m => {
97504665835SMaxpicca-Li    m.io.vtag_update.valid := tagArray.io.write.valid
97604665835SMaxpicca-Li    m.io.vtag_update.bits := tagArray.io.write.bits
97704665835SMaxpicca-Li  })
97804665835SMaxpicca-Li
9791f0e2dc7SJiawei Lin  //----------------------------------------
9801f0e2dc7SJiawei Lin  // data array
981d2b20d1aSTang Haojin  mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid)
9821f0e2dc7SJiawei Lin
983ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
984ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
985ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
986ad3ba452Szhanglinjuan
987ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
9881f0e2dc7SJiawei Lin
9896c7e5e86Szhanglinjuan  for (bank <- 0 until DCacheBanks) {
9906c7e5e86Szhanglinjuan    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
9916c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
9926c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
9936c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
9946c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
9956c7e5e86Szhanglinjuan
9966c7e5e86Szhanglinjuan    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
9976c7e5e86Szhanglinjuan  }
9986c7e5e86Szhanglinjuan
999d2b20d1aSTang Haojin  bankedDataArray.io.readline <> mainPipe.io.data_readline
10007a5caa97Szhanglinjuan  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
10016786cfb7SWilliam Wang  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
1002144422dcSMaxpicca-Li  mainPipe.io.data_resp := bankedDataArray.io.readline_resp
10031f0e2dc7SJiawei Lin
10049ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
10059ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
1006cdbff57cSHaoyuan Feng    bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req
10076786cfb7SWilliam Wang    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
10089ef181f4SWilliam Wang
1009144422dcSMaxpicca-Li    ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i)
1010144422dcSMaxpicca-Li
10119ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
10129ef181f4SWilliam Wang  })
10131f0e2dc7SJiawei Lin
1014774f100aSWilliam Wang  (0 until LoadPipelineWidth).map(i => {
1015683c1411Shappy-lx    val (_, _, done, _) = edge.count(bus.d)
1016683c1411Shappy-lx    when(bus.d.bits.opcode === TLMessages.GrantData) {
1017683c1411Shappy-lx      io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
1018683c1411Shappy-lx    }.otherwise {
1019683c1411Shappy-lx      io.lsu.forward_D(i).dontCare()
1020683c1411Shappy-lx    }
1021683c1411Shappy-lx  })
10229444e131Ssfencevma  // tl D channel wakeup
10239444e131Ssfencevma  val (_, _, done, _) = edge.count(bus.d)
10249444e131Ssfencevma  when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) {
10259444e131Ssfencevma    io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
10269444e131Ssfencevma  } .otherwise {
10279444e131Ssfencevma    io.lsu.tl_d_channel.dontCare()
10289444e131Ssfencevma  }
10292fdb4d6aShappy-lx  mainPipe.io.force_write <> io.force_write
1030683c1411Shappy-lx
103104665835SMaxpicca-Li  /** dwpu */
103204665835SMaxpicca-Li  val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth))
103304665835SMaxpicca-Li  for(i <- 0 until LoadPipelineWidth){
103404665835SMaxpicca-Li    dwpu.io.req(i) <> ldu(i).io.dwpu.req(0)
103504665835SMaxpicca-Li    dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0)
103604665835SMaxpicca-Li    dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0)
103704665835SMaxpicca-Li    dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0)
103804665835SMaxpicca-Li  }
103904665835SMaxpicca-Li  dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid
104004665835SMaxpicca-Li  dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr
104104665835SMaxpicca-Li  dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en
104204665835SMaxpicca-Li
10431f0e2dc7SJiawei Lin  //----------------------------------------
10441f0e2dc7SJiawei Lin  // load pipe
10451f0e2dc7SJiawei Lin  // the s1 kill signal
10461f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
10471f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
10481f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
10491f0e2dc7SJiawei Lin
1050cdbff57cSHaoyuan Feng    // TODO:when have load128Req
1051cdbff57cSHaoyuan Feng    ldu(w).io.load128Req := false.B
1052cdbff57cSHaoyuan Feng
10531f0e2dc7SJiawei Lin    // replay and nack not needed anymore
10541f0e2dc7SJiawei Lin    // TODO: remove replay and nack
10551f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
10561f0e2dc7SJiawei Lin
10571f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
10587a5caa97Szhanglinjuan      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
10591f0e2dc7SJiawei Lin  }
10601f0e2dc7SJiawei Lin
10610d32f713Shappy-lx  prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _)
10620d32f713Shappy-lx  prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _)
10630d32f713Shappy-lx  prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch
10640d32f713Shappy-lx  prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit))
10650d32f713Shappy-lx  io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl
10660d32f713Shappy-lx  XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)))
10670d32f713Shappy-lx  XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))
10680d32f713Shappy-lx  XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _))
10690d32f713Shappy-lx  XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _))
10700d32f713Shappy-lx
1071da3bf434SMaxpicca-Li  /** LoadMissDB: record load miss state */
1072da3bf434SMaxpicca-Li  val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString))
1073da3bf434SMaxpicca-Li  val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString))
1074da3bf434SMaxpicca-Li  val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString
1075da3bf434SMaxpicca-Li  val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString
1076da3bf434SMaxpicca-Li  val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry)
1077da3bf434SMaxpicca-Li  for( i <- 0 until LoadPipelineWidth){
1078da3bf434SMaxpicca-Li    val loadMissEntry = Wire(new LoadMissEntry)
1079da3bf434SMaxpicca-Li    val loadMissWriteEn =
1080da3bf434SMaxpicca-Li      (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) ||
1081da3bf434SMaxpicca-Li      (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR)
1082da3bf434SMaxpicca-Li    loadMissEntry.timeCnt := GTimer()
1083da3bf434SMaxpicca-Li    loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
1084da3bf434SMaxpicca-Li    loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr
1085da3bf434SMaxpicca-Li    loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
1086da3bf434SMaxpicca-Li    loadMissEntry.missState := OHToUInt(Cat(Seq(
1087da3bf434SMaxpicca-Li      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
1088da3bf434SMaxpicca-Li      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
1089da3bf434SMaxpicca-Li      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
1090da3bf434SMaxpicca-Li    )))
1091da3bf434SMaxpicca-Li    loadMissTable.log(
1092da3bf434SMaxpicca-Li      data = loadMissEntry,
1093da3bf434SMaxpicca-Li      en = isWriteLoadMissTable.orR && loadMissWriteEn,
1094da3bf434SMaxpicca-Li      site = siteName,
1095da3bf434SMaxpicca-Li      clock = clock,
1096da3bf434SMaxpicca-Li      reset = reset
1097da3bf434SMaxpicca-Li    )
1098da3bf434SMaxpicca-Li  }
1099da3bf434SMaxpicca-Li
110004665835SMaxpicca-Li  val isWriteLoadAccessTable = WireInit(Constantin.createRecord("isWriteLoadAccessTable" + p(XSCoreParamsKey).HartId.toString))
110104665835SMaxpicca-Li  val loadAccessTable = ChiselDB.createTable("LoadAccessDB" + p(XSCoreParamsKey).HartId.toString, new LoadAccessEntry)
110204665835SMaxpicca-Li  for (i <- 0 until LoadPipelineWidth) {
110304665835SMaxpicca-Li    val loadAccessEntry = Wire(new LoadAccessEntry)
110404665835SMaxpicca-Li    loadAccessEntry.timeCnt := GTimer()
110504665835SMaxpicca-Li    loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
110604665835SMaxpicca-Li    loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr
110704665835SMaxpicca-Li    loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
110804665835SMaxpicca-Li    loadAccessEntry.missState := OHToUInt(Cat(Seq(
110904665835SMaxpicca-Li      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
111004665835SMaxpicca-Li      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
111104665835SMaxpicca-Li      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
111204665835SMaxpicca-Li    )))
111304665835SMaxpicca-Li    loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num
111404665835SMaxpicca-Li    loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num
111504665835SMaxpicca-Li    loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num
111604665835SMaxpicca-Li    loadAccessTable.log(
111704665835SMaxpicca-Li      data = loadAccessEntry,
111804665835SMaxpicca-Li      en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid,
111904665835SMaxpicca-Li      site = siteName + "_loadpipe" + i.toString,
112004665835SMaxpicca-Li      clock = clock,
112104665835SMaxpicca-Li      reset = reset
112204665835SMaxpicca-Li    )
112304665835SMaxpicca-Li  }
112404665835SMaxpicca-Li
11251f0e2dc7SJiawei Lin  //----------------------------------------
11260d32f713Shappy-lx  // Sta pipe
11270d32f713Shappy-lx  for (w <- 0 until StorePipelineWidth) {
11280d32f713Shappy-lx    stu(w).io.lsu <> io.lsu.sta(w)
11290d32f713Shappy-lx  }
11300d32f713Shappy-lx
11310d32f713Shappy-lx  //----------------------------------------
11321f0e2dc7SJiawei Lin  // atomics
11331f0e2dc7SJiawei Lin  // atomics not finished yet
113462cb71fbShappy-lx  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
113562cb71fbShappy-lx  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
113662cb71fbShappy-lx  io.lsu.atomics.block_lr := mainPipe.io.block_lr
113762cb71fbShappy-lx  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
113862cb71fbShappy-lx  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
11391f0e2dc7SJiawei Lin
11401f0e2dc7SJiawei Lin  //----------------------------------------
11411f0e2dc7SJiawei Lin  // miss queue
11420d32f713Shappy-lx  // missReqArb port:
11430d32f713Shappy-lx  // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 2; disable: main pipe * 1 + load pipe * 2
11440d32f713Shappy-lx  // higher priority is given to lower indices
11450d32f713Shappy-lx  val MissReqPortCount = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1
11461f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
11471f0e2dc7SJiawei Lin
11481f0e2dc7SJiawei Lin  // Request
11496008d57dShappy-lx  val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits))
11501f0e2dc7SJiawei Lin
1151a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
11521f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth)  { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
11531f0e2dc7SJiawei Lin
1154fa9ac9b6SWilliam Wang  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp }
1155fa9ac9b6SWilliam Wang  mainPipe.io.miss_resp := missQueue.io.resp
1156683c1411Shappy-lx
11570d32f713Shappy-lx  if(StorePrefetchL1Enabled) {
11580d32f713Shappy-lx    for (w <- 0 until StorePipelineWidth) { missReqArb.io.in(w + 1 + LoadPipelineWidth) <> stu(w).io.miss_req }
11590d32f713Shappy-lx  }else {
11600d32f713Shappy-lx    for (w <- 0 until StorePipelineWidth) { stu(w).io.miss_req.ready := false.B }
11610d32f713Shappy-lx  }
11620d32f713Shappy-lx
11631f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
11641f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
11651f0e2dc7SJiawei Lin
1166a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
1167a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
1168a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
1169a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
1170a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
1171a98b054bSWilliam Wang  }
11721f0e2dc7SJiawei Lin
1173e50f3145Ssfencevma  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel }
1174e50f3145Ssfencevma
11756008d57dShappy-lx  XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U)
11766008d57dShappy-lx  XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U)
11776b5c3d02Shappy-lx
11786b5c3d02Shappy-lx  XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U)
11796b5c3d02Shappy-lx  XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U)
11806b5c3d02Shappy-lx  XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U)
11816008d57dShappy-lx
1182683c1411Shappy-lx  // forward missqueue
1183683c1411Shappy-lx  (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i)))
1184683c1411Shappy-lx
11851f0e2dc7SJiawei Lin  // refill to load queue
1186ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
11871f0e2dc7SJiawei Lin
11881f0e2dc7SJiawei Lin  // tilelink stuff
11891f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
11901f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
1191ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
1192ad3ba452Szhanglinjuan
1193a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
11941f0e2dc7SJiawei Lin
11951f0e2dc7SJiawei Lin  //----------------------------------------
11961f0e2dc7SJiawei Lin  // probe
11971f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
11981f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
1199ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
1200300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
12011f0e2dc7SJiawei Lin
12021f0e2dc7SJiawei Lin  //----------------------------------------
12031f0e2dc7SJiawei Lin  // mainPipe
1204ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
1205ad3ba452Szhanglinjuan  // block the req in main pipe
1206219c4595Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
1207b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
12081f0e2dc7SJiawei Lin
1209a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
1210ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
12111f0e2dc7SJiawei Lin
121269790076Szhanglinjuan  arbiter_with_pipereg(
121362cb71fbShappy-lx    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
121469790076Szhanglinjuan    out = mainPipe.io.atomic_req,
121569790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
121669790076Szhanglinjuan  )
12171f0e2dc7SJiawei Lin
1218a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
12191f0e2dc7SJiawei Lin
1220ad3ba452Szhanglinjuan  //----------------------------------------
1221b36dd5fdSWilliam Wang  // replace (main pipe)
1222ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
1223578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
1224578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
12251f0e2dc7SJiawei Lin
1226ad3ba452Szhanglinjuan  //----------------------------------------
1227ad3ba452Szhanglinjuan  // refill pipe
122863540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
122963540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
1230ad3ba452Szhanglinjuan      s.valid &&
1231ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
1232ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
1233ad3ba452Szhanglinjuan    )).orR
1234ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
1235c3a5fe5fShappy-lx
1236c3a5fe5fShappy-lx  val mpStatus_dup = mainPipe.io.status_dup
1237c3a5fe5fShappy-lx  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
1238c3a5fe5fShappy-lx  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
1239c3a5fe5fShappy-lx    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
1240c3a5fe5fShappy-lx    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
1241c3a5fe5fShappy-lx      s.valid &&
1242c3a5fe5fShappy-lx        s.bits.set === mq_refill_dup(i).bits.idx &&
1243c3a5fe5fShappy-lx        s.bits.way_en === mq_refill_dup(i).bits.way_en
1244c3a5fe5fShappy-lx    )).orR
1245c3a5fe5fShappy-lx  })
1246c3a5fe5fShappy-lx  dontTouch(refillShouldBeBlocked_dup)
1247c3a5fe5fShappy-lx
12486c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
12496c7e5e86Szhanglinjuan    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
12506c7e5e86Szhanglinjuan  }
12516c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
12526c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
12536c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
12546c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
12556c7e5e86Szhanglinjuan    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
12566c7e5e86Szhanglinjuan      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
12576c7e5e86Szhanglinjuan  }
12586c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
12596c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
12606c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
1261c3a5fe5fShappy-lx
1262c3a5fe5fShappy-lx  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
1263c3a5fe5fShappy-lx    x => x._1.valid && !x._2
1264c3a5fe5fShappy-lx  ))
1265c3a5fe5fShappy-lx  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
12666c7e5e86Szhanglinjuan  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
1267c3a5fe5fShappy-lx  dontTouch(refillPipe_io_req_valid_dup)
1268c3a5fe5fShappy-lx  dontTouch(refillPipe_io_data_write_valid_dup)
1269c3a5fe5fShappy-lx  dontTouch(refillPipe_io_tag_write_valid_dup)
1270c3a5fe5fShappy-lx  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
1271c3a5fe5fShappy-lx  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
1272c3a5fe5fShappy-lx  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
1273c3a5fe5fShappy-lx
1274c3a5fe5fShappy-lx  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
1275c3a5fe5fShappy-lx    r.ready := refillPipe.io.req.ready && !block
1276c3a5fe5fShappy-lx  }
1277c3a5fe5fShappy-lx
127854e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
1279a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
12801f0e2dc7SJiawei Lin
12811f0e2dc7SJiawei Lin  //----------------------------------------
12821f0e2dc7SJiawei Lin  // wb
12831f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
1284026615fcSWilliam Wang
1285578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
12861f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
1287ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
1288ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
1289b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req
1290b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp
1291ef3b5b96SWilliam Wang
1292ef3b5b96SWilliam Wang  io.lsu.release.valid := RegNext(wb.io.req.fire())
1293ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
1294ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
1295ef3b5b96SWilliam Wang  // * load queue released flag update logic
1296ef3b5b96SWilliam Wang  // * load / load violation check logic
1297ef3b5b96SWilliam Wang  // * and timing requirements
1298ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
12991f0e2dc7SJiawei Lin
13001f0e2dc7SJiawei Lin  // connect bus d
13011f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
13021f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
13031f0e2dc7SJiawei Lin
13041f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
13051f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
13061f0e2dc7SJiawei Lin
13071f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
13081f0e2dc7SJiawei Lin  bus.d.ready := false.B
13091f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
13101f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
13111f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
13121f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
13131f0e2dc7SJiawei Lin  } .otherwise {
13141f0e2dc7SJiawei Lin    assert (!bus.d.fire())
13151f0e2dc7SJiawei Lin  }
13161f0e2dc7SJiawei Lin
13171f0e2dc7SJiawei Lin  //----------------------------------------
13180d32f713Shappy-lx  // Feedback Direct Prefetch Monitor
13190d32f713Shappy-lx  fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt
13200d32f713Shappy-lx  fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch
13210d32f713Shappy-lx  fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch
13220d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  {
13230d32f713Shappy-lx    if(w == 0) {
13240d32f713Shappy-lx      fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch
13250d32f713Shappy-lx    }else {
13260d32f713Shappy-lx      fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch)
13270d32f713Shappy-lx    }
13280d32f713Shappy-lx  }
13290d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.cache_pollution(w) :=  ldu(w).io.prefetch_info.fdp.pollution }
13300d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { fdpMonitor.io.pollution.demand_miss(w) :=  ldu(w).io.prefetch_info.fdp.demand_miss }
13310d32f713Shappy-lx
13320d32f713Shappy-lx  //----------------------------------------
13330d32f713Shappy-lx  // Bloom Filter
13340d32f713Shappy-lx  bloomFilter.io.set <> missQueue.io.bloom_filter_query.set
13350d32f713Shappy-lx  bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr
13360d32f713Shappy-lx
13370d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query }
13380d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp }
13390d32f713Shappy-lx
13400d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq }
13410d32f713Shappy-lx  for (w <- 0 until LoadPipelineWidth)  { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query }
13420d32f713Shappy-lx
13430d32f713Shappy-lx  //----------------------------------------
1344ad3ba452Szhanglinjuan  // replacement algorithm
1345ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
13460d32f713Shappy-lx  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way)
134704665835SMaxpicca-Li
134804665835SMaxpicca-Li  val victimList = VictimList(nSets)
134904665835SMaxpicca-Li  if (dwpuParam.enCfPred) {
135004665835SMaxpicca-Li    when(missQueue.io.replace_pipe_req.valid) {
135104665835SMaxpicca-Li      victimList.replace(get_idx(missQueue.io.replace_pipe_req.bits.vaddr))
135204665835SMaxpicca-Li    }
1353ad3ba452Szhanglinjuan    replWayReqs.foreach {
1354ad3ba452Szhanglinjuan      case req =>
1355ad3ba452Szhanglinjuan        req.way := DontCare
135604665835SMaxpicca-Li        when(req.set.valid) {
135704665835SMaxpicca-Li          when(victimList.whether_sa(req.set.bits)) {
135804665835SMaxpicca-Li            req.way := replacer.way(req.set.bits)
135904665835SMaxpicca-Li          }.otherwise {
136004665835SMaxpicca-Li            req.way := req.dmWay
136104665835SMaxpicca-Li          }
136204665835SMaxpicca-Li        }
136304665835SMaxpicca-Li    }
136404665835SMaxpicca-Li  } else {
136504665835SMaxpicca-Li    replWayReqs.foreach {
136604665835SMaxpicca-Li      case req =>
136704665835SMaxpicca-Li        req.way := DontCare
136804665835SMaxpicca-Li        when(req.set.valid) {
136904665835SMaxpicca-Li          req.way := replacer.way(req.set.bits)
137004665835SMaxpicca-Li        }
137104665835SMaxpicca-Li    }
1372ad3ba452Szhanglinjuan  }
1373ad3ba452Szhanglinjuan
1374ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
137592816bbcSWilliam Wang    mainPipe.io.replace_access
13760d32f713Shappy-lx  ) ++ stu.map(_.io.replace_access)
1377ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
1378ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
1379ad3ba452Szhanglinjuan    case (w, req) =>
1380ad3ba452Szhanglinjuan      w.valid := req.valid
1381ad3ba452Szhanglinjuan      w.bits := req.bits.way
1382ad3ba452Szhanglinjuan  }
1383ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
1384ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
1385ad3ba452Szhanglinjuan
1386ad3ba452Szhanglinjuan  //----------------------------------------
13871f0e2dc7SJiawei Lin  // assertions
13881f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
13891f0e2dc7SJiawei Lin  when (bus.a.fire()) {
13901f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
13911f0e2dc7SJiawei Lin  }
13921f0e2dc7SJiawei Lin  when (bus.b.fire()) {
13931f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
13941f0e2dc7SJiawei Lin  }
13951f0e2dc7SJiawei Lin  when (bus.c.fire()) {
13961f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
13971f0e2dc7SJiawei Lin  }
13981f0e2dc7SJiawei Lin
13991f0e2dc7SJiawei Lin  //----------------------------------------
14001f0e2dc7SJiawei Lin  // utility functions
14011f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
14021f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
14031f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
14041f0e2dc7SJiawei Lin    sink.bits    := source.bits
14051f0e2dc7SJiawei Lin  }
14061f0e2dc7SJiawei Lin
14071f0e2dc7SJiawei Lin  //----------------------------------------
1408e19f7967SWilliam Wang  // Customized csr cache op support
1409e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
1410e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
1411c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1412c3a5fe5fShappy-lx  // dup cacheOp_req_valid
1413779109e3Slixin  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1414c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
1415779109e3Slixin  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1416c3a5fe5fShappy-lx
1417e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1418c3a5fe5fShappy-lx  // dup cacheOp_req_valid
1419779109e3Slixin  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1420c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
1421779109e3Slixin  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1422e47fc57cSlixin
1423e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
1424e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
1425e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
1426e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
1427e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
1428e19f7967SWilliam Wang  ))
1429026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
143041b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
1431e19f7967SWilliam Wang
1432e19f7967SWilliam Wang  //----------------------------------------
14331f0e2dc7SJiawei Lin  // performance counters
14341f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
14351f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
14361f0e2dc7SJiawei Lin
14371f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
1438ad3ba452Szhanglinjuan
1439ad3ba452Szhanglinjuan  // performance counter
1440ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
1441ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
1442ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
1443ad3ba452Szhanglinjuan    case (a, u) =>
1444ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
1445d2b20d1aSTang Haojin      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr))
144603efd994Shappy-lx      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
1447ad3ba452Szhanglinjuan  }
1448ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
1449ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
1450ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
1451ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
1452ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
1453ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
1454ad3ba452Szhanglinjuan    case acc =>
1455ad3ba452Szhanglinjuan      Cat(early_replace.map {
1456ad3ba452Szhanglinjuan        case r =>
1457ad3ba452Szhanglinjuan          acc.valid && r.valid &&
1458ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
1459ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
1460ad3ba452Szhanglinjuan      })
1461ad3ba452Szhanglinjuan  }
1462ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
1463cd365d4cSrvcoresjw
14641ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
14651ca0e4f3SYinan Xu  generatePerfEvent()
14661f0e2dc7SJiawei Lin}
14671f0e2dc7SJiawei Lin
14681f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
14691f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
14701f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
14711f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
14721f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
14731f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
14741f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
14751f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
14761f0e2dc7SJiawei Lin}
14771f0e2dc7SJiawei Lin
14784f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
14791f0e2dc7SJiawei Lin
14804f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
14814f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
14824f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
14834f94c0c6SJiawei Lin  if (useDcache) {
14841f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
14851f0e2dc7SJiawei Lin  }
14861f0e2dc7SJiawei Lin
14871ca0e4f3SYinan Xu  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
14881f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
14891ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
14904f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
14911f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
14921f0e2dc7SJiawei Lin      io <> fake_dcache.io
14931ca0e4f3SYinan Xu      Seq()
14941f0e2dc7SJiawei Lin    }
14951f0e2dc7SJiawei Lin    else {
14961f0e2dc7SJiawei Lin      io <> dcache.module.io
14971ca0e4f3SYinan Xu      dcache.module.getPerfEvents
14981f0e2dc7SJiawei Lin    }
14991ca0e4f3SYinan Xu    generatePerfEvent()
15001f0e2dc7SJiawei Lin  }
15011f0e2dc7SJiawei Lin}
1502