11f0e2dc7SJiawei Lin/*************************************************************************************** 21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory 41f0e2dc7SJiawei Lin* 51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2. 61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2. 71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at: 81f0e2dc7SJiawei Lin* http://license.coscl.org.cn/MulanPSL2 91f0e2dc7SJiawei Lin* 101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131f0e2dc7SJiawei Lin* 141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details. 151f0e2dc7SJiawei Lin***************************************************************************************/ 161f0e2dc7SJiawei Lin 171f0e2dc7SJiawei Linpackage xiangshan.cache 181f0e2dc7SJiawei Lin 191f0e2dc7SJiawei Linimport chisel3._ 201f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule 211f0e2dc7SJiawei Linimport chisel3.util._ 227f37d55fSTang Haojinimport coupledL2.VaddrField 231f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 241f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._ 257f37d55fSTang Haojinimport freechips.rocketchip.util.BundleFieldBase 267f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField} 277f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters 287f37d55fSTang Haojinimport utility._ 297f37d55fSTang Haojinimport utils._ 307f37d55fSTang Haojinimport xiangshan._ 317f37d55fSTang Haojinimport xiangshan.backend.rob.RobDebugRollingIO 3204665835SMaxpicca-Liimport xiangshan.cache.wpu._ 337f37d55fSTang Haojinimport xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter} 340d32f713Shappy-lximport xiangshan.mem.prefetch._ 355668a921SJiawei Lin 361f0e2dc7SJiawei Lin// DCache specific parameters 371f0e2dc7SJiawei Lincase class DCacheParameters 381f0e2dc7SJiawei Lin( 391f0e2dc7SJiawei Lin nSets: Int = 256, 401f0e2dc7SJiawei Lin nWays: Int = 8, 41af22dd7cSWilliam Wang rowBits: Int = 64, 421f0e2dc7SJiawei Lin tagECC: Option[String] = None, 431f0e2dc7SJiawei Lin dataECC: Option[String] = None, 44300ded30SWilliam Wang replacer: Option[String] = Some("setplru"), 45fa9ac9b6SWilliam Wang updateReplaceOn2ndmiss: Boolean = true, 461f0e2dc7SJiawei Lin nMissEntries: Int = 1, 471f0e2dc7SJiawei Lin nProbeEntries: Int = 1, 481f0e2dc7SJiawei Lin nReleaseEntries: Int = 1, 491f0e2dc7SJiawei Lin nMMIOEntries: Int = 1, 501f0e2dc7SJiawei Lin nMMIOs: Int = 1, 51fddcfe1fSwakafa blockBytes: Int = 64, 520d32f713Shappy-lx nMaxPrefetchEntry: Int = 1, 5315ee59e4Swakafa alwaysReleaseData: Boolean = false 541f0e2dc7SJiawei Lin) extends L1CacheParameters { 551f0e2dc7SJiawei Lin // if sets * blockBytes > 4KB(page size), 561f0e2dc7SJiawei Lin // cache alias will happen, 571f0e2dc7SJiawei Lin // we need to avoid this by recoding additional bits in L2 cache 581f0e2dc7SJiawei Lin val setBytes = nSets * blockBytes 591f0e2dc7SJiawei Lin val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 601f0e2dc7SJiawei Lin 611f0e2dc7SJiawei Lin def tagCode: Code = Code.fromString(tagECC) 621f0e2dc7SJiawei Lin 631f0e2dc7SJiawei Lin def dataCode: Code = Code.fromString(dataECC) 641f0e2dc7SJiawei Lin} 651f0e2dc7SJiawei Lin 661f0e2dc7SJiawei Lin// Physical Address 671f0e2dc7SJiawei Lin// -------------------------------------- 681f0e2dc7SJiawei Lin// | Physical Tag | PIndex | Offset | 691f0e2dc7SJiawei Lin// -------------------------------------- 701f0e2dc7SJiawei Lin// | 711f0e2dc7SJiawei Lin// DCacheTagOffset 721f0e2dc7SJiawei Lin// 731f0e2dc7SJiawei Lin// Virtual Address 741f0e2dc7SJiawei Lin// -------------------------------------- 751f0e2dc7SJiawei Lin// | Above index | Set | Bank | Offset | 761f0e2dc7SJiawei Lin// -------------------------------------- 771f0e2dc7SJiawei Lin// | | | | 78ca18a0b4SWilliam Wang// | | | 0 791f0e2dc7SJiawei Lin// | | DCacheBankOffset 801f0e2dc7SJiawei Lin// | DCacheSetOffset 811f0e2dc7SJiawei Lin// DCacheAboveIndexOffset 821f0e2dc7SJiawei Lin 831f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte 841f0e2dc7SJiawei Lin 850d32f713Shappy-lxtrait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{ 861f0e2dc7SJiawei Lin val cacheParams = dcacheParameters 871f0e2dc7SJiawei Lin val cfg = cacheParams 881f0e2dc7SJiawei Lin 891f0e2dc7SJiawei Lin def encWordBits = cacheParams.dataCode.width(wordBits) 901f0e2dc7SJiawei Lin 911f0e2dc7SJiawei Lin def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only 921f0e2dc7SJiawei Lin def eccBits = encWordBits - wordBits 931f0e2dc7SJiawei Lin 94e19f7967SWilliam Wang def encTagBits = cacheParams.tagCode.width(tagBits) 95e19f7967SWilliam Wang def eccTagBits = encTagBits - tagBits 96e19f7967SWilliam Wang 971f0e2dc7SJiawei Lin def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant 981f0e2dc7SJiawei Lin 992db9ec44SLinJiawei def nSourceType = 10 1001f0e2dc7SJiawei Lin def sourceTypeWidth = log2Up(nSourceType) 10100575ac8SWilliam Wang // non-prefetch source < 3 1021f0e2dc7SJiawei Lin def LOAD_SOURCE = 0 1031f0e2dc7SJiawei Lin def STORE_SOURCE = 1 1041f0e2dc7SJiawei Lin def AMO_SOURCE = 2 10500575ac8SWilliam Wang // prefetch source >= 3 10600575ac8SWilliam Wang def DCACHE_PREFETCH_SOURCE = 3 1072db9ec44SLinJiawei def SOFT_PREFETCH = 4 1080d32f713Shappy-lx // the following sources are only used inside SMS 1092db9ec44SLinJiawei def HW_PREFETCH_AGT = 5 1102db9ec44SLinJiawei def HW_PREFETCH_PHT_CUR = 6 1112db9ec44SLinJiawei def HW_PREFETCH_PHT_INC = 7 1122db9ec44SLinJiawei def HW_PREFETCH_PHT_DEC = 8 1132db9ec44SLinJiawei def HW_PREFETCH_BOP = 9 1142db9ec44SLinJiawei def HW_PREFETCH_STRIDE = 10 1151f0e2dc7SJiawei Lin 1160d32f713Shappy-lx def BLOOM_FILTER_ENTRY_NUM = 4096 1170d32f713Shappy-lx 1181f0e2dc7SJiawei Lin // each source use a id to distinguish its multiple reqs 1198b1251e1SWilliam Wang def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize) 1201f0e2dc7SJiawei Lin 121300ded30SWilliam Wang require(isPow2(cfg.nMissEntries)) // TODO 122300ded30SWilliam Wang // require(isPow2(cfg.nReleaseEntries)) 123300ded30SWilliam Wang require(cfg.nMissEntries < cfg.nReleaseEntries) 124300ded30SWilliam Wang val nEntries = cfg.nMissEntries + cfg.nReleaseEntries 125300ded30SWilliam Wang val releaseIdBase = cfg.nMissEntries 126ad3ba452Szhanglinjuan 1271f0e2dc7SJiawei Lin // banked dcache support 1283eeae490SMaxpicca-Li val DCacheSetDiv = 1 1291f0e2dc7SJiawei Lin val DCacheSets = cacheParams.nSets 1301f0e2dc7SJiawei Lin val DCacheWays = cacheParams.nWays 131af22dd7cSWilliam Wang val DCacheBanks = 8 // hardcoded 132a9c1b353SMaxpicca-Li val DCacheDupNum = 16 133af22dd7cSWilliam Wang val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded 134ca18a0b4SWilliam Wang val DCacheWordBits = 64 // hardcoded 135ca18a0b4SWilliam Wang val DCacheWordBytes = DCacheWordBits / 8 1360d32f713Shappy-lx val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry 137cdbff57cSHaoyuan Feng val DCacheVWordBytes = VLEN / 8 138af22dd7cSWilliam Wang require(DCacheSRAMRowBits == 64) 1391f0e2dc7SJiawei Lin 1403eeae490SMaxpicca-Li val DCacheSetDivBits = log2Ceil(DCacheSetDiv) 1413eeae490SMaxpicca-Li val DCacheSetBits = log2Ceil(DCacheSets) 142ca18a0b4SWilliam Wang val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets 143ca18a0b4SWilliam Wang val DCacheSizeBytes = DCacheSizeBits / 8 144ca18a0b4SWilliam Wang val DCacheSizeWords = DCacheSizeBits / 64 // TODO 1451f0e2dc7SJiawei Lin 1461f0e2dc7SJiawei Lin val DCacheSameVPAddrLength = 12 1471f0e2dc7SJiawei Lin 1481f0e2dc7SJiawei Lin val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8 149ca18a0b4SWilliam Wang val DCacheWordOffset = log2Up(DCacheWordBytes) 150cdbff57cSHaoyuan Feng val DCacheVWordOffset = log2Up(DCacheVWordBytes) 151ca18a0b4SWilliam Wang 152ca18a0b4SWilliam Wang val DCacheBankOffset = log2Up(DCacheSRAMRowBytes) 1531f0e2dc7SJiawei Lin val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks) 1541f0e2dc7SJiawei Lin val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets) 1551f0e2dc7SJiawei Lin val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength 156ca18a0b4SWilliam Wang val DCacheLineOffset = DCacheSetOffset 1571f0e2dc7SJiawei Lin 15837225120Ssfencevma // uncache 159e4f69d78Ssfencevma val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1) 160b52348aeSWilliam Wang // hardware prefetch parameters 161b52348aeSWilliam Wang // high confidence hardware prefetch port 162b52348aeSWilliam Wang val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default 163b52348aeSWilliam Wang val IgnorePrefetchConfidence = false 16437225120Ssfencevma 1656c7e5e86Szhanglinjuan // parameters about duplicating regs to solve fanout 1666c7e5e86Szhanglinjuan // In Main Pipe: 1676c7e5e86Szhanglinjuan // tag_write.ready -> data_write.valid * 8 banks 1686c7e5e86Szhanglinjuan // tag_write.ready -> meta_write.valid 1696c7e5e86Szhanglinjuan // tag_write.ready -> tag_write.valid 1706c7e5e86Szhanglinjuan // tag_write.ready -> err_write.valid 1716c7e5e86Szhanglinjuan // tag_write.ready -> wb.valid 1726c7e5e86Szhanglinjuan val nDupTagWriteReady = DCacheBanks + 4 1736c7e5e86Szhanglinjuan // In Main Pipe: 1746c7e5e86Szhanglinjuan // data_write.ready -> data_write.valid * 8 banks 1756c7e5e86Szhanglinjuan // data_write.ready -> meta_write.valid 1766c7e5e86Szhanglinjuan // data_write.ready -> tag_write.valid 1776c7e5e86Szhanglinjuan // data_write.ready -> err_write.valid 1786c7e5e86Szhanglinjuan // data_write.ready -> wb.valid 1796c7e5e86Szhanglinjuan val nDupDataWriteReady = DCacheBanks + 4 1806c7e5e86Szhanglinjuan val nDupWbReady = DCacheBanks + 4 1816c7e5e86Szhanglinjuan val nDupStatus = nDupTagWriteReady + nDupDataWriteReady 1826c7e5e86Szhanglinjuan val dataWritePort = 0 1836c7e5e86Szhanglinjuan val metaWritePort = DCacheBanks 1846c7e5e86Szhanglinjuan val tagWritePort = metaWritePort + 1 1856c7e5e86Szhanglinjuan val errWritePort = tagWritePort + 1 1866c7e5e86Szhanglinjuan val wbPort = errWritePort + 1 1876c7e5e86Szhanglinjuan 1883eeae490SMaxpicca-Li def set_to_dcache_div(set: UInt) = { 1893eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 1903eeae490SMaxpicca-Li if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0) 1913eeae490SMaxpicca-Li } 1923eeae490SMaxpicca-Li 1933eeae490SMaxpicca-Li def set_to_dcache_div_set(set: UInt) = { 1943eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 1953eeae490SMaxpicca-Li set(DCacheSetBits - 1, DCacheSetDivBits) 1963eeae490SMaxpicca-Li } 1973eeae490SMaxpicca-Li 1981f0e2dc7SJiawei Lin def addr_to_dcache_bank(addr: UInt) = { 1991f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheSetOffset) 2001f0e2dc7SJiawei Lin addr(DCacheSetOffset-1, DCacheBankOffset) 2011f0e2dc7SJiawei Lin } 2021f0e2dc7SJiawei Lin 2033eeae490SMaxpicca-Li def addr_to_dcache_div(addr: UInt) = { 2043eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2053eeae490SMaxpicca-Li if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset) 2063eeae490SMaxpicca-Li } 2073eeae490SMaxpicca-Li 2083eeae490SMaxpicca-Li def addr_to_dcache_div_set(addr: UInt) = { 2093eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2103eeae490SMaxpicca-Li addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits) 2113eeae490SMaxpicca-Li } 2123eeae490SMaxpicca-Li 2131f0e2dc7SJiawei Lin def addr_to_dcache_set(addr: UInt) = { 2141f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheAboveIndexOffset) 2151f0e2dc7SJiawei Lin addr(DCacheAboveIndexOffset-1, DCacheSetOffset) 2161f0e2dc7SJiawei Lin } 2171f0e2dc7SJiawei Lin 2181f0e2dc7SJiawei Lin def get_data_of_bank(bank: Int, data: UInt) = { 2191f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBits) 2201f0e2dc7SJiawei Lin data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank) 2211f0e2dc7SJiawei Lin } 2221f0e2dc7SJiawei Lin 2231f0e2dc7SJiawei Lin def get_mask_of_bank(bank: Int, data: UInt) = { 2241f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes) 2251f0e2dc7SJiawei Lin data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank) 2261f0e2dc7SJiawei Lin } 2271f0e2dc7SJiawei Lin 2280d32f713Shappy-lx def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = { 2290d32f713Shappy-lx require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits) 2300d32f713Shappy-lx if(blockOffBits + idxBits > pgIdxBits) { 2310d32f713Shappy-lx vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits) 2320d32f713Shappy-lx }else { 2330d32f713Shappy-lx // no alias problem 2340d32f713Shappy-lx true.B 2350d32f713Shappy-lx } 2360d32f713Shappy-lx } 2370d32f713Shappy-lx 23804665835SMaxpicca-Li def get_direct_map_way(addr:UInt): UInt = { 23904665835SMaxpicca-Li addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset) 24004665835SMaxpicca-Li } 24104665835SMaxpicca-Li 242578c21a4Szhanglinjuan def arbiter[T <: Bundle]( 243578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 244578c21a4Szhanglinjuan out: DecoupledIO[T], 245578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 246578c21a4Szhanglinjuan val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 247578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 248578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 249578c21a4Szhanglinjuan a <> req 250578c21a4Szhanglinjuan } 251578c21a4Szhanglinjuan out <> arb.io.out 252578c21a4Szhanglinjuan } 253578c21a4Szhanglinjuan 254b36dd5fdSWilliam Wang def arbiter_with_pipereg[T <: Bundle]( 255b36dd5fdSWilliam Wang in: Seq[DecoupledIO[T]], 256b36dd5fdSWilliam Wang out: DecoupledIO[T], 257b36dd5fdSWilliam Wang name: Option[String] = None): Unit = { 258b36dd5fdSWilliam Wang val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 259b36dd5fdSWilliam Wang if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 260b36dd5fdSWilliam Wang for ((a, req) <- arb.io.in.zip(in)) { 261b36dd5fdSWilliam Wang a <> req 262b36dd5fdSWilliam Wang } 263b36dd5fdSWilliam Wang AddPipelineReg(arb.io.out, out, false.B) 264b36dd5fdSWilliam Wang } 265b36dd5fdSWilliam Wang 266b11ec622Slixin def arbiter_with_pipereg_N_dup[T <: Bundle]( 267b11ec622Slixin in: Seq[DecoupledIO[T]], 268b11ec622Slixin out: DecoupledIO[T], 269c3a5fe5fShappy-lx dups: Seq[DecoupledIO[T]], 270b11ec622Slixin name: Option[String] = None): Unit = { 271b11ec622Slixin val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 272b11ec622Slixin if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 273b11ec622Slixin for ((a, req) <- arb.io.in.zip(in)) { 274b11ec622Slixin a <> req 275b11ec622Slixin } 276b11ec622Slixin for (dup <- dups) { 277c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, dup, false.B) 278b11ec622Slixin } 279c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, out, false.B) 280b11ec622Slixin } 281b11ec622Slixin 282578c21a4Szhanglinjuan def rrArbiter[T <: Bundle]( 283578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 284578c21a4Szhanglinjuan out: DecoupledIO[T], 285578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 286578c21a4Szhanglinjuan val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size)) 287578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 288578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 289578c21a4Szhanglinjuan a <> req 290578c21a4Szhanglinjuan } 291578c21a4Szhanglinjuan out <> arb.io.out 292578c21a4Szhanglinjuan } 293578c21a4Szhanglinjuan 2947cd72b71Szhanglinjuan def fastArbiter[T <: Bundle]( 2957cd72b71Szhanglinjuan in: Seq[DecoupledIO[T]], 2967cd72b71Szhanglinjuan out: DecoupledIO[T], 2977cd72b71Szhanglinjuan name: Option[String] = None): Unit = { 2987cd72b71Szhanglinjuan val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size)) 2997cd72b71Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 3007cd72b71Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 3017cd72b71Szhanglinjuan a <> req 3027cd72b71Szhanglinjuan } 3037cd72b71Szhanglinjuan out <> arb.io.out 3047cd72b71Szhanglinjuan } 3057cd72b71Szhanglinjuan 306ad3ba452Szhanglinjuan val numReplaceRespPorts = 2 307ad3ba452Szhanglinjuan 3081f0e2dc7SJiawei Lin require(isPow2(nSets), s"nSets($nSets) must be pow2") 3091f0e2dc7SJiawei Lin require(isPow2(nWays), s"nWays($nWays) must be pow2") 3101f0e2dc7SJiawei Lin require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)") 3111f0e2dc7SJiawei Lin require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)") 3121f0e2dc7SJiawei Lin} 3131f0e2dc7SJiawei Lin 3141f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule 3151f0e2dc7SJiawei Lin with HasDCacheParameters 3161f0e2dc7SJiawei Lin 3171f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle 3181f0e2dc7SJiawei Lin with HasDCacheParameters 3191f0e2dc7SJiawei Lin 3201f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle { 3211f0e2dc7SJiawei Lin val set = UInt(log2Up(nSets).W) 3221f0e2dc7SJiawei Lin val way = UInt(log2Up(nWays).W) 3231f0e2dc7SJiawei Lin} 3241f0e2dc7SJiawei Lin 325ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle { 326ad3ba452Szhanglinjuan val set = ValidIO(UInt(log2Up(nSets).W)) 32704665835SMaxpicca-Li val dmWay = Output(UInt(log2Up(nWays).W)) 328ad3ba452Szhanglinjuan val way = Input(UInt(log2Up(nWays).W)) 329ad3ba452Szhanglinjuan} 330ad3ba452Szhanglinjuan 3313af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle 3323af6aa6eSWilliam Wang{ 3333af6aa6eSWilliam Wang val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store 3340d32f713Shappy-lx val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch 3353af6aa6eSWilliam Wang val access = Bool() // cache line has been accessed by load / store 3363af6aa6eSWilliam Wang 3373af6aa6eSWilliam Wang // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline 3383af6aa6eSWilliam Wang} 3393af6aa6eSWilliam Wang 3401f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics) 3411f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle 3421f0e2dc7SJiawei Lin{ 3431f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 344d2b20d1aSTang Haojin val vaddr = UInt(VAddrBits.W) 345cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 346cdbff57cSHaoyuan Feng val mask = UInt((VLEN/8).W) 3471f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3483f4ec46fSCODE-JTZ val instrtype = UInt(sourceTypeWidth.W) 349da3bf434SMaxpicca-Li val isFirstIssue = Bool() 35004665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 351da3bf434SMaxpicca-Li 352da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 3531f0e2dc7SJiawei Lin def dump() = { 354d2b20d1aSTang Haojin XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n", 355d2b20d1aSTang Haojin cmd, vaddr, data, mask, id) 3561f0e2dc7SJiawei Lin } 3571f0e2dc7SJiawei Lin} 3581f0e2dc7SJiawei Lin 3591f0e2dc7SJiawei Lin// memory request in word granularity(store) 3601f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle 3611f0e2dc7SJiawei Lin{ 3621f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 3631f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 3641f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 3651f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 3661f0e2dc7SJiawei Lin val mask = UInt(cfg.blockBytes.W) 3671f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3681f0e2dc7SJiawei Lin def dump() = { 3691f0e2dc7SJiawei Lin XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 3701f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 3711f0e2dc7SJiawei Lin } 372ad3ba452Szhanglinjuan def idx: UInt = get_idx(vaddr) 3731f0e2dc7SJiawei Lin} 3741f0e2dc7SJiawei Lin 3751f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq { 376d2b20d1aSTang Haojin val addr = UInt(PAddrBits.W) 377ca18a0b4SWilliam Wang val wline = Bool() 3781f0e2dc7SJiawei Lin} 3791f0e2dc7SJiawei Lin 3800d32f713Shappy-lxclass DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr { 3810d32f713Shappy-lx val prefetch = Bool() 3820d32f713Shappy-lx 3830d32f713Shappy-lx def toDCacheWordReqWithVaddr() = { 3840d32f713Shappy-lx val res = Wire(new DCacheWordReqWithVaddr) 3850d32f713Shappy-lx res.vaddr := vaddr 3860d32f713Shappy-lx res.wline := wline 3870d32f713Shappy-lx res.cmd := cmd 3880d32f713Shappy-lx res.addr := addr 3890d32f713Shappy-lx res.data := data 3900d32f713Shappy-lx res.mask := mask 3910d32f713Shappy-lx res.id := id 3920d32f713Shappy-lx res.instrtype := instrtype 3930d32f713Shappy-lx res.replayCarry := replayCarry 3940d32f713Shappy-lx res.isFirstIssue := isFirstIssue 3950d32f713Shappy-lx res.debug_robIdx := debug_robIdx 3960d32f713Shappy-lx 3970d32f713Shappy-lx res 3980d32f713Shappy-lx } 3990d32f713Shappy-lx} 4000d32f713Shappy-lx 4016786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle 4021f0e2dc7SJiawei Lin{ 403144422dcSMaxpicca-Li // read in s2 404cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 405144422dcSMaxpicca-Li // select in s3 406cdbff57cSHaoyuan Feng val data_delayed = UInt(VLEN.W) 407026615fcSWilliam Wang val id = UInt(reqIdWidth.W) 4081f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4091f0e2dc7SJiawei Lin val miss = Bool() 410026615fcSWilliam Wang // cache miss, and failed to enter the missqueue, replay from RS is needed 4111f0e2dc7SJiawei Lin val replay = Bool() 41204665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 413026615fcSWilliam Wang // data has been corrupted 414a469aa4bSWilliam Wang val tag_error = Bool() // tag error 415144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 416144422dcSMaxpicca-Li 417da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 4181f0e2dc7SJiawei Lin def dump() = { 4191f0e2dc7SJiawei Lin XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n", 4201f0e2dc7SJiawei Lin data, id, miss, replay) 4211f0e2dc7SJiawei Lin } 4221f0e2dc7SJiawei Lin} 4231f0e2dc7SJiawei Lin 4246786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp 4256786cfb7SWilliam Wang{ 4260d32f713Shappy-lx val meta_prefetch = UInt(L1PfSourceBits.W) 4274b6d4d13SWilliam Wang val meta_access = Bool() 428b9e121dfShappy-lx // s2 429b9e121dfShappy-lx val handled = Bool() 4300d32f713Shappy-lx val real_miss = Bool() 431b9e121dfShappy-lx // s3: 1 cycle after data resp 4326786cfb7SWilliam Wang val error_delayed = Bool() // all kinds of errors, include tag error 433b9e121dfShappy-lx val replacementUpdated = Bool() 4346786cfb7SWilliam Wang} 4356786cfb7SWilliam Wang 436a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp 437a19ae480SWilliam Wang{ 438a19ae480SWilliam Wang val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 439a19ae480SWilliam Wang val bank_oh = UInt(DCacheBanks.W) 440a19ae480SWilliam Wang} 441a19ae480SWilliam Wang 4426786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp 4436786cfb7SWilliam Wang{ 4446786cfb7SWilliam Wang val error = Bool() // all kinds of errors, include tag error 4456786cfb7SWilliam Wang} 4466786cfb7SWilliam Wang 4471f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle 4481f0e2dc7SJiawei Lin{ 4491f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 4501f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4511f0e2dc7SJiawei Lin val miss = Bool() 4521f0e2dc7SJiawei Lin // cache req nacked, replay it later 4531f0e2dc7SJiawei Lin val replay = Bool() 4541f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 4551f0e2dc7SJiawei Lin def dump() = { 4561f0e2dc7SJiawei Lin XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n", 4571f0e2dc7SJiawei Lin data, id, miss, replay) 4581f0e2dc7SJiawei Lin } 4591f0e2dc7SJiawei Lin} 4601f0e2dc7SJiawei Lin 4611f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle 4621f0e2dc7SJiawei Lin{ 4631f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 4641f0e2dc7SJiawei Lin val data = UInt(l1BusDataWidth.W) 465026615fcSWilliam Wang val error = Bool() // refilled data has been corrupted 4661f0e2dc7SJiawei Lin // for debug usage 4671f0e2dc7SJiawei Lin val data_raw = UInt((cfg.blockBytes * 8).W) 4681f0e2dc7SJiawei Lin val hasdata = Bool() 4691f0e2dc7SJiawei Lin val refill_done = Bool() 4701f0e2dc7SJiawei Lin def dump() = { 4711f0e2dc7SJiawei Lin XSDebug("Refill: addr: %x data: %x\n", addr, data) 4721f0e2dc7SJiawei Lin } 473683c1411Shappy-lx val id = UInt(log2Up(cfg.nMissEntries).W) 4741f0e2dc7SJiawei Lin} 4751f0e2dc7SJiawei Lin 47667682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle 47767682d05SWilliam Wang{ 47867682d05SWilliam Wang val paddr = UInt(PAddrBits.W) 47967682d05SWilliam Wang def dump() = { 48067682d05SWilliam Wang XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset)) 48167682d05SWilliam Wang } 48267682d05SWilliam Wang} 48367682d05SWilliam Wang 4841f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle 4851f0e2dc7SJiawei Lin{ 4861f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheWordReq) 487144422dcSMaxpicca-Li val resp = Flipped(DecoupledIO(new DCacheWordResp)) 4881f0e2dc7SJiawei Lin} 4891f0e2dc7SJiawei Lin 49037225120Ssfencevma 49137225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle 49237225120Ssfencevma{ 49337225120Ssfencevma val cmd = UInt(M_SZ.W) 49437225120Ssfencevma val addr = UInt(PAddrBits.W) 495cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 496cdbff57cSHaoyuan Feng val mask = UInt((XLEN/8).W) 49737225120Ssfencevma val id = UInt(uncacheIdxBits.W) 49837225120Ssfencevma val instrtype = UInt(sourceTypeWidth.W) 49937225120Ssfencevma val atomic = Bool() 500da3bf434SMaxpicca-Li val isFirstIssue = Bool() 50104665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 50237225120Ssfencevma 50337225120Ssfencevma def dump() = { 50437225120Ssfencevma XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 50537225120Ssfencevma cmd, addr, data, mask, id) 50637225120Ssfencevma } 50737225120Ssfencevma} 50837225120Ssfencevma 509cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle 51037225120Ssfencevma{ 511cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 512cdbff57cSHaoyuan Feng val data_delayed = UInt(XLEN.W) 51337225120Ssfencevma val id = UInt(uncacheIdxBits.W) 51437225120Ssfencevma val miss = Bool() 51537225120Ssfencevma val replay = Bool() 51637225120Ssfencevma val tag_error = Bool() 51737225120Ssfencevma val error = Bool() 51804665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 519144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) // FIXME: why uncacheWordResp is not merged to baseDcacheResp 52037225120Ssfencevma 521da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 52237225120Ssfencevma def dump() = { 52337225120Ssfencevma XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n", 52437225120Ssfencevma data, id, miss, replay, tag_error, error) 52537225120Ssfencevma } 52637225120Ssfencevma} 52737225120Ssfencevma 5286786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle 5296786cfb7SWilliam Wang{ 53037225120Ssfencevma val req = DecoupledIO(new UncacheWordReq) 531cdbff57cSHaoyuan Feng val resp = Flipped(DecoupledIO(new UncacheWordResp)) 5326786cfb7SWilliam Wang} 5336786cfb7SWilliam Wang 53462cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle { 53562cb71fbShappy-lx val data = UInt(DataBits.W) 53662cb71fbShappy-lx val miss = Bool() 53762cb71fbShappy-lx val miss_id = UInt(log2Up(cfg.nMissEntries).W) 53862cb71fbShappy-lx val replay = Bool() 53962cb71fbShappy-lx val error = Bool() 54062cb71fbShappy-lx 54162cb71fbShappy-lx val ack_miss_queue = Bool() 54262cb71fbShappy-lx 54362cb71fbShappy-lx val id = UInt(reqIdWidth.W) 54462cb71fbShappy-lx} 54562cb71fbShappy-lx 5466786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle 5471f0e2dc7SJiawei Lin{ 54862cb71fbShappy-lx val req = DecoupledIO(new MainPipeReq) 54962cb71fbShappy-lx val resp = Flipped(ValidIO(new AtomicsResp)) 55062cb71fbShappy-lx val block_lr = Input(Bool()) 5511f0e2dc7SJiawei Lin} 5521f0e2dc7SJiawei Lin 5531f0e2dc7SJiawei Lin// used by load unit 5541f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO 5551f0e2dc7SJiawei Lin{ 5561f0e2dc7SJiawei Lin // kill previous cycle's req 5571f0e2dc7SJiawei Lin val s1_kill = Output(Bool()) 558b6982e83SLemover val s2_kill = Output(Bool()) 55904665835SMaxpicca-Li val s0_pc = Output(UInt(VAddrBits.W)) 56004665835SMaxpicca-Li val s1_pc = Output(UInt(VAddrBits.W)) 5612db9ec44SLinJiawei val s2_pc = Output(UInt(VAddrBits.W)) 562b9e121dfShappy-lx // cycle 0: load has updated replacement before 563b9e121dfShappy-lx val replacementUpdated = Output(Bool()) 5640d32f713Shappy-lx // cycle 0: prefetch source bits 5650d32f713Shappy-lx val pf_source = Output(UInt(L1PfSourceBits.W)) 5661f0e2dc7SJiawei Lin // cycle 0: virtual address: req.addr 5671f0e2dc7SJiawei Lin // cycle 1: physical address: s1_paddr 56803efd994Shappy-lx val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr 56903efd994Shappy-lx val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr 5701f0e2dc7SJiawei Lin val s1_disable_fast_wakeup = Input(Bool()) 57103efd994Shappy-lx // cycle 2: hit signal 57203efd994Shappy-lx val s2_hit = Input(Bool()) // hit signal for lsu, 573da3bf434SMaxpicca-Li val s2_first_hit = Input(Bool()) 574594c5198Ssfencevma val s2_bank_conflict = Input(Bool()) 57514a67055Ssfencevma val s2_wpu_pred_fail = Input(Bool()) 57614a67055Ssfencevma val s2_mq_nack = Input(Bool()) 57703efd994Shappy-lx 57803efd994Shappy-lx // debug 57903efd994Shappy-lx val debug_s1_hit_way = Input(UInt(nWays.W)) 58004665835SMaxpicca-Li val debug_s2_pred_way_num = Input(UInt(XLEN.W)) 58104665835SMaxpicca-Li val debug_s2_dm_way_num = Input(UInt(XLEN.W)) 58204665835SMaxpicca-Li val debug_s2_real_way_num = Input(UInt(XLEN.W)) 5831f0e2dc7SJiawei Lin} 5841f0e2dc7SJiawei Lin 5851f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle 5861f0e2dc7SJiawei Lin{ 5871f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheLineReq) 5881f0e2dc7SJiawei Lin val resp = Flipped(DecoupledIO(new DCacheLineResp)) 5891f0e2dc7SJiawei Lin} 5901f0e2dc7SJiawei Lin 591ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle { 592ad3ba452Szhanglinjuan // sbuffer will directly send request to dcache main pipe 593ad3ba452Szhanglinjuan val req = Flipped(Decoupled(new DCacheLineReq)) 594ad3ba452Szhanglinjuan 595ad3ba452Szhanglinjuan val main_pipe_hit_resp = ValidIO(new DCacheLineResp) 596ad3ba452Szhanglinjuan val refill_hit_resp = ValidIO(new DCacheLineResp) 597ad3ba452Szhanglinjuan 598ad3ba452Szhanglinjuan val replay_resp = ValidIO(new DCacheLineResp) 599ad3ba452Szhanglinjuan 600ad3ba452Szhanglinjuan def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp) 601ad3ba452Szhanglinjuan} 602ad3ba452Szhanglinjuan 603683c1411Shappy-lx// forward tilelink channel D's data to ldu 604683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle { 605683c1411Shappy-lx val valid = Bool() 606683c1411Shappy-lx val data = UInt(l1BusDataWidth.W) 607683c1411Shappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 608683c1411Shappy-lx val last = Bool() 609683c1411Shappy-lx 610683c1411Shappy-lx def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = { 611683c1411Shappy-lx valid := req_valid 612683c1411Shappy-lx data := req_data 613683c1411Shappy-lx mshrid := req_mshrid 614683c1411Shappy-lx last := req_last 615683c1411Shappy-lx } 616683c1411Shappy-lx 617683c1411Shappy-lx def dontCare() = { 618683c1411Shappy-lx valid := false.B 619683c1411Shappy-lx data := DontCare 620683c1411Shappy-lx mshrid := DontCare 621683c1411Shappy-lx last := DontCare 622683c1411Shappy-lx } 623683c1411Shappy-lx 624683c1411Shappy-lx def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = { 625683c1411Shappy-lx val all_match = req_valid && valid && 626683c1411Shappy-lx req_mshr_id === mshrid && 627683c1411Shappy-lx req_paddr(log2Up(refillBytes)) === last 628683c1411Shappy-lx 629683c1411Shappy-lx val forward_D = RegInit(false.B) 630cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 631683c1411Shappy-lx 632683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 633683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 634683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 635683c1411Shappy-lx block_data(i) := data(64 * i + 63, 64 * i) 636683c1411Shappy-lx }) 637cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 638cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 639683c1411Shappy-lx 640683c1411Shappy-lx forward_D := all_match 641cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 642683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 643683c1411Shappy-lx } 644683c1411Shappy-lx 645683c1411Shappy-lx (forward_D, forwardData) 646683c1411Shappy-lx } 647683c1411Shappy-lx} 648683c1411Shappy-lx 649683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle { 650683c1411Shappy-lx val inflight = Bool() 651683c1411Shappy-lx val paddr = UInt(PAddrBits.W) 6529ebbb510Shappy-lx val raw_data = Vec(blockRows, UInt(rowBits.W)) 653683c1411Shappy-lx val firstbeat_valid = Bool() 654683c1411Shappy-lx val lastbeat_valid = Bool() 655683c1411Shappy-lx 656683c1411Shappy-lx def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = { 657683c1411Shappy-lx inflight := mshr_valid 658683c1411Shappy-lx paddr := mshr_paddr 659683c1411Shappy-lx raw_data := mshr_rawdata 660683c1411Shappy-lx firstbeat_valid := mshr_first_valid 661683c1411Shappy-lx lastbeat_valid := mshr_last_valid 662683c1411Shappy-lx } 663683c1411Shappy-lx 664683c1411Shappy-lx // check if we can forward from mshr or D channel 665683c1411Shappy-lx def check(req_valid : Bool, req_paddr : UInt) = { 666683c1411Shappy-lx RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits)) 667683c1411Shappy-lx } 668683c1411Shappy-lx 669683c1411Shappy-lx def forward(req_valid : Bool, req_paddr : UInt) = { 670683c1411Shappy-lx val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) || 671683c1411Shappy-lx (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid) 672683c1411Shappy-lx 673683c1411Shappy-lx val forward_mshr = RegInit(false.B) 674cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 675683c1411Shappy-lx 6769ebbb510Shappy-lx val block_idx = req_paddr(log2Up(refillBytes), 3) 6779ebbb510Shappy-lx val block_data = raw_data 6789ebbb510Shappy-lx 679cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 680cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 681683c1411Shappy-lx 682683c1411Shappy-lx forward_mshr := all_match 683cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 684683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 685683c1411Shappy-lx } 686683c1411Shappy-lx 687683c1411Shappy-lx (forward_mshr, forwardData) 688683c1411Shappy-lx } 689683c1411Shappy-lx} 690683c1411Shappy-lx 691683c1411Shappy-lx// forward mshr's data to ldu 692683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle { 693683c1411Shappy-lx // req 694683c1411Shappy-lx val valid = Input(Bool()) 695683c1411Shappy-lx val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W)) 696683c1411Shappy-lx val paddr = Input(UInt(PAddrBits.W)) 697683c1411Shappy-lx // resp 698683c1411Shappy-lx val forward_mshr = Output(Bool()) 699cdbff57cSHaoyuan Feng val forwardData = Output(Vec(VLEN/8, UInt(8.W))) 700683c1411Shappy-lx val forward_result_valid = Output(Bool()) 701683c1411Shappy-lx 702683c1411Shappy-lx def connect(sink: LduToMissqueueForwardIO) = { 703683c1411Shappy-lx sink.valid := valid 704683c1411Shappy-lx sink.mshrid := mshrid 705683c1411Shappy-lx sink.paddr := paddr 706683c1411Shappy-lx forward_mshr := sink.forward_mshr 707683c1411Shappy-lx forwardData := sink.forwardData 708683c1411Shappy-lx forward_result_valid := sink.forward_result_valid 709683c1411Shappy-lx } 710683c1411Shappy-lx 711683c1411Shappy-lx def forward() = { 712683c1411Shappy-lx (forward_result_valid, forward_mshr, forwardData) 713683c1411Shappy-lx } 714683c1411Shappy-lx} 715683c1411Shappy-lx 7160d32f713Shappy-lxclass StorePrefetchReq(implicit p: Parameters) extends DCacheBundle { 7170d32f713Shappy-lx val paddr = UInt(PAddrBits.W) 7180d32f713Shappy-lx val vaddr = UInt(VAddrBits.W) 7190d32f713Shappy-lx} 7200d32f713Shappy-lx 7211f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle { 72246ba64e8Ssfencevma val load = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load 72346ba64e8Ssfencevma val sta = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store 7241f0e2dc7SJiawei Lin val lsq = ValidIO(new Refill) // refill to load queue, wake up load misses 7259444e131Ssfencevma val tl_d_channel = Output(new DcacheToLduForwardIO) 726ad3ba452Szhanglinjuan val store = new DCacheToSbufferIO // for sbuffer 7276786cfb7SWilliam Wang val atomics = Flipped(new AtomicWordIO) // atomics reqs 72867682d05SWilliam Wang val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check 729683c1411Shappy-lx val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO)) 730683c1411Shappy-lx val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO) 7311f0e2dc7SJiawei Lin} 7321f0e2dc7SJiawei Lin 73360ebee38STang Haojinclass DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle { 73460ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 73560ebee38STang Haojin val robHeadMissInDCache = Output(Bool()) 73660ebee38STang Haojin val robHeadOtherReplay = Input(Bool()) 73760ebee38STang Haojin} 73860ebee38STang Haojin 7391f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle { 7405668a921SJiawei Lin val hartId = Input(UInt(8.W)) 741f1d78cf7SLinJiawei val l2_pf_store_only = Input(Bool()) 7421f0e2dc7SJiawei Lin val lsu = new DCacheToLsuIO 743e19f7967SWilliam Wang val csr = new L1CacheToCsrIO 7441f0e2dc7SJiawei Lin val error = new L1CacheErrorInfo 7451f0e2dc7SJiawei Lin val mshrFull = Output(Bool()) 7460d32f713Shappy-lx val memSetPattenDetected = Output(Bool()) 7470d32f713Shappy-lx val lqEmpty = Input(Bool()) 7480d32f713Shappy-lx val pf_ctrl = Output(new PrefetchControlBundle) 7492fdb4d6aShappy-lx val force_write = Input(Bool()) 75060ebee38STang Haojin val debugTopDown = new DCacheTopDownIO 7517cf78eb2Shappy-lx val debugRolling = Flipped(new RobDebugRollingIO) 7521f0e2dc7SJiawei Lin} 7531f0e2dc7SJiawei Lin 7541f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters { 75595e60e55STang Haojin override def shouldBeInlined: Boolean = false 7561f0e2dc7SJiawei Lin 757ffc9de54Swakafa val reqFields: Seq[BundleFieldBase] = Seq( 758ffc9de54Swakafa PrefetchField(), 759ffc9de54Swakafa ReqSourceField(), 760ffc9de54Swakafa VaddrField(VAddrBits - blockOffBits), 761ffc9de54Swakafa ) ++ cacheParams.aliasBitsOpt.map(AliasField) 762ffc9de54Swakafa val echoFields: Seq[BundleFieldBase] = Nil 763ffc9de54Swakafa 7641f0e2dc7SJiawei Lin val clientParameters = TLMasterPortParameters.v1( 7651f0e2dc7SJiawei Lin Seq(TLMasterParameters.v1( 7661f0e2dc7SJiawei Lin name = "dcache", 767ad3ba452Szhanglinjuan sourceId = IdRange(0, nEntries + 1), 7681f0e2dc7SJiawei Lin supportsProbe = TransferSizes(cfg.blockBytes) 7691f0e2dc7SJiawei Lin )), 770ffc9de54Swakafa requestFields = reqFields, 771ffc9de54Swakafa echoFields = echoFields 7721f0e2dc7SJiawei Lin ) 7731f0e2dc7SJiawei Lin 7741f0e2dc7SJiawei Lin val clientNode = TLClientNode(Seq(clientParameters)) 7751f0e2dc7SJiawei Lin 7761f0e2dc7SJiawei Lin lazy val module = new DCacheImp(this) 7771f0e2dc7SJiawei Lin} 7781f0e2dc7SJiawei Lin 7791f0e2dc7SJiawei Lin 7800d32f713Shappy-lxclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter { 7811f0e2dc7SJiawei Lin 7821f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 7831f0e2dc7SJiawei Lin 7841f0e2dc7SJiawei Lin val (bus, edge) = outer.clientNode.out.head 7851f0e2dc7SJiawei Lin require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match") 7861f0e2dc7SJiawei Lin 7871f0e2dc7SJiawei Lin println("DCache:") 7881f0e2dc7SJiawei Lin println(" DCacheSets: " + DCacheSets) 7893eeae490SMaxpicca-Li println(" DCacheSetDiv: " + DCacheSetDiv) 7901f0e2dc7SJiawei Lin println(" DCacheWays: " + DCacheWays) 7911f0e2dc7SJiawei Lin println(" DCacheBanks: " + DCacheBanks) 7921f0e2dc7SJiawei Lin println(" DCacheSRAMRowBits: " + DCacheSRAMRowBits) 7931f0e2dc7SJiawei Lin println(" DCacheWordOffset: " + DCacheWordOffset) 7941f0e2dc7SJiawei Lin println(" DCacheBankOffset: " + DCacheBankOffset) 7951f0e2dc7SJiawei Lin println(" DCacheSetOffset: " + DCacheSetOffset) 7961f0e2dc7SJiawei Lin println(" DCacheTagOffset: " + DCacheTagOffset) 7971f0e2dc7SJiawei Lin println(" DCacheAboveIndexOffset: " + DCacheAboveIndexOffset) 7980d32f713Shappy-lx println(" DcacheMaxPrefetchEntry: " + MaxPrefetchEntry) 79904665835SMaxpicca-Li println(" WPUEnable: " + dwpuParam.enWPU) 80004665835SMaxpicca-Li println(" WPUEnableCfPred: " + dwpuParam.enCfPred) 80104665835SMaxpicca-Li println(" WPUAlgorithm: " + dwpuParam.algoName) 8021f0e2dc7SJiawei Lin 8030d32f713Shappy-lx // Enable L1 Store prefetch 8040d32f713Shappy-lx val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB 80546ba64e8Ssfencevma val MetaReadPort = 80646ba64e8Ssfencevma if (StorePrefetchL1Enabled) 80746ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 80846ba64e8Ssfencevma else 80946ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 81046ba64e8Ssfencevma val TagReadPort = 81146ba64e8Ssfencevma if (StorePrefetchL1Enabled) 81246ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt 81346ba64e8Ssfencevma else 81446ba64e8Ssfencevma 1 + backendParams.LduCnt + backendParams.HyuCnt 8150d32f713Shappy-lx 8160d32f713Shappy-lx // Enable L1 Load prefetch 8170d32f713Shappy-lx val LoadPrefetchL1Enabled = true 8180d32f713Shappy-lx val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 8190d32f713Shappy-lx val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 8200d32f713Shappy-lx 8211f0e2dc7SJiawei Lin //---------------------------------------- 8221f0e2dc7SJiawei Lin // core data structures 82304665835SMaxpicca-Li val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray) 82446ba64e8Ssfencevma val metaArray = Module(new L1CohMetaArray(readPorts = MetaReadPort, writePorts = 2)) 8253af6aa6eSWilliam Wang val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) 8260d32f713Shappy-lx val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 2 + LoadPipelineWidth)) // prefetch flag array 8270d32f713Shappy-lx val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 2)) 8280d32f713Shappy-lx val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort)) 8290d32f713Shappy-lx val prefetcherMonitor = Module(new PrefetcherMonitor) 8300d32f713Shappy-lx val fdpMonitor = Module(new FDPrefetcherMonitor) 8310d32f713Shappy-lx val bloomFilter = Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true)) 8320d32f713Shappy-lx val counterFilter = Module(new CounterFilter) 8331f0e2dc7SJiawei Lin bankedDataArray.dump() 8341f0e2dc7SJiawei Lin 8351f0e2dc7SJiawei Lin //---------------------------------------- 8361f0e2dc7SJiawei Lin // core modules 83746ba64e8Ssfencevma val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))}) 83846ba64e8Ssfencevma val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))}) 8391f0e2dc7SJiawei Lin val mainPipe = Module(new MainPipe) 840ad3ba452Szhanglinjuan val refillPipe = Module(new RefillPipe) 8411f0e2dc7SJiawei Lin val missQueue = Module(new MissQueue(edge)) 8421f0e2dc7SJiawei Lin val probeQueue = Module(new ProbeQueue(edge)) 8431f0e2dc7SJiawei Lin val wb = Module(new WritebackQueue(edge)) 8441f0e2dc7SJiawei Lin 8450d32f713Shappy-lx missQueue.io.lqEmpty := io.lqEmpty 8465668a921SJiawei Lin missQueue.io.hartId := io.hartId 847f1d78cf7SLinJiawei missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B) 84860ebee38STang Haojin missQueue.io.debugTopDown <> io.debugTopDown 8490d32f713Shappy-lx io.memSetPattenDetected := missQueue.io.memSetPattenDetected 8505668a921SJiawei Lin 8519ef181f4SWilliam Wang val errors = ldu.map(_.io.error) ++ // load error 8529ef181f4SWilliam Wang Seq(mainPipe.io.error) // store / misc error 8536786cfb7SWilliam Wang io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e)))) 854dd95524eSzhanglinjuan 8551f0e2dc7SJiawei Lin //---------------------------------------- 8561f0e2dc7SJiawei Lin // meta array 85746ba64e8Ssfencevma val HybridLoadReadBase = LoadPipelineWidth - backendParams.HyuCnt 85846ba64e8Ssfencevma val HybridStoreReadBase = StorePipelineWidth - backendParams.HyuCnt 85946ba64e8Ssfencevma 86046ba64e8Ssfencevma val hybrid_meta_read_ports = Wire(Vec(backendParams.HyuCnt, DecoupledIO(new MetaReadReq))) 86146ba64e8Ssfencevma val hybrid_meta_resp_ports = Wire(Vec(backendParams.HyuCnt, ldu(0).io.meta_resp.cloneType)) 86246ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 86346ba64e8Ssfencevma val HybridLoadMetaReadPort = HybridLoadReadBase + i 86446ba64e8Ssfencevma val HybridStoreMetaReadPort = HybridStoreReadBase + i 86546ba64e8Ssfencevma 86646ba64e8Ssfencevma hybrid_meta_read_ports(i).valid := ldu(HybridLoadMetaReadPort).io.meta_read.valid || 86746ba64e8Ssfencevma (stu(HybridStoreMetaReadPort).io.meta_read.valid && StorePrefetchL1Enabled.B) 86846ba64e8Ssfencevma hybrid_meta_read_ports(i).bits := Mux(ldu(HybridLoadMetaReadPort).io.meta_read.valid, ldu(HybridLoadMetaReadPort).io.meta_read.bits, 86946ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.bits) 87046ba64e8Ssfencevma 87146ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready 87246ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_read.ready := hybrid_meta_read_ports(i).ready && StorePrefetchL1Enabled.B 87346ba64e8Ssfencevma 87446ba64e8Ssfencevma ldu(HybridLoadMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 87546ba64e8Ssfencevma stu(HybridStoreMetaReadPort).io.meta_resp := hybrid_meta_resp_ports(i) 87646ba64e8Ssfencevma } 8773af6aa6eSWilliam Wang 8783af6aa6eSWilliam Wang // read / write coh meta 87946ba64e8Ssfencevma val meta_read_ports = ldu.map(_.io.meta_read).take(HybridLoadReadBase) ++ 8800d32f713Shappy-lx Seq(mainPipe.io.meta_read) ++ 88146ba64e8Ssfencevma stu.map(_.io.meta_read).take(HybridStoreReadBase) ++ hybrid_meta_read_ports 8820d32f713Shappy-lx 88346ba64e8Ssfencevma val meta_resp_ports = ldu.map(_.io.meta_resp).take(HybridLoadReadBase) ++ 8840d32f713Shappy-lx Seq(mainPipe.io.meta_resp) ++ 88546ba64e8Ssfencevma stu.map(_.io.meta_resp).take(HybridStoreReadBase) ++ hybrid_meta_resp_ports 8860d32f713Shappy-lx 887ad3ba452Szhanglinjuan val meta_write_ports = Seq( 888ad3ba452Szhanglinjuan mainPipe.io.meta_write, 889026615fcSWilliam Wang refillPipe.io.meta_write 890ad3ba452Szhanglinjuan ) 8910d32f713Shappy-lx if(StorePrefetchL1Enabled) { 892ad3ba452Szhanglinjuan meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p } 893ad3ba452Szhanglinjuan meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r } 8940d32f713Shappy-lx } else { 89546ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 89646ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.read).foreach { case (p, r) => r <> p } 89746ba64e8Ssfencevma (meta_resp_ports.take(HybridLoadReadBase + 1) ++ 89846ba64e8Ssfencevma meta_resp_ports.takeRight(backendParams.HyuCnt)).zip(metaArray.io.resp).foreach { case (p, r) => p := r } 8990d32f713Shappy-lx 90046ba64e8Ssfencevma meta_read_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p.ready := false.B } 90146ba64e8Ssfencevma meta_resp_ports.drop(HybridLoadReadBase + 1).take(HybridStoreReadBase).foreach { case p => p := 0.U.asTypeOf(p) } 9020d32f713Shappy-lx } 903ad3ba452Szhanglinjuan meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p } 9041f0e2dc7SJiawei Lin 9050d32f713Shappy-lx // read extra meta (exclude stu) 90646ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 90746ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(errorArray.io.read).foreach { case (p, r) => r <> p } 90846ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 90946ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p } 91046ba64e8Ssfencevma (meta_read_ports.take(HybridLoadReadBase + 1) ++ 91146ba64e8Ssfencevma meta_read_ports.takeRight(backendParams.HyuCnt)).zip(accessArray.io.read).foreach { case (p, r) => r <> p } 912*5d9979bdSsfencevma val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp).take(HybridLoadReadBase) ++ 913*5d9979bdSsfencevma Seq(mainPipe.io.extra_meta_resp) ++ 914*5d9979bdSsfencevma ldu.map(_.io.extra_meta_resp).takeRight(backendParams.HyuCnt) 9153af6aa6eSWilliam Wang extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => { 9163af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).error := r(i) }) 9173af6aa6eSWilliam Wang }} 9183af6aa6eSWilliam Wang extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => { 9193af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).prefetch := r(i) }) 9203af6aa6eSWilliam Wang }} 9213af6aa6eSWilliam Wang extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => { 9223af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).access := r(i) }) 9233af6aa6eSWilliam Wang }} 9243af6aa6eSWilliam Wang 9250d32f713Shappy-lx if(LoadPrefetchL1Enabled) { 9260d32f713Shappy-lx // use last port to read prefetch and access flag 9270d32f713Shappy-lx prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 9280d32f713Shappy-lx prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 9290d32f713Shappy-lx prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 9300d32f713Shappy-lx 9310d32f713Shappy-lx accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 9320d32f713Shappy-lx accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 9330d32f713Shappy-lx accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 9340d32f713Shappy-lx 9350d32f713Shappy-lx val extra_flag_valid = RegNext(refillPipe.io.prefetch_flag_write.valid) 9360d32f713Shappy-lx val extra_flag_way_en = RegEnable(refillPipe.io.prefetch_flag_write.bits.way_en, refillPipe.io.prefetch_flag_write.valid) 9370d32f713Shappy-lx val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last) 9380d32f713Shappy-lx val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last) 9390d32f713Shappy-lx 9400d32f713Shappy-lx prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && extra_flag_access 9410d32f713Shappy-lx prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && !extra_flag_access 9420d32f713Shappy-lx } 9430d32f713Shappy-lx 9443af6aa6eSWilliam Wang // write extra meta 9453af6aa6eSWilliam Wang val error_flag_write_ports = Seq( 9463af6aa6eSWilliam Wang mainPipe.io.error_flag_write, // error flag generated by corrupted store 9473af6aa6eSWilliam Wang refillPipe.io.error_flag_write // corrupted signal from l2 9483af6aa6eSWilliam Wang ) 949026615fcSWilliam Wang error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p } 950026615fcSWilliam Wang 9510d32f713Shappy-lx val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq( 9523af6aa6eSWilliam Wang mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing 9533af6aa6eSWilliam Wang refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag 9543af6aa6eSWilliam Wang ) 9553af6aa6eSWilliam Wang prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p } 9563af6aa6eSWilliam Wang 95746ba64e8Ssfencevma // FIXME: add hybrid unit? 9580d32f713Shappy-lx val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en) 9590d32f713Shappy-lx XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag) 9600d32f713Shappy-lx 9613af6aa6eSWilliam Wang val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq( 9623af6aa6eSWilliam Wang mainPipe.io.access_flag_write, 9633af6aa6eSWilliam Wang refillPipe.io.access_flag_write 9643af6aa6eSWilliam Wang ) 9653af6aa6eSWilliam Wang access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p } 9663af6aa6eSWilliam Wang 967ad3ba452Szhanglinjuan //---------------------------------------- 968ad3ba452Szhanglinjuan // tag array 9690d32f713Shappy-lx if(StorePrefetchL1Enabled) { 97046ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + StorePipelineWidth - backendParams.HyuCnt + 1)) 9710d32f713Shappy-lx }else { 97246ba64e8Ssfencevma require(tagArray.io.read.size == (LoadPipelineWidth + 1)) 9730d32f713Shappy-lx } 97409ae47d2SWilliam Wang val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend 97509ae47d2SWilliam Wang assert(!RegNext(!tag_write_intend && tagArray.io.write.valid)) 97646ba64e8Ssfencevma ldu.take(HybridLoadReadBase).zipWithIndex.foreach { 977ad3ba452Szhanglinjuan case (ld, i) => 978ad3ba452Szhanglinjuan tagArray.io.read(i) <> ld.io.tag_read 979ad3ba452Szhanglinjuan ld.io.tag_resp := tagArray.io.resp(i) 98009ae47d2SWilliam Wang ld.io.tag_read.ready := !tag_write_intend 9811f0e2dc7SJiawei Lin } 9820d32f713Shappy-lx if(StorePrefetchL1Enabled) { 98346ba64e8Ssfencevma stu.take(HybridStoreReadBase).zipWithIndex.foreach { 9840d32f713Shappy-lx case (st, i) => 98546ba64e8Ssfencevma tagArray.io.read(HybridLoadReadBase + i) <> st.io.tag_read 98646ba64e8Ssfencevma st.io.tag_resp := tagArray.io.resp(HybridLoadReadBase + i) 9870d32f713Shappy-lx st.io.tag_read.ready := !tag_write_intend 9880d32f713Shappy-lx } 9890d32f713Shappy-lx }else { 9900d32f713Shappy-lx stu.foreach { 9910d32f713Shappy-lx case st => 9920d32f713Shappy-lx st.io.tag_read.ready := false.B 9930d32f713Shappy-lx st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp) 9940d32f713Shappy-lx } 9950d32f713Shappy-lx } 99646ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 99746ba64e8Ssfencevma val HybridLoadTagReadPort = HybridLoadReadBase + i 99846ba64e8Ssfencevma val HybridStoreTagReadPort = HybridStoreReadBase + i 99946ba64e8Ssfencevma val TagReadPort = 100046ba64e8Ssfencevma if (EnableStorePrefetchSPB) 100146ba64e8Ssfencevma HybridLoadReadBase + HybridStoreReadBase + i 100246ba64e8Ssfencevma else 100346ba64e8Ssfencevma HybridLoadReadBase + i 100446ba64e8Ssfencevma 100546ba64e8Ssfencevma // read tag 100646ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := false.B 100746ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := false.B 100846ba64e8Ssfencevma 100946ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 101046ba64e8Ssfencevma when (ldu(HybridLoadTagReadPort).io.tag_read.valid) { 101146ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 101246ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 101346ba64e8Ssfencevma } .otherwise { 101446ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> stu(HybridStoreTagReadPort).io.tag_read 101546ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_read.ready := !tag_write_intend 101646ba64e8Ssfencevma } 101746ba64e8Ssfencevma } else { 101846ba64e8Ssfencevma tagArray.io.read(TagReadPort) <> ldu(HybridLoadTagReadPort).io.tag_read 101946ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_read.ready := !tag_write_intend 102046ba64e8Ssfencevma } 102146ba64e8Ssfencevma 102246ba64e8Ssfencevma // tag resp 102346ba64e8Ssfencevma ldu(HybridLoadTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 102446ba64e8Ssfencevma stu(HybridStoreTagReadPort).io.tag_resp := tagArray.io.resp(TagReadPort) 102546ba64e8Ssfencevma } 1026ad3ba452Szhanglinjuan tagArray.io.read.last <> mainPipe.io.tag_read 1027ad3ba452Szhanglinjuan mainPipe.io.tag_resp := tagArray.io.resp.last 1028ad3ba452Szhanglinjuan 102909ae47d2SWilliam Wang val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid)) 103009ae47d2SWilliam Wang XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle) 103109ae47d2SWilliam Wang 1032ad3ba452Szhanglinjuan val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2)) 1033ad3ba452Szhanglinjuan tag_write_arb.io.in(0) <> refillPipe.io.tag_write 1034ad3ba452Szhanglinjuan tag_write_arb.io.in(1) <> mainPipe.io.tag_write 1035ad3ba452Szhanglinjuan tagArray.io.write <> tag_write_arb.io.out 10361f0e2dc7SJiawei Lin 103704665835SMaxpicca-Li ldu.map(m => { 103804665835SMaxpicca-Li m.io.vtag_update.valid := tagArray.io.write.valid 103904665835SMaxpicca-Li m.io.vtag_update.bits := tagArray.io.write.bits 104004665835SMaxpicca-Li }) 104104665835SMaxpicca-Li 10421f0e2dc7SJiawei Lin //---------------------------------------- 10431f0e2dc7SJiawei Lin // data array 1044d2b20d1aSTang Haojin mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid) 10451f0e2dc7SJiawei Lin 1046ad3ba452Szhanglinjuan val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2)) 1047ad3ba452Szhanglinjuan dataWriteArb.io.in(0) <> refillPipe.io.data_write 1048ad3ba452Szhanglinjuan dataWriteArb.io.in(1) <> mainPipe.io.data_write 1049ad3ba452Szhanglinjuan 1050ad3ba452Szhanglinjuan bankedDataArray.io.write <> dataWriteArb.io.out 10511f0e2dc7SJiawei Lin 10526c7e5e86Szhanglinjuan for (bank <- 0 until DCacheBanks) { 10536c7e5e86Szhanglinjuan val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2)) 10546c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid 10556c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits 10566c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid 10576c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits 10586c7e5e86Szhanglinjuan 10596c7e5e86Szhanglinjuan bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out 10606c7e5e86Szhanglinjuan } 10616c7e5e86Szhanglinjuan 1062d2b20d1aSTang Haojin bankedDataArray.io.readline <> mainPipe.io.data_readline 10637a5caa97Szhanglinjuan bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend 10646786cfb7SWilliam Wang mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed 1065144422dcSMaxpicca-Li mainPipe.io.data_resp := bankedDataArray.io.readline_resp 10661f0e2dc7SJiawei Lin 10679ef181f4SWilliam Wang (0 until LoadPipelineWidth).map(i => { 10689ef181f4SWilliam Wang bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read 1069cdbff57cSHaoyuan Feng bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req 10706786cfb7SWilliam Wang bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed 10719ef181f4SWilliam Wang 1072144422dcSMaxpicca-Li ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i) 1073144422dcSMaxpicca-Li 10749ef181f4SWilliam Wang ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i) 10759ef181f4SWilliam Wang }) 10761f0e2dc7SJiawei Lin 1077774f100aSWilliam Wang (0 until LoadPipelineWidth).map(i => { 1078683c1411Shappy-lx val (_, _, done, _) = edge.count(bus.d) 1079683c1411Shappy-lx when(bus.d.bits.opcode === TLMessages.GrantData) { 1080683c1411Shappy-lx io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 1081683c1411Shappy-lx }.otherwise { 1082683c1411Shappy-lx io.lsu.forward_D(i).dontCare() 1083683c1411Shappy-lx } 1084683c1411Shappy-lx }) 10859444e131Ssfencevma // tl D channel wakeup 10869444e131Ssfencevma val (_, _, done, _) = edge.count(bus.d) 10879444e131Ssfencevma when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) { 10889444e131Ssfencevma io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 10899444e131Ssfencevma } .otherwise { 10909444e131Ssfencevma io.lsu.tl_d_channel.dontCare() 10919444e131Ssfencevma } 10922fdb4d6aShappy-lx mainPipe.io.force_write <> io.force_write 1093683c1411Shappy-lx 109404665835SMaxpicca-Li /** dwpu */ 109504665835SMaxpicca-Li val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth)) 109604665835SMaxpicca-Li for(i <- 0 until LoadPipelineWidth){ 109704665835SMaxpicca-Li dwpu.io.req(i) <> ldu(i).io.dwpu.req(0) 109804665835SMaxpicca-Li dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0) 109904665835SMaxpicca-Li dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0) 110004665835SMaxpicca-Li dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0) 110104665835SMaxpicca-Li } 110204665835SMaxpicca-Li dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid 110304665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr 110404665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en 110504665835SMaxpicca-Li 11061f0e2dc7SJiawei Lin //---------------------------------------- 11071f0e2dc7SJiawei Lin // load pipe 11081f0e2dc7SJiawei Lin // the s1 kill signal 11091f0e2dc7SJiawei Lin // only lsu uses this, replay never kills 11101f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { 11111f0e2dc7SJiawei Lin ldu(w).io.lsu <> io.lsu.load(w) 11121f0e2dc7SJiawei Lin 1113cdbff57cSHaoyuan Feng // TODO:when have load128Req 1114cdbff57cSHaoyuan Feng ldu(w).io.load128Req := false.B 1115cdbff57cSHaoyuan Feng 11161f0e2dc7SJiawei Lin // replay and nack not needed anymore 11171f0e2dc7SJiawei Lin // TODO: remove replay and nack 11181f0e2dc7SJiawei Lin ldu(w).io.nack := false.B 11191f0e2dc7SJiawei Lin 11201f0e2dc7SJiawei Lin ldu(w).io.disable_ld_fast_wakeup := 11217a5caa97Szhanglinjuan bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict 11221f0e2dc7SJiawei Lin } 11231f0e2dc7SJiawei Lin 11240d32f713Shappy-lx prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) 11250d32f713Shappy-lx prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _) 11260d32f713Shappy-lx prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch 11270d32f713Shappy-lx prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit)) 11280d32f713Shappy-lx io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl 11290d32f713Shappy-lx XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))) 11300d32f713Shappy-lx XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)) 11310d32f713Shappy-lx XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _)) 11320d32f713Shappy-lx XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _)) 11330d32f713Shappy-lx 1134da3bf434SMaxpicca-Li /** LoadMissDB: record load miss state */ 1135da3bf434SMaxpicca-Li val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString)) 1136da3bf434SMaxpicca-Li val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString)) 1137da3bf434SMaxpicca-Li val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString 1138da3bf434SMaxpicca-Li val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString 1139da3bf434SMaxpicca-Li val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry) 1140da3bf434SMaxpicca-Li for( i <- 0 until LoadPipelineWidth){ 1141da3bf434SMaxpicca-Li val loadMissEntry = Wire(new LoadMissEntry) 1142da3bf434SMaxpicca-Li val loadMissWriteEn = 1143da3bf434SMaxpicca-Li (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) || 1144da3bf434SMaxpicca-Li (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR) 1145da3bf434SMaxpicca-Li loadMissEntry.timeCnt := GTimer() 1146da3bf434SMaxpicca-Li loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 1147da3bf434SMaxpicca-Li loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr 1148da3bf434SMaxpicca-Li loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 1149da3bf434SMaxpicca-Li loadMissEntry.missState := OHToUInt(Cat(Seq( 1150da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 1151da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 1152da3bf434SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 1153da3bf434SMaxpicca-Li ))) 1154da3bf434SMaxpicca-Li loadMissTable.log( 1155da3bf434SMaxpicca-Li data = loadMissEntry, 1156da3bf434SMaxpicca-Li en = isWriteLoadMissTable.orR && loadMissWriteEn, 1157da3bf434SMaxpicca-Li site = siteName, 1158da3bf434SMaxpicca-Li clock = clock, 1159da3bf434SMaxpicca-Li reset = reset 1160da3bf434SMaxpicca-Li ) 1161da3bf434SMaxpicca-Li } 1162da3bf434SMaxpicca-Li 116304665835SMaxpicca-Li val isWriteLoadAccessTable = WireInit(Constantin.createRecord("isWriteLoadAccessTable" + p(XSCoreParamsKey).HartId.toString)) 116404665835SMaxpicca-Li val loadAccessTable = ChiselDB.createTable("LoadAccessDB" + p(XSCoreParamsKey).HartId.toString, new LoadAccessEntry) 116504665835SMaxpicca-Li for (i <- 0 until LoadPipelineWidth) { 116604665835SMaxpicca-Li val loadAccessEntry = Wire(new LoadAccessEntry) 116704665835SMaxpicca-Li loadAccessEntry.timeCnt := GTimer() 116804665835SMaxpicca-Li loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 116904665835SMaxpicca-Li loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr 117004665835SMaxpicca-Li loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 117104665835SMaxpicca-Li loadAccessEntry.missState := OHToUInt(Cat(Seq( 117204665835SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 117304665835SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 117404665835SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 117504665835SMaxpicca-Li ))) 117604665835SMaxpicca-Li loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num 117704665835SMaxpicca-Li loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num 117804665835SMaxpicca-Li loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num 117904665835SMaxpicca-Li loadAccessTable.log( 118004665835SMaxpicca-Li data = loadAccessEntry, 118104665835SMaxpicca-Li en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid, 118204665835SMaxpicca-Li site = siteName + "_loadpipe" + i.toString, 118304665835SMaxpicca-Li clock = clock, 118404665835SMaxpicca-Li reset = reset 118504665835SMaxpicca-Li ) 118604665835SMaxpicca-Li } 118704665835SMaxpicca-Li 11881f0e2dc7SJiawei Lin //---------------------------------------- 11890d32f713Shappy-lx // Sta pipe 119046ba64e8Ssfencevma for (w <- 0 until StorePipelineWidth) { 11910d32f713Shappy-lx stu(w).io.lsu <> io.lsu.sta(w) 11920d32f713Shappy-lx } 11930d32f713Shappy-lx 11940d32f713Shappy-lx //---------------------------------------- 11951f0e2dc7SJiawei Lin // atomics 11961f0e2dc7SJiawei Lin // atomics not finished yet 119762cb71fbShappy-lx // io.lsu.atomics <> atomicsReplayUnit.io.lsu 119862cb71fbShappy-lx io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp) 119962cb71fbShappy-lx io.lsu.atomics.block_lr := mainPipe.io.block_lr 120062cb71fbShappy-lx // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp) 120162cb71fbShappy-lx // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr 12021f0e2dc7SJiawei Lin 12031f0e2dc7SJiawei Lin //---------------------------------------- 12041f0e2dc7SJiawei Lin // miss queue 12050d32f713Shappy-lx // missReqArb port: 120646ba64e8Ssfencevma // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 1 + 120746ba64e8Ssfencevma // hybrid * 1; disable: main pipe * 1 + load pipe * 2 + hybrid * 1 12080d32f713Shappy-lx // higher priority is given to lower indices 120946ba64e8Ssfencevma val MissReqPortCount = if(StorePrefetchL1Enabled) 1 + backendParams.LduCnt + backendParams.StaCnt + backendParams.HyuCnt else 1 + backendParams.LduCnt + backendParams.HyuCnt 12101f0e2dc7SJiawei Lin val MainPipeMissReqPort = 0 121146ba64e8Ssfencevma val HybridMissReqBase = MissReqPortCount - backendParams.HyuCnt 12121f0e2dc7SJiawei Lin 12131f0e2dc7SJiawei Lin // Request 12146008d57dShappy-lx val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits)) 12151f0e2dc7SJiawei Lin 1216a98b054bSWilliam Wang missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 121746ba64e8Ssfencevma for (w <- 0 until backendParams.LduCnt) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req } 12181f0e2dc7SJiawei Lin 1219fa9ac9b6SWilliam Wang for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp } 1220fa9ac9b6SWilliam Wang mainPipe.io.miss_resp := missQueue.io.resp 1221683c1411Shappy-lx 12220d32f713Shappy-lx if(StorePrefetchL1Enabled) { 122346ba64e8Ssfencevma for (w <- 0 until backendParams.StaCnt) { missReqArb.io.in(1 + backendParams.LduCnt + w) <> stu(w).io.miss_req } 12240d32f713Shappy-lx }else { 1225d7739d95Ssfencevma for (w <- 0 until backendParams.StaCnt) { stu(w).io.miss_req.ready := false.B } 12260d32f713Shappy-lx } 12270d32f713Shappy-lx 122846ba64e8Ssfencevma for (i <- 0 until backendParams.HyuCnt) { 122946ba64e8Ssfencevma val HybridLoadReqPort = HybridLoadReadBase + i 123046ba64e8Ssfencevma val HybridStoreReqPort = HybridStoreReadBase + i 123146ba64e8Ssfencevma val HybridMissReqPort = HybridMissReqBase + i 123246ba64e8Ssfencevma 123346ba64e8Ssfencevma ldu(HybridLoadReqPort).io.miss_req.ready := false.B 123446ba64e8Ssfencevma stu(HybridStoreReqPort).io.miss_req.ready := false.B 123546ba64e8Ssfencevma 123646ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 123746ba64e8Ssfencevma when (ldu(HybridLoadReqPort).io.miss_req.valid) { 123846ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 123946ba64e8Ssfencevma } .otherwise { 124046ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> stu(HybridStoreReqPort).io.miss_req 124146ba64e8Ssfencevma } 124246ba64e8Ssfencevma } else { 124346ba64e8Ssfencevma missReqArb.io.in(HybridMissReqPort) <> ldu(HybridLoadReqPort).io.miss_req 124446ba64e8Ssfencevma } 124546ba64e8Ssfencevma } 124646ba64e8Ssfencevma 124746ba64e8Ssfencevma 12481f0e2dc7SJiawei Lin wb.io.miss_req.valid := missReqArb.io.out.valid 12491f0e2dc7SJiawei Lin wb.io.miss_req.bits := missReqArb.io.out.bits.addr 12501f0e2dc7SJiawei Lin 1251a98b054bSWilliam Wang // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req) 1252a98b054bSWilliam Wang missReqArb.io.out <> missQueue.io.req 1253a98b054bSWilliam Wang when(wb.io.block_miss_req) { 1254a98b054bSWilliam Wang missQueue.io.req.bits.cancel := true.B 1255a98b054bSWilliam Wang missReqArb.io.out.ready := false.B 1256a98b054bSWilliam Wang } 12571f0e2dc7SJiawei Lin 1258e50f3145Ssfencevma for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel } 1259e50f3145Ssfencevma 12606008d57dShappy-lx XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U) 12616008d57dShappy-lx XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U) 12626b5c3d02Shappy-lx 12636b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U) 12646b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U) 12656b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U) 12666008d57dShappy-lx 1267683c1411Shappy-lx // forward missqueue 1268683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i))) 1269683c1411Shappy-lx 12701f0e2dc7SJiawei Lin // refill to load queue 1271ad3ba452Szhanglinjuan io.lsu.lsq <> missQueue.io.refill_to_ldq 12721f0e2dc7SJiawei Lin 12731f0e2dc7SJiawei Lin // tilelink stuff 12741f0e2dc7SJiawei Lin bus.a <> missQueue.io.mem_acquire 12751f0e2dc7SJiawei Lin bus.e <> missQueue.io.mem_finish 1276ad3ba452Szhanglinjuan missQueue.io.probe_addr := bus.b.bits.address 1277ad3ba452Szhanglinjuan 1278a98b054bSWilliam Wang missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp) 12791f0e2dc7SJiawei Lin 12801f0e2dc7SJiawei Lin //---------------------------------------- 12811f0e2dc7SJiawei Lin // probe 12821f0e2dc7SJiawei Lin // probeQueue.io.mem_probe <> bus.b 12831f0e2dc7SJiawei Lin block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block) 1284ad3ba452Szhanglinjuan probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block 1285300ded30SWilliam Wang probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set 12861f0e2dc7SJiawei Lin 12871f0e2dc7SJiawei Lin //---------------------------------------- 12881f0e2dc7SJiawei Lin // mainPipe 1289ad3ba452Szhanglinjuan // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe, 1290ad3ba452Szhanglinjuan // block the req in main pipe 1291219c4595Szhanglinjuan block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid) 1292b36dd5fdSWilliam Wang block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid) 12931f0e2dc7SJiawei Lin 1294a98b054bSWilliam Wang io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp) 1295ad3ba452Szhanglinjuan io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp 12961f0e2dc7SJiawei Lin 129769790076Szhanglinjuan arbiter_with_pipereg( 129862cb71fbShappy-lx in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req), 129969790076Szhanglinjuan out = mainPipe.io.atomic_req, 130069790076Szhanglinjuan name = Some("main_pipe_atomic_req") 130169790076Szhanglinjuan ) 13021f0e2dc7SJiawei Lin 1303a98b054bSWilliam Wang mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits) 13041f0e2dc7SJiawei Lin 1305ad3ba452Szhanglinjuan //---------------------------------------- 1306b36dd5fdSWilliam Wang // replace (main pipe) 1307ad3ba452Szhanglinjuan val mpStatus = mainPipe.io.status 1308578c21a4Szhanglinjuan mainPipe.io.replace_req <> missQueue.io.replace_pipe_req 1309578c21a4Szhanglinjuan missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp 13101f0e2dc7SJiawei Lin 1311ad3ba452Szhanglinjuan //---------------------------------------- 1312ad3ba452Szhanglinjuan // refill pipe 131363540aa5Szhanglinjuan val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) || 131463540aa5Szhanglinjuan Cat(Seq(mpStatus.s2, mpStatus.s3).map(s => 1315ad3ba452Szhanglinjuan s.valid && 1316ad3ba452Szhanglinjuan s.bits.set === missQueue.io.refill_pipe_req.bits.idx && 1317ad3ba452Szhanglinjuan s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en 1318ad3ba452Szhanglinjuan )).orR 1319ad3ba452Szhanglinjuan block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked) 1320c3a5fe5fShappy-lx 1321c3a5fe5fShappy-lx val mpStatus_dup = mainPipe.io.status_dup 1322c3a5fe5fShappy-lx val mq_refill_dup = missQueue.io.refill_pipe_req_dup 1323c3a5fe5fShappy-lx val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i => 1324c3a5fe5fShappy-lx mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx || 1325c3a5fe5fShappy-lx Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s => 1326c3a5fe5fShappy-lx s.valid && 1327c3a5fe5fShappy-lx s.bits.set === mq_refill_dup(i).bits.idx && 1328c3a5fe5fShappy-lx s.bits.way_en === mq_refill_dup(i).bits.way_en 1329c3a5fe5fShappy-lx )).orR 1330c3a5fe5fShappy-lx }) 1331c3a5fe5fShappy-lx dontTouch(refillShouldBeBlocked_dup) 1332c3a5fe5fShappy-lx 13336c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 13346c7e5e86Szhanglinjuan r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits 13356c7e5e86Szhanglinjuan } 13366c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits 13376c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits 13386c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits 13396c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 13406c7e5e86Szhanglinjuan r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid && 13416c7e5e86Szhanglinjuan !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i) 13426c7e5e86Szhanglinjuan } 13436c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort) 13446c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort) 13456c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort) 1346c3a5fe5fShappy-lx 1347c3a5fe5fShappy-lx val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map( 1348c3a5fe5fShappy-lx x => x._1.valid && !x._2 1349c3a5fe5fShappy-lx )) 1350c3a5fe5fShappy-lx val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady)) 13516c7e5e86Szhanglinjuan val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus)) 1352c3a5fe5fShappy-lx dontTouch(refillPipe_io_req_valid_dup) 1353c3a5fe5fShappy-lx dontTouch(refillPipe_io_data_write_valid_dup) 1354c3a5fe5fShappy-lx dontTouch(refillPipe_io_tag_write_valid_dup) 1355c3a5fe5fShappy-lx mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v)) 1356c3a5fe5fShappy-lx mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v)) 1357c3a5fe5fShappy-lx mainPipe.io.wb_ready_dup := wb.io.req_ready_dup 1358c3a5fe5fShappy-lx 1359c3a5fe5fShappy-lx mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) => 1360c3a5fe5fShappy-lx r.ready := refillPipe.io.req.ready && !block 1361c3a5fe5fShappy-lx } 1362c3a5fe5fShappy-lx 136354e42658SWilliam Wang missQueue.io.refill_pipe_resp := refillPipe.io.resp 1364a98b054bSWilliam Wang io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp) 13651f0e2dc7SJiawei Lin 13661f0e2dc7SJiawei Lin //---------------------------------------- 13671f0e2dc7SJiawei Lin // wb 13681f0e2dc7SJiawei Lin // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy 1369026615fcSWilliam Wang 1370578c21a4Szhanglinjuan wb.io.req <> mainPipe.io.wb 13711f0e2dc7SJiawei Lin bus.c <> wb.io.mem_release 1372ad3ba452Szhanglinjuan wb.io.release_wakeup := refillPipe.io.release_wakeup 1373ad3ba452Szhanglinjuan wb.io.release_update := mainPipe.io.release_update 1374b8f6ff86SWilliam Wang wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req 1375b8f6ff86SWilliam Wang wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp 1376ef3b5b96SWilliam Wang 1377935edac4STang Haojin io.lsu.release.valid := RegNext(wb.io.req.fire) 1378ef3b5b96SWilliam Wang io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr) 1379ef3b5b96SWilliam Wang // Note: RegNext() is required by: 1380ef3b5b96SWilliam Wang // * load queue released flag update logic 1381ef3b5b96SWilliam Wang // * load / load violation check logic 1382ef3b5b96SWilliam Wang // * and timing requirements 1383ef3b5b96SWilliam Wang // CHANGE IT WITH CARE 13841f0e2dc7SJiawei Lin 13851f0e2dc7SJiawei Lin // connect bus d 13861f0e2dc7SJiawei Lin missQueue.io.mem_grant.valid := false.B 13871f0e2dc7SJiawei Lin missQueue.io.mem_grant.bits := DontCare 13881f0e2dc7SJiawei Lin 13891f0e2dc7SJiawei Lin wb.io.mem_grant.valid := false.B 13901f0e2dc7SJiawei Lin wb.io.mem_grant.bits := DontCare 13911f0e2dc7SJiawei Lin 13921f0e2dc7SJiawei Lin // in L1DCache, we ony expect Grant[Data] and ReleaseAck 13931f0e2dc7SJiawei Lin bus.d.ready := false.B 13941f0e2dc7SJiawei Lin when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) { 13951f0e2dc7SJiawei Lin missQueue.io.mem_grant <> bus.d 13961f0e2dc7SJiawei Lin } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) { 13971f0e2dc7SJiawei Lin wb.io.mem_grant <> bus.d 13981f0e2dc7SJiawei Lin } .otherwise { 1399935edac4STang Haojin assert (!bus.d.fire) 14001f0e2dc7SJiawei Lin } 14011f0e2dc7SJiawei Lin 14021f0e2dc7SJiawei Lin //---------------------------------------- 14030d32f713Shappy-lx // Feedback Direct Prefetch Monitor 14040d32f713Shappy-lx fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt 14050d32f713Shappy-lx fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch 14060d32f713Shappy-lx fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch 14070d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { 14080d32f713Shappy-lx if(w == 0) { 14090d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch 14100d32f713Shappy-lx }else { 14110d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch) 14120d32f713Shappy-lx } 14130d32f713Shappy-lx } 14140d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.cache_pollution(w) := ldu(w).io.prefetch_info.fdp.pollution } 14150d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.demand_miss(w) := ldu(w).io.prefetch_info.fdp.demand_miss } 14167cf78eb2Shappy-lx fdpMonitor.io.debugRolling := io.debugRolling 14170d32f713Shappy-lx 14180d32f713Shappy-lx //---------------------------------------- 14190d32f713Shappy-lx // Bloom Filter 14200d32f713Shappy-lx bloomFilter.io.set <> missQueue.io.bloom_filter_query.set 14210d32f713Shappy-lx bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr 14220d32f713Shappy-lx 14230d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query } 14240d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp } 14250d32f713Shappy-lx 14260d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq } 14270d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query } 14280d32f713Shappy-lx 14290d32f713Shappy-lx //---------------------------------------- 1430ad3ba452Szhanglinjuan // replacement algorithm 1431ad3ba452Szhanglinjuan val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets) 14320d32f713Shappy-lx val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way) 143304665835SMaxpicca-Li 143404665835SMaxpicca-Li val victimList = VictimList(nSets) 143504665835SMaxpicca-Li if (dwpuParam.enCfPred) { 143604665835SMaxpicca-Li when(missQueue.io.replace_pipe_req.valid) { 143704665835SMaxpicca-Li victimList.replace(get_idx(missQueue.io.replace_pipe_req.bits.vaddr)) 143804665835SMaxpicca-Li } 1439ad3ba452Szhanglinjuan replWayReqs.foreach { 1440ad3ba452Szhanglinjuan case req => 1441ad3ba452Szhanglinjuan req.way := DontCare 144204665835SMaxpicca-Li when(req.set.valid) { 144304665835SMaxpicca-Li when(victimList.whether_sa(req.set.bits)) { 144404665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 144504665835SMaxpicca-Li }.otherwise { 144604665835SMaxpicca-Li req.way := req.dmWay 144704665835SMaxpicca-Li } 144804665835SMaxpicca-Li } 144904665835SMaxpicca-Li } 145004665835SMaxpicca-Li } else { 145104665835SMaxpicca-Li replWayReqs.foreach { 145204665835SMaxpicca-Li case req => 145304665835SMaxpicca-Li req.way := DontCare 145404665835SMaxpicca-Li when(req.set.valid) { 145504665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 145604665835SMaxpicca-Li } 145704665835SMaxpicca-Li } 1458ad3ba452Szhanglinjuan } 1459ad3ba452Szhanglinjuan 1460ad3ba452Szhanglinjuan val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq( 146192816bbcSWilliam Wang mainPipe.io.replace_access 14620d32f713Shappy-lx ) ++ stu.map(_.io.replace_access) 1463ad3ba452Szhanglinjuan val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W)))) 1464ad3ba452Szhanglinjuan touchWays.zip(replAccessReqs).foreach { 1465ad3ba452Szhanglinjuan case (w, req) => 1466ad3ba452Szhanglinjuan w.valid := req.valid 1467ad3ba452Szhanglinjuan w.bits := req.bits.way 1468ad3ba452Szhanglinjuan } 1469ad3ba452Szhanglinjuan val touchSets = replAccessReqs.map(_.bits.set) 1470ad3ba452Szhanglinjuan replacer.access(touchSets, touchWays) 1471ad3ba452Szhanglinjuan 1472ad3ba452Szhanglinjuan //---------------------------------------- 14731f0e2dc7SJiawei Lin // assertions 14741f0e2dc7SJiawei Lin // dcache should only deal with DRAM addresses 1475935edac4STang Haojin when (bus.a.fire) { 14761f0e2dc7SJiawei Lin assert(bus.a.bits.address >= 0x80000000L.U) 14771f0e2dc7SJiawei Lin } 1478935edac4STang Haojin when (bus.b.fire) { 14791f0e2dc7SJiawei Lin assert(bus.b.bits.address >= 0x80000000L.U) 14801f0e2dc7SJiawei Lin } 1481935edac4STang Haojin when (bus.c.fire) { 14821f0e2dc7SJiawei Lin assert(bus.c.bits.address >= 0x80000000L.U) 14831f0e2dc7SJiawei Lin } 14841f0e2dc7SJiawei Lin 14851f0e2dc7SJiawei Lin //---------------------------------------- 14861f0e2dc7SJiawei Lin // utility functions 14871f0e2dc7SJiawei Lin def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 14881f0e2dc7SJiawei Lin sink.valid := source.valid && !block_signal 14891f0e2dc7SJiawei Lin source.ready := sink.ready && !block_signal 14901f0e2dc7SJiawei Lin sink.bits := source.bits 14911f0e2dc7SJiawei Lin } 14921f0e2dc7SJiawei Lin 14931f0e2dc7SJiawei Lin //---------------------------------------- 1494e19f7967SWilliam Wang // Customized csr cache op support 1495e19f7967SWilliam Wang val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE)) 1496e19f7967SWilliam Wang cacheOpDecoder.io.csr <> io.csr 1497c3a5fe5fShappy-lx bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1498c3a5fe5fShappy-lx // dup cacheOp_req_valid 1499779109e3Slixin bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1500c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1501779109e3Slixin bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1502c3a5fe5fShappy-lx 1503e19f7967SWilliam Wang tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1504c3a5fe5fShappy-lx // dup cacheOp_req_valid 1505779109e3Slixin tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1506c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1507779109e3Slixin tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1508e47fc57cSlixin 1509e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid || 1510e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid 1511e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 1512e19f7967SWilliam Wang bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits, 1513e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits, 1514e19f7967SWilliam Wang )) 1515026615fcSWilliam Wang cacheOpDecoder.io.error := io.error 151641b68474SWilliam Wang assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U)) 1517e19f7967SWilliam Wang 1518e19f7967SWilliam Wang //---------------------------------------- 15191f0e2dc7SJiawei Lin // performance counters 1520935edac4STang Haojin val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire)) 15211f0e2dc7SJiawei Lin XSPerfAccumulate("num_loads", num_loads) 15221f0e2dc7SJiawei Lin 15231f0e2dc7SJiawei Lin io.mshrFull := missQueue.io.full 1524ad3ba452Szhanglinjuan 1525ad3ba452Szhanglinjuan // performance counter 1526ad3ba452Szhanglinjuan val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType)) 1527ad3ba452Szhanglinjuan val st_access = Wire(ld_access.last.cloneType) 1528ad3ba452Szhanglinjuan ld_access.zip(ldu).foreach { 1529ad3ba452Szhanglinjuan case (a, u) => 1530935edac4STang Haojin a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill 1531d2b20d1aSTang Haojin a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr)) 153203efd994Shappy-lx a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache) 1533ad3ba452Szhanglinjuan } 1534935edac4STang Haojin st_access.valid := RegNext(mainPipe.io.store_req.fire) 1535ad3ba452Szhanglinjuan st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr)) 1536ad3ba452Szhanglinjuan st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr)) 1537ad3ba452Szhanglinjuan val access_info = ld_access.toSeq ++ Seq(st_access) 1538ad3ba452Szhanglinjuan val early_replace = RegNext(missQueue.io.debug_early_replace) 1539ad3ba452Szhanglinjuan val access_early_replace = access_info.map { 1540ad3ba452Szhanglinjuan case acc => 1541ad3ba452Szhanglinjuan Cat(early_replace.map { 1542ad3ba452Szhanglinjuan case r => 1543ad3ba452Szhanglinjuan acc.valid && r.valid && 1544ad3ba452Szhanglinjuan acc.bits.tag === r.bits.tag && 1545ad3ba452Szhanglinjuan acc.bits.idx === r.bits.idx 1546ad3ba452Szhanglinjuan }) 1547ad3ba452Szhanglinjuan } 1548ad3ba452Szhanglinjuan XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace))) 1549cd365d4cSrvcoresjw 15501ca0e4f3SYinan Xu val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents) 15511ca0e4f3SYinan Xu generatePerfEvent() 15521f0e2dc7SJiawei Lin} 15531f0e2dc7SJiawei Lin 15541f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule { 15551f0e2dc7SJiawei Lin val clock = IO(Input(Clock())) 15561f0e2dc7SJiawei Lin val enable = IO(Input(Bool())) 15571f0e2dc7SJiawei Lin val cmd = IO(Input(UInt(5.W))) 15581f0e2dc7SJiawei Lin val addr = IO(Input(UInt(64.W))) 15591f0e2dc7SJiawei Lin val wdata = IO(Input(UInt(64.W))) 15601f0e2dc7SJiawei Lin val mask = IO(Input(UInt(8.W))) 15611f0e2dc7SJiawei Lin val rdata = IO(Output(UInt(64.W))) 15621f0e2dc7SJiawei Lin} 15631f0e2dc7SJiawei Lin 15644f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 156595e60e55STang Haojin override def shouldBeInlined: Boolean = false 15661f0e2dc7SJiawei Lin 15674f94c0c6SJiawei Lin val useDcache = coreParams.dcacheParametersOpt.nonEmpty 15684f94c0c6SJiawei Lin val clientNode = if (useDcache) TLIdentityNode() else null 15694f94c0c6SJiawei Lin val dcache = if (useDcache) LazyModule(new DCache()) else null 15704f94c0c6SJiawei Lin if (useDcache) { 15711f0e2dc7SJiawei Lin clientNode := dcache.clientNode 15721f0e2dc7SJiawei Lin } 15731f0e2dc7SJiawei Lin 1574935edac4STang Haojin class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents { 15751f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 15761ca0e4f3SYinan Xu val perfEvents = if (!useDcache) { 15774f94c0c6SJiawei Lin // a fake dcache which uses dpi-c to access memory, only for debug usage! 15781f0e2dc7SJiawei Lin val fake_dcache = Module(new FakeDCache()) 15791f0e2dc7SJiawei Lin io <> fake_dcache.io 15801ca0e4f3SYinan Xu Seq() 15811f0e2dc7SJiawei Lin } 15821f0e2dc7SJiawei Lin else { 15831f0e2dc7SJiawei Lin io <> dcache.module.io 15841ca0e4f3SYinan Xu dcache.module.getPerfEvents 15851f0e2dc7SJiawei Lin } 15861ca0e4f3SYinan Xu generatePerfEvent() 15871f0e2dc7SJiawei Lin } 1588935edac4STang Haojin 1589935edac4STang Haojin lazy val module = new DCacheWrapperImp(this) 15901f0e2dc7SJiawei Lin} 1591