xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 578c21a44df015a5344c593c63fc67769b065c5d)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
275668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
281f0e2dc7SJiawei Linimport device.RAMHelper
295668a921SJiawei Linimport huancun.{AliasField, AliasKey, DirtyField, PreferCacheField, PrefetchField}
305668a921SJiawei Lin
31ad3ba452Szhanglinjuanimport scala.math.max
321f0e2dc7SJiawei Lin
331f0e2dc7SJiawei Lin// DCache specific parameters
341f0e2dc7SJiawei Lincase class DCacheParameters
351f0e2dc7SJiawei Lin(
361f0e2dc7SJiawei Lin  nSets: Int = 256,
371f0e2dc7SJiawei Lin  nWays: Int = 8,
381f0e2dc7SJiawei Lin  rowBits: Int = 128,
391f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
401f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
41300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
421f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
431f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
441f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
451f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
461f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
47fddcfe1fSwakafa  blockBytes: Int = 64,
48fddcfe1fSwakafa  alwaysReleaseData: Boolean = true
491f0e2dc7SJiawei Lin) extends L1CacheParameters {
501f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
511f0e2dc7SJiawei Lin  // cache alias will happen,
521f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
531f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
541f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
551f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
561f0e2dc7SJiawei Lin    PrefetchField(),
571f0e2dc7SJiawei Lin    PreferCacheField()
581f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
591f0e2dc7SJiawei Lin  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
601f0e2dc7SJiawei Lin
611f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
621f0e2dc7SJiawei Lin
631f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
641f0e2dc7SJiawei Lin}
651f0e2dc7SJiawei Lin
661f0e2dc7SJiawei Lin//           Physical Address
671f0e2dc7SJiawei Lin// --------------------------------------
681f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
691f0e2dc7SJiawei Lin// --------------------------------------
701f0e2dc7SJiawei Lin//                  |
711f0e2dc7SJiawei Lin//                  DCacheTagOffset
721f0e2dc7SJiawei Lin//
731f0e2dc7SJiawei Lin//           Virtual Address
741f0e2dc7SJiawei Lin// --------------------------------------
751f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
761f0e2dc7SJiawei Lin// --------------------------------------
771f0e2dc7SJiawei Lin//                |     |      |        |
78ca18a0b4SWilliam Wang//                |     |      |        0
791f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
801f0e2dc7SJiawei Lin//                |     DCacheSetOffset
811f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
821f0e2dc7SJiawei Lin
831f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
841f0e2dc7SJiawei Lin
851f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
861f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
871f0e2dc7SJiawei Lin  val cfg = cacheParams
881f0e2dc7SJiawei Lin
891f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
901f0e2dc7SJiawei Lin
911f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
921f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
931f0e2dc7SJiawei Lin
94e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
95e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
96e19f7967SWilliam Wang
971f0e2dc7SJiawei Lin  def lrscCycles = LRSCCycles // ISA requires 16-insn LRSC sequences to succeed
981f0e2dc7SJiawei Lin  def lrscBackoff = 3 // disallow LRSC reacquisition briefly
991f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
1001f0e2dc7SJiawei Lin
1011f0e2dc7SJiawei Lin  def nSourceType = 3
1021f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
1031f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1041f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1051f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
1063f4ec46fSCODE-JTZ  def SOFT_PREFETCH = 3
1071f0e2dc7SJiawei Lin
1081f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1091f0e2dc7SJiawei Lin  def reqIdWidth = 64
1101f0e2dc7SJiawei Lin
111300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
112300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
113300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
114300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
115300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
116ad3ba452Szhanglinjuan
1171f0e2dc7SJiawei Lin  // banked dcache support
1181f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1191f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
1201f0e2dc7SJiawei Lin  val DCacheBanks = 8
1211f0e2dc7SJiawei Lin  val DCacheSRAMRowBits = 64 // hardcoded
122ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
123ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
1241f0e2dc7SJiawei Lin
125ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
126ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
127ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1281f0e2dc7SJiawei Lin
1291f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1301f0e2dc7SJiawei Lin
1311f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
132ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
133ca18a0b4SWilliam Wang
134ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1351f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1361f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1371f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
138ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1391f0e2dc7SJiawei Lin  val DCacheIndexOffset = DCacheBankOffset
1401f0e2dc7SJiawei Lin
1411f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1421f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
1431f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
1441f0e2dc7SJiawei Lin  }
1451f0e2dc7SJiawei Lin
1461f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
1471f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
1481f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
1491f0e2dc7SJiawei Lin  }
1501f0e2dc7SJiawei Lin
1511f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
1521f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
1531f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
1541f0e2dc7SJiawei Lin  }
1551f0e2dc7SJiawei Lin
1561f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
1571f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
1581f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
1591f0e2dc7SJiawei Lin  }
1601f0e2dc7SJiawei Lin
161*578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
162*578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
163*578c21a4Szhanglinjuan    out: DecoupledIO[T],
164*578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
165*578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
166*578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
167*578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
168*578c21a4Szhanglinjuan      a <> req
169*578c21a4Szhanglinjuan    }
170*578c21a4Szhanglinjuan    out <> arb.io.out
171*578c21a4Szhanglinjuan  }
172*578c21a4Szhanglinjuan
173*578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
174*578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
175*578c21a4Szhanglinjuan    out: DecoupledIO[T],
176*578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
177*578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
178*578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
179*578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
180*578c21a4Szhanglinjuan      a <> req
181*578c21a4Szhanglinjuan    }
182*578c21a4Szhanglinjuan    out <> arb.io.out
183*578c21a4Szhanglinjuan  }
184*578c21a4Szhanglinjuan
185ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
186ad3ba452Szhanglinjuan
1871f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
1881f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
1891f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
1901f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
1911f0e2dc7SJiawei Lin}
1921f0e2dc7SJiawei Lin
1931f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
1941f0e2dc7SJiawei Lin  with HasDCacheParameters
1951f0e2dc7SJiawei Lin
1961f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
1971f0e2dc7SJiawei Lin  with HasDCacheParameters
1981f0e2dc7SJiawei Lin
1991f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
2001f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
2011f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
2021f0e2dc7SJiawei Lin}
2031f0e2dc7SJiawei Lin
204ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
205ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
206ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
207ad3ba452Szhanglinjuan}
208ad3ba452Szhanglinjuan
2091f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
2101f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters)  extends DCacheBundle
2111f0e2dc7SJiawei Lin{
2121f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2131f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2141f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
2151f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
2161f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2173f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
2181f0e2dc7SJiawei Lin  def dump() = {
2191f0e2dc7SJiawei Lin    XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2201f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2211f0e2dc7SJiawei Lin  }
2221f0e2dc7SJiawei Lin}
2231f0e2dc7SJiawei Lin
2241f0e2dc7SJiawei Lin// memory request in word granularity(store)
2251f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
2261f0e2dc7SJiawei Lin{
2271f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2281f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
2291f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2301f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2311f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
2321f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2331f0e2dc7SJiawei Lin  def dump() = {
2341f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2351f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2361f0e2dc7SJiawei Lin  }
237ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
2381f0e2dc7SJiawei Lin}
2391f0e2dc7SJiawei Lin
2401f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
2411f0e2dc7SJiawei Lin  val vaddr = UInt(VAddrBits.W)
242ca18a0b4SWilliam Wang  val wline = Bool()
2431f0e2dc7SJiawei Lin}
2441f0e2dc7SJiawei Lin
2451f0e2dc7SJiawei Linclass DCacheWordResp(implicit p: Parameters) extends DCacheBundle
2461f0e2dc7SJiawei Lin{
2471f0e2dc7SJiawei Lin  val data         = UInt(DataBits.W)
2481f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2491f0e2dc7SJiawei Lin  val miss   = Bool()
2501f0e2dc7SJiawei Lin  // cache req nacked, replay it later
2513f4ec46fSCODE-JTZ  val miss_enter = Bool()
2523f4ec46fSCODE-JTZ  // cache miss, and enter the missqueue successfully. just for softprefetch
2531f0e2dc7SJiawei Lin  val replay = Bool()
2541f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2551f0e2dc7SJiawei Lin  def dump() = {
2561f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
2571f0e2dc7SJiawei Lin      data, id, miss, replay)
2581f0e2dc7SJiawei Lin  }
2591f0e2dc7SJiawei Lin}
2601f0e2dc7SJiawei Lin
2611f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
2621f0e2dc7SJiawei Lin{
2631f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2641f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2651f0e2dc7SJiawei Lin  val miss   = Bool()
2661f0e2dc7SJiawei Lin  // cache req nacked, replay it later
2671f0e2dc7SJiawei Lin  val replay = Bool()
2681f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2691f0e2dc7SJiawei Lin  def dump() = {
2701f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
2711f0e2dc7SJiawei Lin      data, id, miss, replay)
2721f0e2dc7SJiawei Lin  }
2731f0e2dc7SJiawei Lin}
2741f0e2dc7SJiawei Lin
2751f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
2761f0e2dc7SJiawei Lin{
2771f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2781f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
2791f0e2dc7SJiawei Lin  // for debug usage
2801f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
2811f0e2dc7SJiawei Lin  val hasdata = Bool()
2821f0e2dc7SJiawei Lin  val refill_done = Bool()
2831f0e2dc7SJiawei Lin  def dump() = {
2841f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
2851f0e2dc7SJiawei Lin  }
2861f0e2dc7SJiawei Lin}
2871f0e2dc7SJiawei Lin
28867682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
28967682d05SWilliam Wang{
29067682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
29167682d05SWilliam Wang  def dump() = {
29267682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
29367682d05SWilliam Wang  }
29467682d05SWilliam Wang}
29567682d05SWilliam Wang
2961f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
2971f0e2dc7SJiawei Lin{
2981f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
2991f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
3001f0e2dc7SJiawei Lin}
3011f0e2dc7SJiawei Lin
3021f0e2dc7SJiawei Linclass DCacheWordIOWithVaddr(implicit p: Parameters) extends DCacheBundle
3031f0e2dc7SJiawei Lin{
3041f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReqWithVaddr)
3051f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
3061f0e2dc7SJiawei Lin}
3071f0e2dc7SJiawei Lin
3081f0e2dc7SJiawei Lin// used by load unit
3091f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
3101f0e2dc7SJiawei Lin{
3111f0e2dc7SJiawei Lin  // kill previous cycle's req
3121f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
313b6982e83SLemover  val s2_kill  = Output(Bool())
3141f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
3151f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
3161f0e2dc7SJiawei Lin  val s1_paddr = Output(UInt(PAddrBits.W))
3171f0e2dc7SJiawei Lin  val s1_hit_way = Input(UInt(nWays.W))
3181f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
319d87b76aaSWilliam Wang  val s1_bank_conflict = Input(Bool())
3201f0e2dc7SJiawei Lin}
3211f0e2dc7SJiawei Lin
3221f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
3231f0e2dc7SJiawei Lin{
3241f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
3251f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
3261f0e2dc7SJiawei Lin}
3271f0e2dc7SJiawei Lin
328ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
329ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
330ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
331ad3ba452Szhanglinjuan
332ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
333ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
334ad3ba452Szhanglinjuan
335ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
336ad3ba452Szhanglinjuan
337ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
338ad3ba452Szhanglinjuan}
339ad3ba452Szhanglinjuan
3401f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
3411f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
3421f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
343ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
3441f0e2dc7SJiawei Lin  val atomics  = Flipped(new DCacheWordIOWithVaddr)  // atomics reqs
34567682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
3461f0e2dc7SJiawei Lin}
3471f0e2dc7SJiawei Lin
3481f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
3495668a921SJiawei Lin  val hartId = Input(UInt(8.W))
3501f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
351e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
3521f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
3531f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
3541f0e2dc7SJiawei Lin}
3551f0e2dc7SJiawei Lin
3561f0e2dc7SJiawei Lin
3571f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
3581f0e2dc7SJiawei Lin
3591f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
3601f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
3611f0e2dc7SJiawei Lin      name = "dcache",
362ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
3631f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
3641f0e2dc7SJiawei Lin    )),
3651f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
3661f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
3671f0e2dc7SJiawei Lin  )
3681f0e2dc7SJiawei Lin
3691f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
3701f0e2dc7SJiawei Lin
3711f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
3721f0e2dc7SJiawei Lin}
3731f0e2dc7SJiawei Lin
3741f0e2dc7SJiawei Lin
3751f0e2dc7SJiawei Linclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters {
3761f0e2dc7SJiawei Lin
3771f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
3781f0e2dc7SJiawei Lin
3791f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
3801f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
3811f0e2dc7SJiawei Lin
3821f0e2dc7SJiawei Lin  println("DCache:")
3831f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
3841f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
3851f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
3861f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
3871f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
3881f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
3891f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
3901f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
3911f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
3921f0e2dc7SJiawei Lin
3931f0e2dc7SJiawei Lin  //----------------------------------------
3941f0e2dc7SJiawei Lin  // core data structures
3951f0e2dc7SJiawei Lin  val bankedDataArray = Module(new BankedDataArray)
396*578c21a4Szhanglinjuan  val metaArray = Module(new AsynchronousMetaArray(readPorts = 3, writePorts = 2))
397ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
3981f0e2dc7SJiawei Lin  bankedDataArray.dump()
3991f0e2dc7SJiawei Lin
4001f0e2dc7SJiawei Lin  val errors = bankedDataArray.io.errors ++ metaArray.io.errors
4011f0e2dc7SJiawei Lin  io.error <> RegNext(Mux1H(errors.map(e => e.ecc_error.valid -> e)))
4021f0e2dc7SJiawei Lin  // assert(!io.error.ecc_error.valid)
4031f0e2dc7SJiawei Lin
4041f0e2dc7SJiawei Lin  //----------------------------------------
4051f0e2dc7SJiawei Lin  // core modules
4061f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
4071f0e2dc7SJiawei Lin  val atomicsReplayUnit = Module(new AtomicsReplayEntry)
4081f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
409ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
410*578c21a4Szhanglinjuan//  val replacePipe = Module(new ReplacePipe)
4111f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
4121f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
4131f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
4141f0e2dc7SJiawei Lin
4155668a921SJiawei Lin  missQueue.io.hartId := io.hartId
4165668a921SJiawei Lin
4171f0e2dc7SJiawei Lin  //----------------------------------------
4181f0e2dc7SJiawei Lin  // meta array
419ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
420*578c21a4Szhanglinjuan    Seq(mainPipe.io.meta_read/*,
421*578c21a4Szhanglinjuan      replacePipe.io.meta_read*/)
422ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
423*578c21a4Szhanglinjuan    Seq(mainPipe.io.meta_resp/*,
424*578c21a4Szhanglinjuan      replacePipe.io.meta_resp*/)
425ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
426ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
427*578c21a4Szhanglinjuan    refillPipe.io.meta_write/*,
428*578c21a4Szhanglinjuan    replacePipe.io.meta_write*/
429ad3ba452Szhanglinjuan  )
430ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
431ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
432ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
4331f0e2dc7SJiawei Lin
434ad3ba452Szhanglinjuan  //----------------------------------------
435ad3ba452Szhanglinjuan  // tag array
436ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
437ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
438ad3ba452Szhanglinjuan    case (ld, i) =>
439ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
440ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
4411f0e2dc7SJiawei Lin  }
442ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
443ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
444ad3ba452Szhanglinjuan
445ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
446ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
447ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
448ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
4491f0e2dc7SJiawei Lin
4501f0e2dc7SJiawei Lin  //----------------------------------------
4511f0e2dc7SJiawei Lin  // data array
4521f0e2dc7SJiawei Lin
453*578c21a4Szhanglinjuan//  val dataReadLineArb = Module(new Arbiter(new L1BankedDataReadLineReq, 2))
454*578c21a4Szhanglinjuan//  dataReadLineArb.io.in(0) <> replacePipe.io.data_read
455*578c21a4Szhanglinjuan//  dataReadLineArb.io.in(1) <> mainPipe.io.data_read
456ad3ba452Szhanglinjuan
457ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
458ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
459ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
460ad3ba452Szhanglinjuan
461ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
4621f0e2dc7SJiawei Lin  bankedDataArray.io.read(0) <> ldu(0).io.banked_data_read
4631f0e2dc7SJiawei Lin  bankedDataArray.io.read(1) <> ldu(1).io.banked_data_read
464*578c21a4Szhanglinjuan  bankedDataArray.io.readline <> mainPipe.io.data_read
4651f0e2dc7SJiawei Lin
4661f0e2dc7SJiawei Lin  ldu(0).io.banked_data_resp := bankedDataArray.io.resp
4671f0e2dc7SJiawei Lin  ldu(1).io.banked_data_resp := bankedDataArray.io.resp
468ad3ba452Szhanglinjuan  mainPipe.io.data_resp := bankedDataArray.io.resp
469*578c21a4Szhanglinjuan//  replacePipe.io.data_resp := bankedDataArray.io.resp
4701f0e2dc7SJiawei Lin
4711f0e2dc7SJiawei Lin  ldu(0).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(0)
4721f0e2dc7SJiawei Lin  ldu(1).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(1)
4731f0e2dc7SJiawei Lin  ldu(0).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(0)
4741f0e2dc7SJiawei Lin  ldu(1).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(1)
4751f0e2dc7SJiawei Lin
4761f0e2dc7SJiawei Lin  //----------------------------------------
4771f0e2dc7SJiawei Lin  // load pipe
4781f0e2dc7SJiawei Lin  // the s1 kill signal
4791f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
4801f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
4811f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
4821f0e2dc7SJiawei Lin
4831f0e2dc7SJiawei Lin    // replay and nack not needed anymore
4841f0e2dc7SJiawei Lin    // TODO: remove replay and nack
4851f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
4861f0e2dc7SJiawei Lin
4871f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
4881f0e2dc7SJiawei Lin      bankedDataArray.io.bank_conflict_fast(w) // load pipe fast wake up should be disabled when bank conflict
4891f0e2dc7SJiawei Lin  }
4901f0e2dc7SJiawei Lin
4911f0e2dc7SJiawei Lin  //----------------------------------------
4921f0e2dc7SJiawei Lin  // atomics
4931f0e2dc7SJiawei Lin  // atomics not finished yet
4941f0e2dc7SJiawei Lin  io.lsu.atomics <> atomicsReplayUnit.io.lsu
495a98b054bSWilliam Wang  atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
4961f0e2dc7SJiawei Lin
4971f0e2dc7SJiawei Lin  //----------------------------------------
4981f0e2dc7SJiawei Lin  // miss queue
4991f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
5001f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
5011f0e2dc7SJiawei Lin
5021f0e2dc7SJiawei Lin  // Request
503300ded30SWilliam Wang  val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount))
5041f0e2dc7SJiawei Lin
505a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
5061f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
5071f0e2dc7SJiawei Lin
5081f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
5091f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
5101f0e2dc7SJiawei Lin
511a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
512a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
513a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
514a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
515a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
516a98b054bSWilliam Wang  }
5171f0e2dc7SJiawei Lin
5181f0e2dc7SJiawei Lin  // refill to load queue
519ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
5201f0e2dc7SJiawei Lin
5211f0e2dc7SJiawei Lin  // tilelink stuff
5221f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
5231f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
524ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
525ad3ba452Szhanglinjuan
526a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
5271f0e2dc7SJiawei Lin
5281f0e2dc7SJiawei Lin  //----------------------------------------
5291f0e2dc7SJiawei Lin  // probe
5301f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
5311f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
532ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
533300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
5341f0e2dc7SJiawei Lin
5351f0e2dc7SJiawei Lin  //----------------------------------------
5361f0e2dc7SJiawei Lin  // mainPipe
537ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
538ad3ba452Szhanglinjuan  // block the req in main pipe
539*578c21a4Szhanglinjuan  val refillPipeStatus = Wire(Valid(UInt(idxBits.W)))
540ad3ba452Szhanglinjuan  refillPipeStatus.valid := refillPipe.io.req.valid
541fa2b8fddSzhanglinjuan  refillPipeStatus.bits := get_idx(refillPipe.io.req.bits.paddrWithVirtualAlias)
542*578c21a4Szhanglinjuan  val storeShouldBeBlocked = refillPipeStatus.valid
543*578c21a4Szhanglinjuan  val probeShouldBeBlocked = refillPipeStatus.valid
544ad3ba452Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, probeShouldBeBlocked)
545ad3ba452Szhanglinjuan  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, storeShouldBeBlocked)
5461f0e2dc7SJiawei Lin
547a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
548ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
5491f0e2dc7SJiawei Lin
550ad3ba452Szhanglinjuan  val mainPipeAtomicReqArb = Module(new Arbiter(new MainPipeReq, 2))
551ad3ba452Szhanglinjuan  mainPipeAtomicReqArb.io.in(0) <> missQueue.io.main_pipe_req
552ad3ba452Szhanglinjuan  mainPipeAtomicReqArb.io.in(1) <> atomicsReplayUnit.io.pipe_req
553ad3ba452Szhanglinjuan  mainPipe.io.atomic_req <> mainPipeAtomicReqArb.io.out
5541f0e2dc7SJiawei Lin
555a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
5561f0e2dc7SJiawei Lin
557ad3ba452Szhanglinjuan  //----------------------------------------
558ad3ba452Szhanglinjuan  // replace pipe
559ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
560*578c21a4Szhanglinjuan//  val replaceSet = addr_to_dcache_set(missQueue.io.replace_pipe_req.bits.vaddr)
561*578c21a4Szhanglinjuan//  val replaceWayEn = missQueue.io.replace_pipe_req.bits.way_en
562*578c21a4Szhanglinjuan//  val replaceShouldBeBlocked = mpStatus.s1.valid ||
563*578c21a4Szhanglinjuan//    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
564*578c21a4Szhanglinjuan//      s.valid && s.bits.set === replaceSet && s.bits.way_en === replaceWayEn
565*578c21a4Szhanglinjuan//    )).orR()
566*578c21a4Szhanglinjuan//  block_decoupled(missQueue.io.replace_pipe_req, replacePipe.io.req, replaceShouldBeBlocked)
567*578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
568*578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
5691f0e2dc7SJiawei Lin
570ad3ba452Szhanglinjuan  //----------------------------------------
571ad3ba452Szhanglinjuan  // refill pipe
57263540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
57363540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
574ad3ba452Szhanglinjuan      s.valid &&
575ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
576ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
577ad3ba452Szhanglinjuan    )).orR
578ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
579a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
5801f0e2dc7SJiawei Lin
5811f0e2dc7SJiawei Lin  //----------------------------------------
5821f0e2dc7SJiawei Lin  // wb
5831f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
584*578c21a4Szhanglinjuan//  val wbArb = Module(new Arbiter(new WritebackReq, 2))
585*578c21a4Szhanglinjuan//  wbArb.io.in.zip(Seq(mainPipe.io.wb, replacePipe.io.wb)).foreach { case (arb, pipe) => arb <> pipe }
586*578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
5871f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
588ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
589ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
590a98b054bSWilliam Wang  io.lsu.release.valid := RegNext(bus.c.fire())
591a98b054bSWilliam Wang  io.lsu.release.bits.paddr := RegNext(bus.c.bits.address)
5921f0e2dc7SJiawei Lin
5931f0e2dc7SJiawei Lin  // connect bus d
5941f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
5951f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
5961f0e2dc7SJiawei Lin
5971f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
5981f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
5991f0e2dc7SJiawei Lin
6001f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
6011f0e2dc7SJiawei Lin  bus.d.ready := false.B
6021f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
6031f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
6041f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
6051f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
6061f0e2dc7SJiawei Lin  } .otherwise {
6071f0e2dc7SJiawei Lin    assert (!bus.d.fire())
6081f0e2dc7SJiawei Lin  }
6091f0e2dc7SJiawei Lin
6101f0e2dc7SJiawei Lin  //----------------------------------------
611ad3ba452Szhanglinjuan  // replacement algorithm
612ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
613ad3ba452Szhanglinjuan
614ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
615ad3ba452Szhanglinjuan  replWayReqs.foreach{
616ad3ba452Szhanglinjuan    case req =>
617ad3ba452Szhanglinjuan      req.way := DontCare
618ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
619ad3ba452Szhanglinjuan  }
620ad3ba452Szhanglinjuan
621ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
622ad3ba452Szhanglinjuan    mainPipe.io.replace_access,
623ad3ba452Szhanglinjuan    refillPipe.io.replace_access
624ad3ba452Szhanglinjuan  )
625ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
626ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
627ad3ba452Szhanglinjuan    case (w, req) =>
628ad3ba452Szhanglinjuan      w.valid := req.valid
629ad3ba452Szhanglinjuan      w.bits := req.bits.way
630ad3ba452Szhanglinjuan  }
631ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
632ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
633ad3ba452Szhanglinjuan
634ad3ba452Szhanglinjuan  //----------------------------------------
6351f0e2dc7SJiawei Lin  // assertions
6361f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
6371f0e2dc7SJiawei Lin  when (bus.a.fire()) {
6381f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
6391f0e2dc7SJiawei Lin  }
6401f0e2dc7SJiawei Lin  when (bus.b.fire()) {
6411f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
6421f0e2dc7SJiawei Lin  }
6431f0e2dc7SJiawei Lin  when (bus.c.fire()) {
6441f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
6451f0e2dc7SJiawei Lin  }
6461f0e2dc7SJiawei Lin
6471f0e2dc7SJiawei Lin  //----------------------------------------
6481f0e2dc7SJiawei Lin  // utility functions
6491f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
6501f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
6511f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
6521f0e2dc7SJiawei Lin    sink.bits    := source.bits
6531f0e2dc7SJiawei Lin  }
6541f0e2dc7SJiawei Lin
6551f0e2dc7SJiawei Lin  //----------------------------------------
656e19f7967SWilliam Wang  // Customized csr cache op support
657e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
658e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
659e19f7967SWilliam Wang  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
660e19f7967SWilliam Wang  metaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
661e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
662e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
663e19f7967SWilliam Wang    metaArray.io.cacheOp.resp.valid ||
664e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
665e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
666e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
667e19f7967SWilliam Wang    metaArray.io.cacheOp.resp.valid -> metaArray.io.cacheOp.resp.bits,
668e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
669e19f7967SWilliam Wang  ))
670e19f7967SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& metaArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
671e19f7967SWilliam Wang
672e19f7967SWilliam Wang  //----------------------------------------
6731f0e2dc7SJiawei Lin  // performance counters
6741f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
6751f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
6761f0e2dc7SJiawei Lin
6771f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
678ad3ba452Szhanglinjuan
679ad3ba452Szhanglinjuan  // performance counter
680ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
681ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
682ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
683ad3ba452Szhanglinjuan    case (a, u) =>
684ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
685ad3ba452Szhanglinjuan      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr))
686ad3ba452Szhanglinjuan      a.bits.tag := get_tag(u.io.lsu.s1_paddr)
687ad3ba452Szhanglinjuan  }
688ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
689ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
690ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
691ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
692ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
693ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
694ad3ba452Szhanglinjuan    case acc =>
695ad3ba452Szhanglinjuan      Cat(early_replace.map {
696ad3ba452Szhanglinjuan        case r =>
697ad3ba452Szhanglinjuan          acc.valid && r.valid &&
698ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
699ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
700ad3ba452Szhanglinjuan      })
701ad3ba452Szhanglinjuan  }
702ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
703cd365d4cSrvcoresjw
704cd365d4cSrvcoresjw  val wb_perf      = wb.perfEvents.map(_._1).zip(wb.perfinfo.perfEvents.perf_events)
705cd365d4cSrvcoresjw  val mainp_perf     = mainPipe.perfEvents.map(_._1).zip(mainPipe.perfinfo.perfEvents.perf_events)
706cd365d4cSrvcoresjw  val missq_perf     = missQueue.perfEvents.map(_._1).zip(missQueue.perfinfo.perfEvents.perf_events)
707cd365d4cSrvcoresjw  val probq_perf     = probeQueue.perfEvents.map(_._1).zip(probeQueue.perfinfo.perfEvents.perf_events)
708cd365d4cSrvcoresjw  val ldu_0_perf     = ldu(0).perfEvents.map(_._1).zip(ldu(0).perfinfo.perfEvents.perf_events)
709cd365d4cSrvcoresjw  val ldu_1_perf     = ldu(1).perfEvents.map(_._1).zip(ldu(1).perfinfo.perfEvents.perf_events)
710cd365d4cSrvcoresjw  val perfEvents = wb_perf ++ mainp_perf ++ missq_perf ++ probq_perf ++ ldu_0_perf ++ ldu_1_perf
711cd365d4cSrvcoresjw  val perflist = wb.perfinfo.perfEvents.perf_events ++ mainPipe.perfinfo.perfEvents.perf_events ++
712cd365d4cSrvcoresjw                 missQueue.perfinfo.perfEvents.perf_events ++ probeQueue.perfinfo.perfEvents.perf_events ++
713cd365d4cSrvcoresjw                 ldu(0).perfinfo.perfEvents.perf_events ++ ldu(1).perfinfo.perfEvents.perf_events
714cd365d4cSrvcoresjw  val perf_length = perflist.length
715cd365d4cSrvcoresjw  val perfinfo = IO(new Bundle(){
716cd365d4cSrvcoresjw    val perfEvents = Output(new PerfEventsBundle(perflist.length))
717cd365d4cSrvcoresjw  })
718cd365d4cSrvcoresjw  perfinfo.perfEvents.perf_events := perflist
719cd365d4cSrvcoresjw
7201f0e2dc7SJiawei Lin}
7211f0e2dc7SJiawei Lin
7221f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
7231f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
7241f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
7251f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
7261f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
7271f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
7281f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
7291f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
7301f0e2dc7SJiawei Lin}
7311f0e2dc7SJiawei Lin
7324f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
7331f0e2dc7SJiawei Lin
7344f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
7354f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
7364f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
7374f94c0c6SJiawei Lin  if (useDcache) {
7381f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
7391f0e2dc7SJiawei Lin  }
7401f0e2dc7SJiawei Lin
7411f0e2dc7SJiawei Lin  lazy val module = new LazyModuleImp(this) {
7421f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
743cd365d4cSrvcoresjw    val perfinfo = IO(new Bundle(){
744cd365d4cSrvcoresjw      val perfEvents = Output(new PerfEventsBundle(dcache.asInstanceOf[DCache].module.perf_length))
745cd365d4cSrvcoresjw    })
746cd365d4cSrvcoresjw    val perfEvents = dcache.asInstanceOf[DCache].module.perfEvents.map(_._1).zip(dcache.asInstanceOf[DCache].module.perfinfo.perfEvents.perf_events)
7474f94c0c6SJiawei Lin    if (!useDcache) {
7484f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
7491f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
7501f0e2dc7SJiawei Lin      io <> fake_dcache.io
7511f0e2dc7SJiawei Lin    }
7521f0e2dc7SJiawei Lin    else {
7531f0e2dc7SJiawei Lin      io <> dcache.module.io
754cd365d4cSrvcoresjw      perfinfo := dcache.asInstanceOf[DCache].module.perfinfo
7551f0e2dc7SJiawei Lin    }
7561f0e2dc7SJiawei Lin  }
7571f0e2dc7SJiawei Lin}
758