11f0e2dc7SJiawei Lin/*************************************************************************************** 21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory 41f0e2dc7SJiawei Lin* 51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2. 61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2. 71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at: 81f0e2dc7SJiawei Lin* http://license.coscl.org.cn/MulanPSL2 91f0e2dc7SJiawei Lin* 101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131f0e2dc7SJiawei Lin* 141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details. 151f0e2dc7SJiawei Lin***************************************************************************************/ 161f0e2dc7SJiawei Lin 171f0e2dc7SJiawei Linpackage xiangshan.cache 181f0e2dc7SJiawei Lin 191f0e2dc7SJiawei Linimport chisel3._ 201f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule 211f0e2dc7SJiawei Linimport chisel3.util._ 227f37d55fSTang Haojinimport coupledL2.VaddrField 231f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 241f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._ 257f37d55fSTang Haojinimport freechips.rocketchip.util.BundleFieldBase 267f37d55fSTang Haojinimport huancun.{AliasField, PrefetchField} 277f37d55fSTang Haojinimport org.chipsalliance.cde.config.Parameters 287f37d55fSTang Haojinimport utility._ 297f37d55fSTang Haojinimport utils._ 307f37d55fSTang Haojinimport xiangshan._ 317f37d55fSTang Haojinimport xiangshan.backend.rob.RobDebugRollingIO 3204665835SMaxpicca-Liimport xiangshan.cache.wpu._ 337f37d55fSTang Haojinimport xiangshan.mem.{AddPipelineReg, HasL1PrefetchSourceParameter} 340d32f713Shappy-lximport xiangshan.mem.prefetch._ 355668a921SJiawei Lin 361f0e2dc7SJiawei Lin// DCache specific parameters 371f0e2dc7SJiawei Lincase class DCacheParameters 381f0e2dc7SJiawei Lin( 391f0e2dc7SJiawei Lin nSets: Int = 256, 401f0e2dc7SJiawei Lin nWays: Int = 8, 41af22dd7cSWilliam Wang rowBits: Int = 64, 421f0e2dc7SJiawei Lin tagECC: Option[String] = None, 431f0e2dc7SJiawei Lin dataECC: Option[String] = None, 44300ded30SWilliam Wang replacer: Option[String] = Some("setplru"), 45fa9ac9b6SWilliam Wang updateReplaceOn2ndmiss: Boolean = true, 461f0e2dc7SJiawei Lin nMissEntries: Int = 1, 471f0e2dc7SJiawei Lin nProbeEntries: Int = 1, 481f0e2dc7SJiawei Lin nReleaseEntries: Int = 1, 491f0e2dc7SJiawei Lin nMMIOEntries: Int = 1, 501f0e2dc7SJiawei Lin nMMIOs: Int = 1, 51fddcfe1fSwakafa blockBytes: Int = 64, 520d32f713Shappy-lx nMaxPrefetchEntry: Int = 1, 5315ee59e4Swakafa alwaysReleaseData: Boolean = false 541f0e2dc7SJiawei Lin) extends L1CacheParameters { 551f0e2dc7SJiawei Lin // if sets * blockBytes > 4KB(page size), 561f0e2dc7SJiawei Lin // cache alias will happen, 571f0e2dc7SJiawei Lin // we need to avoid this by recoding additional bits in L2 cache 581f0e2dc7SJiawei Lin val setBytes = nSets * blockBytes 591f0e2dc7SJiawei Lin val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 601f0e2dc7SJiawei Lin 611f0e2dc7SJiawei Lin def tagCode: Code = Code.fromString(tagECC) 621f0e2dc7SJiawei Lin 631f0e2dc7SJiawei Lin def dataCode: Code = Code.fromString(dataECC) 641f0e2dc7SJiawei Lin} 651f0e2dc7SJiawei Lin 661f0e2dc7SJiawei Lin// Physical Address 671f0e2dc7SJiawei Lin// -------------------------------------- 681f0e2dc7SJiawei Lin// | Physical Tag | PIndex | Offset | 691f0e2dc7SJiawei Lin// -------------------------------------- 701f0e2dc7SJiawei Lin// | 711f0e2dc7SJiawei Lin// DCacheTagOffset 721f0e2dc7SJiawei Lin// 731f0e2dc7SJiawei Lin// Virtual Address 741f0e2dc7SJiawei Lin// -------------------------------------- 751f0e2dc7SJiawei Lin// | Above index | Set | Bank | Offset | 761f0e2dc7SJiawei Lin// -------------------------------------- 771f0e2dc7SJiawei Lin// | | | | 78ca18a0b4SWilliam Wang// | | | 0 791f0e2dc7SJiawei Lin// | | DCacheBankOffset 801f0e2dc7SJiawei Lin// | DCacheSetOffset 811f0e2dc7SJiawei Lin// DCacheAboveIndexOffset 821f0e2dc7SJiawei Lin 831f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte 841f0e2dc7SJiawei Lin 850d32f713Shappy-lxtrait HasDCacheParameters extends HasL1CacheParameters with HasL1PrefetchSourceParameter{ 861f0e2dc7SJiawei Lin val cacheParams = dcacheParameters 871f0e2dc7SJiawei Lin val cfg = cacheParams 881f0e2dc7SJiawei Lin 891f0e2dc7SJiawei Lin def encWordBits = cacheParams.dataCode.width(wordBits) 901f0e2dc7SJiawei Lin 911f0e2dc7SJiawei Lin def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only 921f0e2dc7SJiawei Lin def eccBits = encWordBits - wordBits 931f0e2dc7SJiawei Lin 94e19f7967SWilliam Wang def encTagBits = cacheParams.tagCode.width(tagBits) 95e19f7967SWilliam Wang def eccTagBits = encTagBits - tagBits 96e19f7967SWilliam Wang 971f0e2dc7SJiawei Lin def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant 981f0e2dc7SJiawei Lin 992db9ec44SLinJiawei def nSourceType = 10 1001f0e2dc7SJiawei Lin def sourceTypeWidth = log2Up(nSourceType) 10100575ac8SWilliam Wang // non-prefetch source < 3 1021f0e2dc7SJiawei Lin def LOAD_SOURCE = 0 1031f0e2dc7SJiawei Lin def STORE_SOURCE = 1 1041f0e2dc7SJiawei Lin def AMO_SOURCE = 2 10500575ac8SWilliam Wang // prefetch source >= 3 10600575ac8SWilliam Wang def DCACHE_PREFETCH_SOURCE = 3 1072db9ec44SLinJiawei def SOFT_PREFETCH = 4 1080d32f713Shappy-lx // the following sources are only used inside SMS 1092db9ec44SLinJiawei def HW_PREFETCH_AGT = 5 1102db9ec44SLinJiawei def HW_PREFETCH_PHT_CUR = 6 1112db9ec44SLinJiawei def HW_PREFETCH_PHT_INC = 7 1122db9ec44SLinJiawei def HW_PREFETCH_PHT_DEC = 8 1132db9ec44SLinJiawei def HW_PREFETCH_BOP = 9 1142db9ec44SLinJiawei def HW_PREFETCH_STRIDE = 10 1151f0e2dc7SJiawei Lin 1160d32f713Shappy-lx def BLOOM_FILTER_ENTRY_NUM = 4096 1170d32f713Shappy-lx 1181f0e2dc7SJiawei Lin // each source use a id to distinguish its multiple reqs 1198b1251e1SWilliam Wang def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize) 1201f0e2dc7SJiawei Lin 121300ded30SWilliam Wang require(isPow2(cfg.nMissEntries)) // TODO 122300ded30SWilliam Wang // require(isPow2(cfg.nReleaseEntries)) 123300ded30SWilliam Wang require(cfg.nMissEntries < cfg.nReleaseEntries) 124300ded30SWilliam Wang val nEntries = cfg.nMissEntries + cfg.nReleaseEntries 125300ded30SWilliam Wang val releaseIdBase = cfg.nMissEntries 126ad3ba452Szhanglinjuan 1271f0e2dc7SJiawei Lin // banked dcache support 1283eeae490SMaxpicca-Li val DCacheSetDiv = 1 1291f0e2dc7SJiawei Lin val DCacheSets = cacheParams.nSets 1301f0e2dc7SJiawei Lin val DCacheWays = cacheParams.nWays 131af22dd7cSWilliam Wang val DCacheBanks = 8 // hardcoded 132a9c1b353SMaxpicca-Li val DCacheDupNum = 16 133af22dd7cSWilliam Wang val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded 134ca18a0b4SWilliam Wang val DCacheWordBits = 64 // hardcoded 135ca18a0b4SWilliam Wang val DCacheWordBytes = DCacheWordBits / 8 1360d32f713Shappy-lx val MaxPrefetchEntry = cacheParams.nMaxPrefetchEntry 137cdbff57cSHaoyuan Feng val DCacheVWordBytes = VLEN / 8 138af22dd7cSWilliam Wang require(DCacheSRAMRowBits == 64) 1391f0e2dc7SJiawei Lin 1403eeae490SMaxpicca-Li val DCacheSetDivBits = log2Ceil(DCacheSetDiv) 1413eeae490SMaxpicca-Li val DCacheSetBits = log2Ceil(DCacheSets) 142ca18a0b4SWilliam Wang val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets 143ca18a0b4SWilliam Wang val DCacheSizeBytes = DCacheSizeBits / 8 144ca18a0b4SWilliam Wang val DCacheSizeWords = DCacheSizeBits / 64 // TODO 1451f0e2dc7SJiawei Lin 1461f0e2dc7SJiawei Lin val DCacheSameVPAddrLength = 12 1471f0e2dc7SJiawei Lin 1481f0e2dc7SJiawei Lin val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8 149ca18a0b4SWilliam Wang val DCacheWordOffset = log2Up(DCacheWordBytes) 150cdbff57cSHaoyuan Feng val DCacheVWordOffset = log2Up(DCacheVWordBytes) 151ca18a0b4SWilliam Wang 152ca18a0b4SWilliam Wang val DCacheBankOffset = log2Up(DCacheSRAMRowBytes) 1531f0e2dc7SJiawei Lin val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks) 1541f0e2dc7SJiawei Lin val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets) 1551f0e2dc7SJiawei Lin val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength 156ca18a0b4SWilliam Wang val DCacheLineOffset = DCacheSetOffset 1571f0e2dc7SJiawei Lin 15837225120Ssfencevma // uncache 159e4f69d78Ssfencevma val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1) 160b52348aeSWilliam Wang // hardware prefetch parameters 161b52348aeSWilliam Wang // high confidence hardware prefetch port 162b52348aeSWilliam Wang val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default 163b52348aeSWilliam Wang val IgnorePrefetchConfidence = false 16437225120Ssfencevma 1656c7e5e86Szhanglinjuan // parameters about duplicating regs to solve fanout 1666c7e5e86Szhanglinjuan // In Main Pipe: 1676c7e5e86Szhanglinjuan // tag_write.ready -> data_write.valid * 8 banks 1686c7e5e86Szhanglinjuan // tag_write.ready -> meta_write.valid 1696c7e5e86Szhanglinjuan // tag_write.ready -> tag_write.valid 1706c7e5e86Szhanglinjuan // tag_write.ready -> err_write.valid 1716c7e5e86Szhanglinjuan // tag_write.ready -> wb.valid 1726c7e5e86Szhanglinjuan val nDupTagWriteReady = DCacheBanks + 4 1736c7e5e86Szhanglinjuan // In Main Pipe: 1746c7e5e86Szhanglinjuan // data_write.ready -> data_write.valid * 8 banks 1756c7e5e86Szhanglinjuan // data_write.ready -> meta_write.valid 1766c7e5e86Szhanglinjuan // data_write.ready -> tag_write.valid 1776c7e5e86Szhanglinjuan // data_write.ready -> err_write.valid 1786c7e5e86Szhanglinjuan // data_write.ready -> wb.valid 1796c7e5e86Szhanglinjuan val nDupDataWriteReady = DCacheBanks + 4 1806c7e5e86Szhanglinjuan val nDupWbReady = DCacheBanks + 4 1816c7e5e86Szhanglinjuan val nDupStatus = nDupTagWriteReady + nDupDataWriteReady 1826c7e5e86Szhanglinjuan val dataWritePort = 0 1836c7e5e86Szhanglinjuan val metaWritePort = DCacheBanks 1846c7e5e86Szhanglinjuan val tagWritePort = metaWritePort + 1 1856c7e5e86Szhanglinjuan val errWritePort = tagWritePort + 1 1866c7e5e86Szhanglinjuan val wbPort = errWritePort + 1 1876c7e5e86Szhanglinjuan 1883eeae490SMaxpicca-Li def set_to_dcache_div(set: UInt) = { 1893eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 1903eeae490SMaxpicca-Li if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0) 1913eeae490SMaxpicca-Li } 1923eeae490SMaxpicca-Li 1933eeae490SMaxpicca-Li def set_to_dcache_div_set(set: UInt) = { 1943eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 1953eeae490SMaxpicca-Li set(DCacheSetBits - 1, DCacheSetDivBits) 1963eeae490SMaxpicca-Li } 1973eeae490SMaxpicca-Li 1981f0e2dc7SJiawei Lin def addr_to_dcache_bank(addr: UInt) = { 1991f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheSetOffset) 2001f0e2dc7SJiawei Lin addr(DCacheSetOffset-1, DCacheBankOffset) 2011f0e2dc7SJiawei Lin } 2021f0e2dc7SJiawei Lin 2033eeae490SMaxpicca-Li def addr_to_dcache_div(addr: UInt) = { 2043eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2053eeae490SMaxpicca-Li if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset) 2063eeae490SMaxpicca-Li } 2073eeae490SMaxpicca-Li 2083eeae490SMaxpicca-Li def addr_to_dcache_div_set(addr: UInt) = { 2093eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2103eeae490SMaxpicca-Li addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits) 2113eeae490SMaxpicca-Li } 2123eeae490SMaxpicca-Li 2131f0e2dc7SJiawei Lin def addr_to_dcache_set(addr: UInt) = { 2141f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheAboveIndexOffset) 2151f0e2dc7SJiawei Lin addr(DCacheAboveIndexOffset-1, DCacheSetOffset) 2161f0e2dc7SJiawei Lin } 2171f0e2dc7SJiawei Lin 2181f0e2dc7SJiawei Lin def get_data_of_bank(bank: Int, data: UInt) = { 2191f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBits) 2201f0e2dc7SJiawei Lin data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank) 2211f0e2dc7SJiawei Lin } 2221f0e2dc7SJiawei Lin 2231f0e2dc7SJiawei Lin def get_mask_of_bank(bank: Int, data: UInt) = { 2241f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes) 2251f0e2dc7SJiawei Lin data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank) 2261f0e2dc7SJiawei Lin } 227*401876faSYanqin Li 228*401876faSYanqin Li def get_alias(vaddr: UInt): UInt ={ 229*401876faSYanqin Li require(blockOffBits + idxBits > pgIdxBits) 230*401876faSYanqin Li if(blockOffBits + idxBits > pgIdxBits){ 231*401876faSYanqin Li vaddr(blockOffBits + idxBits - 1, pgIdxBits) 232*401876faSYanqin Li }else{ 233*401876faSYanqin Li 0.U 234*401876faSYanqin Li } 235*401876faSYanqin Li } 2361f0e2dc7SJiawei Lin 2370d32f713Shappy-lx def is_alias_match(vaddr0: UInt, vaddr1: UInt): Bool = { 2380d32f713Shappy-lx require(vaddr0.getWidth == VAddrBits && vaddr1.getWidth == VAddrBits) 2390d32f713Shappy-lx if(blockOffBits + idxBits > pgIdxBits) { 2400d32f713Shappy-lx vaddr0(blockOffBits + idxBits - 1, pgIdxBits) === vaddr1(blockOffBits + idxBits - 1, pgIdxBits) 2410d32f713Shappy-lx }else { 2420d32f713Shappy-lx // no alias problem 2430d32f713Shappy-lx true.B 2440d32f713Shappy-lx } 2450d32f713Shappy-lx } 2460d32f713Shappy-lx 24704665835SMaxpicca-Li def get_direct_map_way(addr:UInt): UInt = { 24804665835SMaxpicca-Li addr(DCacheAboveIndexOffset + log2Up(DCacheWays) - 1, DCacheAboveIndexOffset) 24904665835SMaxpicca-Li } 25004665835SMaxpicca-Li 251578c21a4Szhanglinjuan def arbiter[T <: Bundle]( 252578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 253578c21a4Szhanglinjuan out: DecoupledIO[T], 254578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 255578c21a4Szhanglinjuan val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 256578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 257578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 258578c21a4Szhanglinjuan a <> req 259578c21a4Szhanglinjuan } 260578c21a4Szhanglinjuan out <> arb.io.out 261578c21a4Szhanglinjuan } 262578c21a4Szhanglinjuan 263b36dd5fdSWilliam Wang def arbiter_with_pipereg[T <: Bundle]( 264b36dd5fdSWilliam Wang in: Seq[DecoupledIO[T]], 265b36dd5fdSWilliam Wang out: DecoupledIO[T], 266b36dd5fdSWilliam Wang name: Option[String] = None): Unit = { 267b36dd5fdSWilliam Wang val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 268b36dd5fdSWilliam Wang if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 269b36dd5fdSWilliam Wang for ((a, req) <- arb.io.in.zip(in)) { 270b36dd5fdSWilliam Wang a <> req 271b36dd5fdSWilliam Wang } 272b36dd5fdSWilliam Wang AddPipelineReg(arb.io.out, out, false.B) 273b36dd5fdSWilliam Wang } 274b36dd5fdSWilliam Wang 275b11ec622Slixin def arbiter_with_pipereg_N_dup[T <: Bundle]( 276b11ec622Slixin in: Seq[DecoupledIO[T]], 277b11ec622Slixin out: DecoupledIO[T], 278c3a5fe5fShappy-lx dups: Seq[DecoupledIO[T]], 279b11ec622Slixin name: Option[String] = None): Unit = { 280b11ec622Slixin val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 281b11ec622Slixin if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 282b11ec622Slixin for ((a, req) <- arb.io.in.zip(in)) { 283b11ec622Slixin a <> req 284b11ec622Slixin } 285b11ec622Slixin for (dup <- dups) { 286c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, dup, false.B) 287b11ec622Slixin } 288c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, out, false.B) 289b11ec622Slixin } 290b11ec622Slixin 291578c21a4Szhanglinjuan def rrArbiter[T <: Bundle]( 292578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 293578c21a4Szhanglinjuan out: DecoupledIO[T], 294578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 295578c21a4Szhanglinjuan val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size)) 296578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 297578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 298578c21a4Szhanglinjuan a <> req 299578c21a4Szhanglinjuan } 300578c21a4Szhanglinjuan out <> arb.io.out 301578c21a4Szhanglinjuan } 302578c21a4Szhanglinjuan 3037cd72b71Szhanglinjuan def fastArbiter[T <: Bundle]( 3047cd72b71Szhanglinjuan in: Seq[DecoupledIO[T]], 3057cd72b71Szhanglinjuan out: DecoupledIO[T], 3067cd72b71Szhanglinjuan name: Option[String] = None): Unit = { 3077cd72b71Szhanglinjuan val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size)) 3087cd72b71Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 3097cd72b71Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 3107cd72b71Szhanglinjuan a <> req 3117cd72b71Szhanglinjuan } 3127cd72b71Szhanglinjuan out <> arb.io.out 3137cd72b71Szhanglinjuan } 3147cd72b71Szhanglinjuan 315ad3ba452Szhanglinjuan val numReplaceRespPorts = 2 316ad3ba452Szhanglinjuan 3171f0e2dc7SJiawei Lin require(isPow2(nSets), s"nSets($nSets) must be pow2") 3181f0e2dc7SJiawei Lin require(isPow2(nWays), s"nWays($nWays) must be pow2") 3191f0e2dc7SJiawei Lin require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)") 3201f0e2dc7SJiawei Lin require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)") 3211f0e2dc7SJiawei Lin} 3221f0e2dc7SJiawei Lin 3231f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule 3241f0e2dc7SJiawei Lin with HasDCacheParameters 3251f0e2dc7SJiawei Lin 3261f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle 3271f0e2dc7SJiawei Lin with HasDCacheParameters 3281f0e2dc7SJiawei Lin 3291f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle { 3301f0e2dc7SJiawei Lin val set = UInt(log2Up(nSets).W) 3311f0e2dc7SJiawei Lin val way = UInt(log2Up(nWays).W) 3321f0e2dc7SJiawei Lin} 3331f0e2dc7SJiawei Lin 334ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle { 335ad3ba452Szhanglinjuan val set = ValidIO(UInt(log2Up(nSets).W)) 33604665835SMaxpicca-Li val dmWay = Output(UInt(log2Up(nWays).W)) 337ad3ba452Szhanglinjuan val way = Input(UInt(log2Up(nWays).W)) 338ad3ba452Szhanglinjuan} 339ad3ba452Szhanglinjuan 3403af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle 3413af6aa6eSWilliam Wang{ 3423af6aa6eSWilliam Wang val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store 3430d32f713Shappy-lx val prefetch = UInt(L1PfSourceBits.W) // cache line is first required by prefetch 3443af6aa6eSWilliam Wang val access = Bool() // cache line has been accessed by load / store 3453af6aa6eSWilliam Wang 3463af6aa6eSWilliam Wang // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline 3473af6aa6eSWilliam Wang} 3483af6aa6eSWilliam Wang 3491f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics) 3501f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle 3511f0e2dc7SJiawei Lin{ 3521f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 353d2b20d1aSTang Haojin val vaddr = UInt(VAddrBits.W) 354cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 355cdbff57cSHaoyuan Feng val mask = UInt((VLEN/8).W) 3561f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3573f4ec46fSCODE-JTZ val instrtype = UInt(sourceTypeWidth.W) 358da3bf434SMaxpicca-Li val isFirstIssue = Bool() 35904665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 360da3bf434SMaxpicca-Li 361da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 3621f0e2dc7SJiawei Lin def dump() = { 363d2b20d1aSTang Haojin XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n", 364d2b20d1aSTang Haojin cmd, vaddr, data, mask, id) 3651f0e2dc7SJiawei Lin } 3661f0e2dc7SJiawei Lin} 3671f0e2dc7SJiawei Lin 3681f0e2dc7SJiawei Lin// memory request in word granularity(store) 3691f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle 3701f0e2dc7SJiawei Lin{ 3711f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 3721f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 3731f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 3741f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 3751f0e2dc7SJiawei Lin val mask = UInt(cfg.blockBytes.W) 3761f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3771f0e2dc7SJiawei Lin def dump() = { 3781f0e2dc7SJiawei Lin XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 3791f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 3801f0e2dc7SJiawei Lin } 381ad3ba452Szhanglinjuan def idx: UInt = get_idx(vaddr) 3821f0e2dc7SJiawei Lin} 3831f0e2dc7SJiawei Lin 3841f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq { 385d2b20d1aSTang Haojin val addr = UInt(PAddrBits.W) 386ca18a0b4SWilliam Wang val wline = Bool() 3871f0e2dc7SJiawei Lin} 3881f0e2dc7SJiawei Lin 3890d32f713Shappy-lxclass DCacheWordReqWithVaddrAndPfFlag(implicit p: Parameters) extends DCacheWordReqWithVaddr { 3900d32f713Shappy-lx val prefetch = Bool() 3910d32f713Shappy-lx 3920d32f713Shappy-lx def toDCacheWordReqWithVaddr() = { 3930d32f713Shappy-lx val res = Wire(new DCacheWordReqWithVaddr) 3940d32f713Shappy-lx res.vaddr := vaddr 3950d32f713Shappy-lx res.wline := wline 3960d32f713Shappy-lx res.cmd := cmd 3970d32f713Shappy-lx res.addr := addr 3980d32f713Shappy-lx res.data := data 3990d32f713Shappy-lx res.mask := mask 4000d32f713Shappy-lx res.id := id 4010d32f713Shappy-lx res.instrtype := instrtype 4020d32f713Shappy-lx res.replayCarry := replayCarry 4030d32f713Shappy-lx res.isFirstIssue := isFirstIssue 4040d32f713Shappy-lx res.debug_robIdx := debug_robIdx 4050d32f713Shappy-lx 4060d32f713Shappy-lx res 4070d32f713Shappy-lx } 4080d32f713Shappy-lx} 4090d32f713Shappy-lx 4106786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle 4111f0e2dc7SJiawei Lin{ 412144422dcSMaxpicca-Li // read in s2 413cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 414144422dcSMaxpicca-Li // select in s3 415cdbff57cSHaoyuan Feng val data_delayed = UInt(VLEN.W) 416026615fcSWilliam Wang val id = UInt(reqIdWidth.W) 4171f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4181f0e2dc7SJiawei Lin val miss = Bool() 419026615fcSWilliam Wang // cache miss, and failed to enter the missqueue, replay from RS is needed 4201f0e2dc7SJiawei Lin val replay = Bool() 42104665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 422026615fcSWilliam Wang // data has been corrupted 423a469aa4bSWilliam Wang val tag_error = Bool() // tag error 424144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 425144422dcSMaxpicca-Li 426da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 4271f0e2dc7SJiawei Lin def dump() = { 4281f0e2dc7SJiawei Lin XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n", 4291f0e2dc7SJiawei Lin data, id, miss, replay) 4301f0e2dc7SJiawei Lin } 4311f0e2dc7SJiawei Lin} 4321f0e2dc7SJiawei Lin 4336786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp 4346786cfb7SWilliam Wang{ 4350d32f713Shappy-lx val meta_prefetch = UInt(L1PfSourceBits.W) 4364b6d4d13SWilliam Wang val meta_access = Bool() 437b9e121dfShappy-lx // s2 438b9e121dfShappy-lx val handled = Bool() 4390d32f713Shappy-lx val real_miss = Bool() 440b9e121dfShappy-lx // s3: 1 cycle after data resp 4416786cfb7SWilliam Wang val error_delayed = Bool() // all kinds of errors, include tag error 442b9e121dfShappy-lx val replacementUpdated = Bool() 4436786cfb7SWilliam Wang} 4446786cfb7SWilliam Wang 445a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp 446a19ae480SWilliam Wang{ 447a19ae480SWilliam Wang val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 448a19ae480SWilliam Wang val bank_oh = UInt(DCacheBanks.W) 449a19ae480SWilliam Wang} 450a19ae480SWilliam Wang 4516786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp 4526786cfb7SWilliam Wang{ 4536786cfb7SWilliam Wang val error = Bool() // all kinds of errors, include tag error 4546786cfb7SWilliam Wang} 4556786cfb7SWilliam Wang 4561f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle 4571f0e2dc7SJiawei Lin{ 4581f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 4591f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4601f0e2dc7SJiawei Lin val miss = Bool() 4611f0e2dc7SJiawei Lin // cache req nacked, replay it later 4621f0e2dc7SJiawei Lin val replay = Bool() 4631f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 4641f0e2dc7SJiawei Lin def dump() = { 4651f0e2dc7SJiawei Lin XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n", 4661f0e2dc7SJiawei Lin data, id, miss, replay) 4671f0e2dc7SJiawei Lin } 4681f0e2dc7SJiawei Lin} 4691f0e2dc7SJiawei Lin 4701f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle 4711f0e2dc7SJiawei Lin{ 4721f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 4731f0e2dc7SJiawei Lin val data = UInt(l1BusDataWidth.W) 474026615fcSWilliam Wang val error = Bool() // refilled data has been corrupted 4751f0e2dc7SJiawei Lin // for debug usage 4761f0e2dc7SJiawei Lin val data_raw = UInt((cfg.blockBytes * 8).W) 4771f0e2dc7SJiawei Lin val hasdata = Bool() 4781f0e2dc7SJiawei Lin val refill_done = Bool() 4791f0e2dc7SJiawei Lin def dump() = { 4801f0e2dc7SJiawei Lin XSDebug("Refill: addr: %x data: %x\n", addr, data) 4811f0e2dc7SJiawei Lin } 482683c1411Shappy-lx val id = UInt(log2Up(cfg.nMissEntries).W) 4831f0e2dc7SJiawei Lin} 4841f0e2dc7SJiawei Lin 48567682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle 48667682d05SWilliam Wang{ 48767682d05SWilliam Wang val paddr = UInt(PAddrBits.W) 48867682d05SWilliam Wang def dump() = { 48967682d05SWilliam Wang XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset)) 49067682d05SWilliam Wang } 49167682d05SWilliam Wang} 49267682d05SWilliam Wang 4931f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle 4941f0e2dc7SJiawei Lin{ 4951f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheWordReq) 496144422dcSMaxpicca-Li val resp = Flipped(DecoupledIO(new DCacheWordResp)) 4971f0e2dc7SJiawei Lin} 4981f0e2dc7SJiawei Lin 49937225120Ssfencevma 50037225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle 50137225120Ssfencevma{ 50237225120Ssfencevma val cmd = UInt(M_SZ.W) 50337225120Ssfencevma val addr = UInt(PAddrBits.W) 504cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 505cdbff57cSHaoyuan Feng val mask = UInt((XLEN/8).W) 50637225120Ssfencevma val id = UInt(uncacheIdxBits.W) 50737225120Ssfencevma val instrtype = UInt(sourceTypeWidth.W) 50837225120Ssfencevma val atomic = Bool() 509da3bf434SMaxpicca-Li val isFirstIssue = Bool() 51004665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 51137225120Ssfencevma 51237225120Ssfencevma def dump() = { 51337225120Ssfencevma XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 51437225120Ssfencevma cmd, addr, data, mask, id) 51537225120Ssfencevma } 51637225120Ssfencevma} 51737225120Ssfencevma 518cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle 51937225120Ssfencevma{ 520cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 521cdbff57cSHaoyuan Feng val data_delayed = UInt(XLEN.W) 52237225120Ssfencevma val id = UInt(uncacheIdxBits.W) 52337225120Ssfencevma val miss = Bool() 52437225120Ssfencevma val replay = Bool() 52537225120Ssfencevma val tag_error = Bool() 52637225120Ssfencevma val error = Bool() 52704665835SMaxpicca-Li val replayCarry = new ReplayCarry(nWays) 528144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) // FIXME: why uncacheWordResp is not merged to baseDcacheResp 52937225120Ssfencevma 530da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 53137225120Ssfencevma def dump() = { 53237225120Ssfencevma XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n", 53337225120Ssfencevma data, id, miss, replay, tag_error, error) 53437225120Ssfencevma } 53537225120Ssfencevma} 53637225120Ssfencevma 5376786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle 5386786cfb7SWilliam Wang{ 53937225120Ssfencevma val req = DecoupledIO(new UncacheWordReq) 540cdbff57cSHaoyuan Feng val resp = Flipped(DecoupledIO(new UncacheWordResp)) 5416786cfb7SWilliam Wang} 5426786cfb7SWilliam Wang 54362cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle { 54462cb71fbShappy-lx val data = UInt(DataBits.W) 54562cb71fbShappy-lx val miss = Bool() 54662cb71fbShappy-lx val miss_id = UInt(log2Up(cfg.nMissEntries).W) 54762cb71fbShappy-lx val replay = Bool() 54862cb71fbShappy-lx val error = Bool() 54962cb71fbShappy-lx 55062cb71fbShappy-lx val ack_miss_queue = Bool() 55162cb71fbShappy-lx 55262cb71fbShappy-lx val id = UInt(reqIdWidth.W) 55362cb71fbShappy-lx} 55462cb71fbShappy-lx 5556786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle 5561f0e2dc7SJiawei Lin{ 55762cb71fbShappy-lx val req = DecoupledIO(new MainPipeReq) 55862cb71fbShappy-lx val resp = Flipped(ValidIO(new AtomicsResp)) 55962cb71fbShappy-lx val block_lr = Input(Bool()) 5601f0e2dc7SJiawei Lin} 5611f0e2dc7SJiawei Lin 5621f0e2dc7SJiawei Lin// used by load unit 5631f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO 5641f0e2dc7SJiawei Lin{ 5651f0e2dc7SJiawei Lin // kill previous cycle's req 5661f0e2dc7SJiawei Lin val s1_kill = Output(Bool()) 567b6982e83SLemover val s2_kill = Output(Bool()) 56804665835SMaxpicca-Li val s0_pc = Output(UInt(VAddrBits.W)) 56904665835SMaxpicca-Li val s1_pc = Output(UInt(VAddrBits.W)) 5702db9ec44SLinJiawei val s2_pc = Output(UInt(VAddrBits.W)) 571b9e121dfShappy-lx // cycle 0: load has updated replacement before 572b9e121dfShappy-lx val replacementUpdated = Output(Bool()) 5730d32f713Shappy-lx // cycle 0: prefetch source bits 5740d32f713Shappy-lx val pf_source = Output(UInt(L1PfSourceBits.W)) 5751f0e2dc7SJiawei Lin // cycle 0: virtual address: req.addr 5761f0e2dc7SJiawei Lin // cycle 1: physical address: s1_paddr 57703efd994Shappy-lx val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr 57803efd994Shappy-lx val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr 5791f0e2dc7SJiawei Lin val s1_disable_fast_wakeup = Input(Bool()) 58003efd994Shappy-lx // cycle 2: hit signal 58103efd994Shappy-lx val s2_hit = Input(Bool()) // hit signal for lsu, 582da3bf434SMaxpicca-Li val s2_first_hit = Input(Bool()) 583594c5198Ssfencevma val s2_bank_conflict = Input(Bool()) 58414a67055Ssfencevma val s2_wpu_pred_fail = Input(Bool()) 58514a67055Ssfencevma val s2_mq_nack = Input(Bool()) 58603efd994Shappy-lx 58703efd994Shappy-lx // debug 58803efd994Shappy-lx val debug_s1_hit_way = Input(UInt(nWays.W)) 58904665835SMaxpicca-Li val debug_s2_pred_way_num = Input(UInt(XLEN.W)) 59004665835SMaxpicca-Li val debug_s2_dm_way_num = Input(UInt(XLEN.W)) 59104665835SMaxpicca-Li val debug_s2_real_way_num = Input(UInt(XLEN.W)) 5921f0e2dc7SJiawei Lin} 5931f0e2dc7SJiawei Lin 5941f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle 5951f0e2dc7SJiawei Lin{ 5961f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheLineReq) 5971f0e2dc7SJiawei Lin val resp = Flipped(DecoupledIO(new DCacheLineResp)) 5981f0e2dc7SJiawei Lin} 5991f0e2dc7SJiawei Lin 600ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle { 601ad3ba452Szhanglinjuan // sbuffer will directly send request to dcache main pipe 602ad3ba452Szhanglinjuan val req = Flipped(Decoupled(new DCacheLineReq)) 603ad3ba452Szhanglinjuan 604ad3ba452Szhanglinjuan val main_pipe_hit_resp = ValidIO(new DCacheLineResp) 605ad3ba452Szhanglinjuan val refill_hit_resp = ValidIO(new DCacheLineResp) 606ad3ba452Szhanglinjuan 607ad3ba452Szhanglinjuan val replay_resp = ValidIO(new DCacheLineResp) 608ad3ba452Szhanglinjuan 609ad3ba452Szhanglinjuan def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp) 610ad3ba452Szhanglinjuan} 611ad3ba452Szhanglinjuan 612683c1411Shappy-lx// forward tilelink channel D's data to ldu 613683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle { 614683c1411Shappy-lx val valid = Bool() 615683c1411Shappy-lx val data = UInt(l1BusDataWidth.W) 616683c1411Shappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 617683c1411Shappy-lx val last = Bool() 618683c1411Shappy-lx 619683c1411Shappy-lx def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = { 620683c1411Shappy-lx valid := req_valid 621683c1411Shappy-lx data := req_data 622683c1411Shappy-lx mshrid := req_mshrid 623683c1411Shappy-lx last := req_last 624683c1411Shappy-lx } 625683c1411Shappy-lx 626683c1411Shappy-lx def dontCare() = { 627683c1411Shappy-lx valid := false.B 628683c1411Shappy-lx data := DontCare 629683c1411Shappy-lx mshrid := DontCare 630683c1411Shappy-lx last := DontCare 631683c1411Shappy-lx } 632683c1411Shappy-lx 633683c1411Shappy-lx def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = { 634683c1411Shappy-lx val all_match = req_valid && valid && 635683c1411Shappy-lx req_mshr_id === mshrid && 636683c1411Shappy-lx req_paddr(log2Up(refillBytes)) === last 637683c1411Shappy-lx 638683c1411Shappy-lx val forward_D = RegInit(false.B) 639cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 640683c1411Shappy-lx 641683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 642683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 643683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 644683c1411Shappy-lx block_data(i) := data(64 * i + 63, 64 * i) 645683c1411Shappy-lx }) 646cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 647cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 648683c1411Shappy-lx 649683c1411Shappy-lx forward_D := all_match 650cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 651683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 652683c1411Shappy-lx } 653683c1411Shappy-lx 654683c1411Shappy-lx (forward_D, forwardData) 655683c1411Shappy-lx } 656683c1411Shappy-lx} 657683c1411Shappy-lx 658683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle { 659683c1411Shappy-lx val inflight = Bool() 660683c1411Shappy-lx val paddr = UInt(PAddrBits.W) 6619ebbb510Shappy-lx val raw_data = Vec(blockRows, UInt(rowBits.W)) 662683c1411Shappy-lx val firstbeat_valid = Bool() 663683c1411Shappy-lx val lastbeat_valid = Bool() 664683c1411Shappy-lx 665683c1411Shappy-lx def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = { 666683c1411Shappy-lx inflight := mshr_valid 667683c1411Shappy-lx paddr := mshr_paddr 668683c1411Shappy-lx raw_data := mshr_rawdata 669683c1411Shappy-lx firstbeat_valid := mshr_first_valid 670683c1411Shappy-lx lastbeat_valid := mshr_last_valid 671683c1411Shappy-lx } 672683c1411Shappy-lx 673683c1411Shappy-lx // check if we can forward from mshr or D channel 674683c1411Shappy-lx def check(req_valid : Bool, req_paddr : UInt) = { 675683c1411Shappy-lx RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits)) 676683c1411Shappy-lx } 677683c1411Shappy-lx 678683c1411Shappy-lx def forward(req_valid : Bool, req_paddr : UInt) = { 679683c1411Shappy-lx val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) || 680683c1411Shappy-lx (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid) 681683c1411Shappy-lx 682683c1411Shappy-lx val forward_mshr = RegInit(false.B) 683cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 684683c1411Shappy-lx 6859ebbb510Shappy-lx val block_idx = req_paddr(log2Up(refillBytes), 3) 6869ebbb510Shappy-lx val block_data = raw_data 6879ebbb510Shappy-lx 688cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 689cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 690683c1411Shappy-lx 691683c1411Shappy-lx forward_mshr := all_match 692cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 693683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 694683c1411Shappy-lx } 695683c1411Shappy-lx 696683c1411Shappy-lx (forward_mshr, forwardData) 697683c1411Shappy-lx } 698683c1411Shappy-lx} 699683c1411Shappy-lx 700683c1411Shappy-lx// forward mshr's data to ldu 701683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle { 702683c1411Shappy-lx // req 703683c1411Shappy-lx val valid = Input(Bool()) 704683c1411Shappy-lx val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W)) 705683c1411Shappy-lx val paddr = Input(UInt(PAddrBits.W)) 706683c1411Shappy-lx // resp 707683c1411Shappy-lx val forward_mshr = Output(Bool()) 708cdbff57cSHaoyuan Feng val forwardData = Output(Vec(VLEN/8, UInt(8.W))) 709683c1411Shappy-lx val forward_result_valid = Output(Bool()) 710683c1411Shappy-lx 711683c1411Shappy-lx def connect(sink: LduToMissqueueForwardIO) = { 712683c1411Shappy-lx sink.valid := valid 713683c1411Shappy-lx sink.mshrid := mshrid 714683c1411Shappy-lx sink.paddr := paddr 715683c1411Shappy-lx forward_mshr := sink.forward_mshr 716683c1411Shappy-lx forwardData := sink.forwardData 717683c1411Shappy-lx forward_result_valid := sink.forward_result_valid 718683c1411Shappy-lx } 719683c1411Shappy-lx 720683c1411Shappy-lx def forward() = { 721683c1411Shappy-lx (forward_result_valid, forward_mshr, forwardData) 722683c1411Shappy-lx } 723683c1411Shappy-lx} 724683c1411Shappy-lx 7250d32f713Shappy-lxclass StorePrefetchReq(implicit p: Parameters) extends DCacheBundle { 7260d32f713Shappy-lx val paddr = UInt(PAddrBits.W) 7270d32f713Shappy-lx val vaddr = UInt(VAddrBits.W) 7280d32f713Shappy-lx} 7290d32f713Shappy-lx 7301f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle { 7311f0e2dc7SJiawei Lin val load = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load 7320d32f713Shappy-lx val sta = Vec(StorePipelineWidth, Flipped(new DCacheStoreIO)) // for non-blocking store 7331f0e2dc7SJiawei Lin val lsq = ValidIO(new Refill) // refill to load queue, wake up load misses 7349444e131Ssfencevma val tl_d_channel = Output(new DcacheToLduForwardIO) 735ad3ba452Szhanglinjuan val store = new DCacheToSbufferIO // for sbuffer 7366786cfb7SWilliam Wang val atomics = Flipped(new AtomicWordIO) // atomics reqs 73767682d05SWilliam Wang val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check 738683c1411Shappy-lx val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO)) 739683c1411Shappy-lx val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO) 7401f0e2dc7SJiawei Lin} 7411f0e2dc7SJiawei Lin 74260ebee38STang Haojinclass DCacheTopDownIO(implicit p: Parameters) extends DCacheBundle { 74360ebee38STang Haojin val robHeadVaddr = Flipped(Valid(UInt(VAddrBits.W))) 74460ebee38STang Haojin val robHeadMissInDCache = Output(Bool()) 74560ebee38STang Haojin val robHeadOtherReplay = Input(Bool()) 74660ebee38STang Haojin} 74760ebee38STang Haojin 7481f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle { 7495668a921SJiawei Lin val hartId = Input(UInt(8.W)) 750f1d78cf7SLinJiawei val l2_pf_store_only = Input(Bool()) 7511f0e2dc7SJiawei Lin val lsu = new DCacheToLsuIO 752e19f7967SWilliam Wang val csr = new L1CacheToCsrIO 7531f0e2dc7SJiawei Lin val error = new L1CacheErrorInfo 7541f0e2dc7SJiawei Lin val mshrFull = Output(Bool()) 7550d32f713Shappy-lx val memSetPattenDetected = Output(Bool()) 7560d32f713Shappy-lx val lqEmpty = Input(Bool()) 7570d32f713Shappy-lx val pf_ctrl = Output(new PrefetchControlBundle) 7582fdb4d6aShappy-lx val force_write = Input(Bool()) 75960ebee38STang Haojin val debugTopDown = new DCacheTopDownIO 7607cf78eb2Shappy-lx val debugRolling = Flipped(new RobDebugRollingIO) 7611f0e2dc7SJiawei Lin} 7621f0e2dc7SJiawei Lin 7631f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters { 76495e60e55STang Haojin override def shouldBeInlined: Boolean = false 7651f0e2dc7SJiawei Lin 766ffc9de54Swakafa val reqFields: Seq[BundleFieldBase] = Seq( 767ffc9de54Swakafa PrefetchField(), 768ffc9de54Swakafa ReqSourceField(), 769ffc9de54Swakafa VaddrField(VAddrBits - blockOffBits), 770ffc9de54Swakafa ) ++ cacheParams.aliasBitsOpt.map(AliasField) 771ffc9de54Swakafa val echoFields: Seq[BundleFieldBase] = Nil 772ffc9de54Swakafa 7731f0e2dc7SJiawei Lin val clientParameters = TLMasterPortParameters.v1( 7741f0e2dc7SJiawei Lin Seq(TLMasterParameters.v1( 7751f0e2dc7SJiawei Lin name = "dcache", 776ad3ba452Szhanglinjuan sourceId = IdRange(0, nEntries + 1), 7771f0e2dc7SJiawei Lin supportsProbe = TransferSizes(cfg.blockBytes) 7781f0e2dc7SJiawei Lin )), 779ffc9de54Swakafa requestFields = reqFields, 780ffc9de54Swakafa echoFields = echoFields 7811f0e2dc7SJiawei Lin ) 7821f0e2dc7SJiawei Lin 7831f0e2dc7SJiawei Lin val clientNode = TLClientNode(Seq(clientParameters)) 7841f0e2dc7SJiawei Lin 7851f0e2dc7SJiawei Lin lazy val module = new DCacheImp(this) 7861f0e2dc7SJiawei Lin} 7871f0e2dc7SJiawei Lin 7881f0e2dc7SJiawei Lin 7890d32f713Shappy-lxclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents with HasL1PrefetchSourceParameter { 7901f0e2dc7SJiawei Lin 7911f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 7921f0e2dc7SJiawei Lin 7931f0e2dc7SJiawei Lin val (bus, edge) = outer.clientNode.out.head 7941f0e2dc7SJiawei Lin require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match") 7951f0e2dc7SJiawei Lin 7961f0e2dc7SJiawei Lin println("DCache:") 7971f0e2dc7SJiawei Lin println(" DCacheSets: " + DCacheSets) 7983eeae490SMaxpicca-Li println(" DCacheSetDiv: " + DCacheSetDiv) 7991f0e2dc7SJiawei Lin println(" DCacheWays: " + DCacheWays) 8001f0e2dc7SJiawei Lin println(" DCacheBanks: " + DCacheBanks) 8011f0e2dc7SJiawei Lin println(" DCacheSRAMRowBits: " + DCacheSRAMRowBits) 8021f0e2dc7SJiawei Lin println(" DCacheWordOffset: " + DCacheWordOffset) 8031f0e2dc7SJiawei Lin println(" DCacheBankOffset: " + DCacheBankOffset) 8041f0e2dc7SJiawei Lin println(" DCacheSetOffset: " + DCacheSetOffset) 8051f0e2dc7SJiawei Lin println(" DCacheTagOffset: " + DCacheTagOffset) 8061f0e2dc7SJiawei Lin println(" DCacheAboveIndexOffset: " + DCacheAboveIndexOffset) 8070d32f713Shappy-lx println(" DcacheMaxPrefetchEntry: " + MaxPrefetchEntry) 80804665835SMaxpicca-Li println(" WPUEnable: " + dwpuParam.enWPU) 80904665835SMaxpicca-Li println(" WPUEnableCfPred: " + dwpuParam.enCfPred) 81004665835SMaxpicca-Li println(" WPUAlgorithm: " + dwpuParam.algoName) 8111f0e2dc7SJiawei Lin 8120d32f713Shappy-lx // Enable L1 Store prefetch 8130d32f713Shappy-lx val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB 8140d32f713Shappy-lx val MetaReadPort = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1 8150d32f713Shappy-lx val TagReadPort = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1 8160d32f713Shappy-lx 8170d32f713Shappy-lx // Enable L1 Load prefetch 8180d32f713Shappy-lx val LoadPrefetchL1Enabled = true 8190d32f713Shappy-lx val AccessArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 8200d32f713Shappy-lx val PrefetchArrayReadPort = if(LoadPrefetchL1Enabled) LoadPipelineWidth + 1 + 1 else LoadPipelineWidth + 1 8210d32f713Shappy-lx 8221f0e2dc7SJiawei Lin //---------------------------------------- 8231f0e2dc7SJiawei Lin // core data structures 82404665835SMaxpicca-Li val bankedDataArray = if(dwpuParam.enWPU) Module(new SramedDataArray) else Module(new BankedDataArray) 8253af6aa6eSWilliam Wang val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) 8263af6aa6eSWilliam Wang val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) 8270d32f713Shappy-lx val prefetchArray = Module(new L1PrefetchSourceArray(readPorts = PrefetchArrayReadPort, writePorts = 2 + LoadPipelineWidth)) // prefetch flag array 8280d32f713Shappy-lx val accessArray = Module(new L1FlagMetaArray(readPorts = AccessArrayReadPort, writePorts = LoadPipelineWidth + 2)) 8290d32f713Shappy-lx val tagArray = Module(new DuplicatedTagArray(readPorts = TagReadPort)) 8300d32f713Shappy-lx val prefetcherMonitor = Module(new PrefetcherMonitor) 8310d32f713Shappy-lx val fdpMonitor = Module(new FDPrefetcherMonitor) 8320d32f713Shappy-lx val bloomFilter = Module(new BloomFilter(BLOOM_FILTER_ENTRY_NUM, true)) 8330d32f713Shappy-lx val counterFilter = Module(new CounterFilter) 8341f0e2dc7SJiawei Lin bankedDataArray.dump() 8351f0e2dc7SJiawei Lin 8361f0e2dc7SJiawei Lin //---------------------------------------- 8371f0e2dc7SJiawei Lin // core modules 8381f0e2dc7SJiawei Lin val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))}) 8390d32f713Shappy-lx val stu = Seq.tabulate(StorePipelineWidth)({ i => Module(new StorePipe(i))}) 8401f0e2dc7SJiawei Lin val mainPipe = Module(new MainPipe) 841ad3ba452Szhanglinjuan val refillPipe = Module(new RefillPipe) 8421f0e2dc7SJiawei Lin val missQueue = Module(new MissQueue(edge)) 8431f0e2dc7SJiawei Lin val probeQueue = Module(new ProbeQueue(edge)) 8441f0e2dc7SJiawei Lin val wb = Module(new WritebackQueue(edge)) 8451f0e2dc7SJiawei Lin 8460d32f713Shappy-lx missQueue.io.lqEmpty := io.lqEmpty 8475668a921SJiawei Lin missQueue.io.hartId := io.hartId 848f1d78cf7SLinJiawei missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B) 84960ebee38STang Haojin missQueue.io.debugTopDown <> io.debugTopDown 8500d32f713Shappy-lx io.memSetPattenDetected := missQueue.io.memSetPattenDetected 8515668a921SJiawei Lin 8529ef181f4SWilliam Wang val errors = ldu.map(_.io.error) ++ // load error 8539ef181f4SWilliam Wang Seq(mainPipe.io.error) // store / misc error 8546786cfb7SWilliam Wang io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e)))) 855dd95524eSzhanglinjuan 8561f0e2dc7SJiawei Lin //---------------------------------------- 8571f0e2dc7SJiawei Lin // meta array 8583af6aa6eSWilliam Wang 8593af6aa6eSWilliam Wang // read / write coh meta 860ad3ba452Szhanglinjuan val meta_read_ports = ldu.map(_.io.meta_read) ++ 8610d32f713Shappy-lx Seq(mainPipe.io.meta_read) ++ 8620d32f713Shappy-lx stu.map(_.io.meta_read) 8630d32f713Shappy-lx 864ad3ba452Szhanglinjuan val meta_resp_ports = ldu.map(_.io.meta_resp) ++ 8650d32f713Shappy-lx Seq(mainPipe.io.meta_resp) ++ 8660d32f713Shappy-lx stu.map(_.io.meta_resp) 8670d32f713Shappy-lx 868ad3ba452Szhanglinjuan val meta_write_ports = Seq( 869ad3ba452Szhanglinjuan mainPipe.io.meta_write, 870026615fcSWilliam Wang refillPipe.io.meta_write 871ad3ba452Szhanglinjuan ) 8720d32f713Shappy-lx if(StorePrefetchL1Enabled) { 873ad3ba452Szhanglinjuan meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p } 874ad3ba452Szhanglinjuan meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r } 8750d32f713Shappy-lx }else { 8760d32f713Shappy-lx meta_read_ports.take(LoadPipelineWidth + 1).zip(metaArray.io.read).foreach { case (p, r) => r <> p } 8770d32f713Shappy-lx meta_resp_ports.take(LoadPipelineWidth + 1).zip(metaArray.io.resp).foreach { case (p, r) => p := r } 8780d32f713Shappy-lx 8790d32f713Shappy-lx meta_read_ports.drop(LoadPipelineWidth + 1).foreach { case p => p.ready := false.B } 8800d32f713Shappy-lx meta_resp_ports.drop(LoadPipelineWidth + 1).foreach { case p => p := 0.U.asTypeOf(p) } 8810d32f713Shappy-lx } 882ad3ba452Szhanglinjuan meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p } 8831f0e2dc7SJiawei Lin 8840d32f713Shappy-lx // read extra meta (exclude stu) 8850d32f713Shappy-lx meta_read_ports.take(LoadPipelineWidth + 1).zip(errorArray.io.read).foreach { case (p, r) => r <> p } 8860d32f713Shappy-lx meta_read_ports.take(LoadPipelineWidth + 1).zip(prefetchArray.io.read).foreach { case (p, r) => r <> p } 8870d32f713Shappy-lx meta_read_ports.take(LoadPipelineWidth + 1).zip(accessArray.io.read).foreach { case (p, r) => r <> p } 8883af6aa6eSWilliam Wang val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp) ++ 8893af6aa6eSWilliam Wang Seq(mainPipe.io.extra_meta_resp) 8903af6aa6eSWilliam Wang extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => { 8913af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).error := r(i) }) 8923af6aa6eSWilliam Wang }} 8933af6aa6eSWilliam Wang extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => { 8943af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).prefetch := r(i) }) 8953af6aa6eSWilliam Wang }} 8963af6aa6eSWilliam Wang extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => { 8973af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).access := r(i) }) 8983af6aa6eSWilliam Wang }} 8993af6aa6eSWilliam Wang 9000d32f713Shappy-lx if(LoadPrefetchL1Enabled) { 9010d32f713Shappy-lx // use last port to read prefetch and access flag 9020d32f713Shappy-lx prefetchArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 9030d32f713Shappy-lx prefetchArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 9040d32f713Shappy-lx prefetchArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 9050d32f713Shappy-lx 9060d32f713Shappy-lx accessArray.io.read.last.valid := refillPipe.io.prefetch_flag_write.valid 9070d32f713Shappy-lx accessArray.io.read.last.bits.idx := refillPipe.io.prefetch_flag_write.bits.idx 9080d32f713Shappy-lx accessArray.io.read.last.bits.way_en := refillPipe.io.prefetch_flag_write.bits.way_en 9090d32f713Shappy-lx 9100d32f713Shappy-lx val extra_flag_valid = RegNext(refillPipe.io.prefetch_flag_write.valid) 9110d32f713Shappy-lx val extra_flag_way_en = RegEnable(refillPipe.io.prefetch_flag_write.bits.way_en, refillPipe.io.prefetch_flag_write.valid) 9120d32f713Shappy-lx val extra_flag_prefetch = Mux1H(extra_flag_way_en, prefetchArray.io.resp.last) 9130d32f713Shappy-lx val extra_flag_access = Mux1H(extra_flag_way_en, accessArray.io.resp.last) 9140d32f713Shappy-lx 9150d32f713Shappy-lx prefetcherMonitor.io.validity.good_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && extra_flag_access 9160d32f713Shappy-lx prefetcherMonitor.io.validity.bad_prefetch := extra_flag_valid && isFromL1Prefetch(extra_flag_prefetch) && !extra_flag_access 9170d32f713Shappy-lx } 9180d32f713Shappy-lx 9193af6aa6eSWilliam Wang // write extra meta 9203af6aa6eSWilliam Wang val error_flag_write_ports = Seq( 9213af6aa6eSWilliam Wang mainPipe.io.error_flag_write, // error flag generated by corrupted store 9223af6aa6eSWilliam Wang refillPipe.io.error_flag_write // corrupted signal from l2 9233af6aa6eSWilliam Wang ) 924026615fcSWilliam Wang error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p } 925026615fcSWilliam Wang 9260d32f713Shappy-lx val prefetch_flag_write_ports = ldu.map(_.io.prefetch_flag_write) ++ Seq( 9273af6aa6eSWilliam Wang mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing 9283af6aa6eSWilliam Wang refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag 9293af6aa6eSWilliam Wang ) 9303af6aa6eSWilliam Wang prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p } 9313af6aa6eSWilliam Wang 9320d32f713Shappy-lx val same_cycle_update_pf_flag = ldu(0).io.prefetch_flag_write.valid && ldu(1).io.prefetch_flag_write.valid && (ldu(0).io.prefetch_flag_write.bits.idx === ldu(1).io.prefetch_flag_write.bits.idx) && (ldu(0).io.prefetch_flag_write.bits.way_en === ldu(1).io.prefetch_flag_write.bits.way_en) 9330d32f713Shappy-lx XSPerfAccumulate("same_cycle_update_pf_flag", same_cycle_update_pf_flag) 9340d32f713Shappy-lx 9353af6aa6eSWilliam Wang val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq( 9363af6aa6eSWilliam Wang mainPipe.io.access_flag_write, 9373af6aa6eSWilliam Wang refillPipe.io.access_flag_write 9383af6aa6eSWilliam Wang ) 9393af6aa6eSWilliam Wang access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p } 9403af6aa6eSWilliam Wang 941ad3ba452Szhanglinjuan //---------------------------------------- 942ad3ba452Szhanglinjuan // tag array 9430d32f713Shappy-lx if(StorePrefetchL1Enabled) { 9440d32f713Shappy-lx require(tagArray.io.read.size == (ldu.size + stu.size + 1)) 9450d32f713Shappy-lx }else { 946ad3ba452Szhanglinjuan require(tagArray.io.read.size == (ldu.size + 1)) 9470d32f713Shappy-lx } 94809ae47d2SWilliam Wang val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend 94909ae47d2SWilliam Wang assert(!RegNext(!tag_write_intend && tagArray.io.write.valid)) 950ad3ba452Szhanglinjuan ldu.zipWithIndex.foreach { 951ad3ba452Szhanglinjuan case (ld, i) => 952ad3ba452Szhanglinjuan tagArray.io.read(i) <> ld.io.tag_read 953ad3ba452Szhanglinjuan ld.io.tag_resp := tagArray.io.resp(i) 95409ae47d2SWilliam Wang ld.io.tag_read.ready := !tag_write_intend 9551f0e2dc7SJiawei Lin } 9560d32f713Shappy-lx if(StorePrefetchL1Enabled) { 9570d32f713Shappy-lx stu.zipWithIndex.foreach { 9580d32f713Shappy-lx case (st, i) => 9590d32f713Shappy-lx tagArray.io.read(ldu.size + i) <> st.io.tag_read 9600d32f713Shappy-lx st.io.tag_resp := tagArray.io.resp(ldu.size + i) 9610d32f713Shappy-lx st.io.tag_read.ready := !tag_write_intend 9620d32f713Shappy-lx } 9630d32f713Shappy-lx }else { 9640d32f713Shappy-lx stu.foreach { 9650d32f713Shappy-lx case st => 9660d32f713Shappy-lx st.io.tag_read.ready := false.B 9670d32f713Shappy-lx st.io.tag_resp := 0.U.asTypeOf(st.io.tag_resp) 9680d32f713Shappy-lx } 9690d32f713Shappy-lx } 970ad3ba452Szhanglinjuan tagArray.io.read.last <> mainPipe.io.tag_read 971ad3ba452Szhanglinjuan mainPipe.io.tag_resp := tagArray.io.resp.last 972ad3ba452Szhanglinjuan 97309ae47d2SWilliam Wang val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid)) 97409ae47d2SWilliam Wang XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle) 97509ae47d2SWilliam Wang 976ad3ba452Szhanglinjuan val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2)) 977ad3ba452Szhanglinjuan tag_write_arb.io.in(0) <> refillPipe.io.tag_write 978ad3ba452Szhanglinjuan tag_write_arb.io.in(1) <> mainPipe.io.tag_write 979ad3ba452Szhanglinjuan tagArray.io.write <> tag_write_arb.io.out 9801f0e2dc7SJiawei Lin 98104665835SMaxpicca-Li ldu.map(m => { 98204665835SMaxpicca-Li m.io.vtag_update.valid := tagArray.io.write.valid 98304665835SMaxpicca-Li m.io.vtag_update.bits := tagArray.io.write.bits 98404665835SMaxpicca-Li }) 98504665835SMaxpicca-Li 9861f0e2dc7SJiawei Lin //---------------------------------------- 9871f0e2dc7SJiawei Lin // data array 988d2b20d1aSTang Haojin mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid) 9891f0e2dc7SJiawei Lin 990ad3ba452Szhanglinjuan val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2)) 991ad3ba452Szhanglinjuan dataWriteArb.io.in(0) <> refillPipe.io.data_write 992ad3ba452Szhanglinjuan dataWriteArb.io.in(1) <> mainPipe.io.data_write 993ad3ba452Szhanglinjuan 994ad3ba452Szhanglinjuan bankedDataArray.io.write <> dataWriteArb.io.out 9951f0e2dc7SJiawei Lin 9966c7e5e86Szhanglinjuan for (bank <- 0 until DCacheBanks) { 9976c7e5e86Szhanglinjuan val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2)) 9986c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid 9996c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits 10006c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid 10016c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits 10026c7e5e86Szhanglinjuan 10036c7e5e86Szhanglinjuan bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out 10046c7e5e86Szhanglinjuan } 10056c7e5e86Szhanglinjuan 1006d2b20d1aSTang Haojin bankedDataArray.io.readline <> mainPipe.io.data_readline 10077a5caa97Szhanglinjuan bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend 10086786cfb7SWilliam Wang mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed 1009144422dcSMaxpicca-Li mainPipe.io.data_resp := bankedDataArray.io.readline_resp 10101f0e2dc7SJiawei Lin 10119ef181f4SWilliam Wang (0 until LoadPipelineWidth).map(i => { 10129ef181f4SWilliam Wang bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read 1013cdbff57cSHaoyuan Feng bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req 10146786cfb7SWilliam Wang bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed 10159ef181f4SWilliam Wang 1016144422dcSMaxpicca-Li ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i) 1017144422dcSMaxpicca-Li 10189ef181f4SWilliam Wang ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i) 10199ef181f4SWilliam Wang }) 10201f0e2dc7SJiawei Lin 1021774f100aSWilliam Wang (0 until LoadPipelineWidth).map(i => { 1022683c1411Shappy-lx val (_, _, done, _) = edge.count(bus.d) 1023683c1411Shappy-lx when(bus.d.bits.opcode === TLMessages.GrantData) { 1024683c1411Shappy-lx io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 1025683c1411Shappy-lx }.otherwise { 1026683c1411Shappy-lx io.lsu.forward_D(i).dontCare() 1027683c1411Shappy-lx } 1028683c1411Shappy-lx }) 10299444e131Ssfencevma // tl D channel wakeup 10309444e131Ssfencevma val (_, _, done, _) = edge.count(bus.d) 10319444e131Ssfencevma when (bus.d.bits.opcode === TLMessages.GrantData || bus.d.bits.opcode === TLMessages.Grant) { 10329444e131Ssfencevma io.lsu.tl_d_channel.apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 10339444e131Ssfencevma } .otherwise { 10349444e131Ssfencevma io.lsu.tl_d_channel.dontCare() 10359444e131Ssfencevma } 10362fdb4d6aShappy-lx mainPipe.io.force_write <> io.force_write 1037683c1411Shappy-lx 103804665835SMaxpicca-Li /** dwpu */ 103904665835SMaxpicca-Li val dwpu = Module(new DCacheWpuWrapper(LoadPipelineWidth)) 104004665835SMaxpicca-Li for(i <- 0 until LoadPipelineWidth){ 104104665835SMaxpicca-Li dwpu.io.req(i) <> ldu(i).io.dwpu.req(0) 104204665835SMaxpicca-Li dwpu.io.resp(i) <> ldu(i).io.dwpu.resp(0) 104304665835SMaxpicca-Li dwpu.io.lookup_upd(i) <> ldu(i).io.dwpu.lookup_upd(0) 104404665835SMaxpicca-Li dwpu.io.cfpred(i) <> ldu(i).io.dwpu.cfpred(0) 104504665835SMaxpicca-Li } 104604665835SMaxpicca-Li dwpu.io.tagwrite_upd.valid := tagArray.io.write.valid 104704665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.vaddr := tagArray.io.write.bits.vaddr 104804665835SMaxpicca-Li dwpu.io.tagwrite_upd.bits.s1_real_way_en := tagArray.io.write.bits.way_en 104904665835SMaxpicca-Li 10501f0e2dc7SJiawei Lin //---------------------------------------- 10511f0e2dc7SJiawei Lin // load pipe 10521f0e2dc7SJiawei Lin // the s1 kill signal 10531f0e2dc7SJiawei Lin // only lsu uses this, replay never kills 10541f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { 10551f0e2dc7SJiawei Lin ldu(w).io.lsu <> io.lsu.load(w) 10561f0e2dc7SJiawei Lin 1057cdbff57cSHaoyuan Feng // TODO:when have load128Req 1058cdbff57cSHaoyuan Feng ldu(w).io.load128Req := false.B 1059cdbff57cSHaoyuan Feng 10601f0e2dc7SJiawei Lin // replay and nack not needed anymore 10611f0e2dc7SJiawei Lin // TODO: remove replay and nack 10621f0e2dc7SJiawei Lin ldu(w).io.nack := false.B 10631f0e2dc7SJiawei Lin 10641f0e2dc7SJiawei Lin ldu(w).io.disable_ld_fast_wakeup := 10657a5caa97Szhanglinjuan bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict 10661f0e2dc7SJiawei Lin } 10671f0e2dc7SJiawei Lin 10680d32f713Shappy-lx prefetcherMonitor.io.timely.total_prefetch := ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) 10690d32f713Shappy-lx prefetcherMonitor.io.timely.late_hit_prefetch := ldu.map(_.io.prefetch_info.naive.late_hit_prefetch).reduce(_ || _) 10700d32f713Shappy-lx prefetcherMonitor.io.timely.late_miss_prefetch := missQueue.io.prefetch_info.naive.late_miss_prefetch 10710d32f713Shappy-lx prefetcherMonitor.io.timely.prefetch_hit := PopCount(ldu.map(_.io.prefetch_info.naive.prefetch_hit)) 10720d32f713Shappy-lx io.pf_ctrl <> prefetcherMonitor.io.pf_ctrl 10730d32f713Shappy-lx XSPerfAccumulate("useless_prefetch", ldu.map(_.io.prefetch_info.naive.total_prefetch).reduce(_ || _) && !(ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _))) 10740d32f713Shappy-lx XSPerfAccumulate("useful_prefetch", ldu.map(_.io.prefetch_info.naive.useful_prefetch).reduce(_ || _)) 10750d32f713Shappy-lx XSPerfAccumulate("late_prefetch_hit", ldu.map(_.io.prefetch_info.naive.late_prefetch_hit).reduce(_ || _)) 10760d32f713Shappy-lx XSPerfAccumulate("late_load_hit", ldu.map(_.io.prefetch_info.naive.late_load_hit).reduce(_ || _)) 10770d32f713Shappy-lx 1078da3bf434SMaxpicca-Li /** LoadMissDB: record load miss state */ 1079da3bf434SMaxpicca-Li val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString)) 1080da3bf434SMaxpicca-Li val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString)) 1081da3bf434SMaxpicca-Li val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString 1082da3bf434SMaxpicca-Li val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString 1083da3bf434SMaxpicca-Li val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry) 1084da3bf434SMaxpicca-Li for( i <- 0 until LoadPipelineWidth){ 1085da3bf434SMaxpicca-Li val loadMissEntry = Wire(new LoadMissEntry) 1086da3bf434SMaxpicca-Li val loadMissWriteEn = 1087da3bf434SMaxpicca-Li (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) || 1088da3bf434SMaxpicca-Li (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR) 1089da3bf434SMaxpicca-Li loadMissEntry.timeCnt := GTimer() 1090da3bf434SMaxpicca-Li loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 1091da3bf434SMaxpicca-Li loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr 1092da3bf434SMaxpicca-Li loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 1093da3bf434SMaxpicca-Li loadMissEntry.missState := OHToUInt(Cat(Seq( 1094da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 1095da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 1096da3bf434SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 1097da3bf434SMaxpicca-Li ))) 1098da3bf434SMaxpicca-Li loadMissTable.log( 1099da3bf434SMaxpicca-Li data = loadMissEntry, 1100da3bf434SMaxpicca-Li en = isWriteLoadMissTable.orR && loadMissWriteEn, 1101da3bf434SMaxpicca-Li site = siteName, 1102da3bf434SMaxpicca-Li clock = clock, 1103da3bf434SMaxpicca-Li reset = reset 1104da3bf434SMaxpicca-Li ) 1105da3bf434SMaxpicca-Li } 1106da3bf434SMaxpicca-Li 110704665835SMaxpicca-Li val isWriteLoadAccessTable = WireInit(Constantin.createRecord("isWriteLoadAccessTable" + p(XSCoreParamsKey).HartId.toString)) 110804665835SMaxpicca-Li val loadAccessTable = ChiselDB.createTable("LoadAccessDB" + p(XSCoreParamsKey).HartId.toString, new LoadAccessEntry) 110904665835SMaxpicca-Li for (i <- 0 until LoadPipelineWidth) { 111004665835SMaxpicca-Li val loadAccessEntry = Wire(new LoadAccessEntry) 111104665835SMaxpicca-Li loadAccessEntry.timeCnt := GTimer() 111204665835SMaxpicca-Li loadAccessEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 111304665835SMaxpicca-Li loadAccessEntry.paddr := ldu(i).io.miss_req.bits.addr 111404665835SMaxpicca-Li loadAccessEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 111504665835SMaxpicca-Li loadAccessEntry.missState := OHToUInt(Cat(Seq( 111604665835SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 111704665835SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 111804665835SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 111904665835SMaxpicca-Li ))) 112004665835SMaxpicca-Li loadAccessEntry.pred_way_num := ldu(i).io.lsu.debug_s2_pred_way_num 112104665835SMaxpicca-Li loadAccessEntry.real_way_num := ldu(i).io.lsu.debug_s2_real_way_num 112204665835SMaxpicca-Li loadAccessEntry.dm_way_num := ldu(i).io.lsu.debug_s2_dm_way_num 112304665835SMaxpicca-Li loadAccessTable.log( 112404665835SMaxpicca-Li data = loadAccessEntry, 112504665835SMaxpicca-Li en = isWriteLoadAccessTable.orR && ldu(i).io.lsu.resp.valid, 112604665835SMaxpicca-Li site = siteName + "_loadpipe" + i.toString, 112704665835SMaxpicca-Li clock = clock, 112804665835SMaxpicca-Li reset = reset 112904665835SMaxpicca-Li ) 113004665835SMaxpicca-Li } 113104665835SMaxpicca-Li 11321f0e2dc7SJiawei Lin //---------------------------------------- 11330d32f713Shappy-lx // Sta pipe 11340d32f713Shappy-lx for (w <- 0 until StorePipelineWidth) { 11350d32f713Shappy-lx stu(w).io.lsu <> io.lsu.sta(w) 11360d32f713Shappy-lx } 11370d32f713Shappy-lx 11380d32f713Shappy-lx //---------------------------------------- 11391f0e2dc7SJiawei Lin // atomics 11401f0e2dc7SJiawei Lin // atomics not finished yet 114162cb71fbShappy-lx // io.lsu.atomics <> atomicsReplayUnit.io.lsu 114262cb71fbShappy-lx io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp) 114362cb71fbShappy-lx io.lsu.atomics.block_lr := mainPipe.io.block_lr 114462cb71fbShappy-lx // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp) 114562cb71fbShappy-lx // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr 11461f0e2dc7SJiawei Lin 11471f0e2dc7SJiawei Lin //---------------------------------------- 11481f0e2dc7SJiawei Lin // miss queue 11490d32f713Shappy-lx // missReqArb port: 11500d32f713Shappy-lx // enableStorePrefetch: main pipe * 1 + load pipe * 2 + store pipe * 2; disable: main pipe * 1 + load pipe * 2 11510d32f713Shappy-lx // higher priority is given to lower indices 11520d32f713Shappy-lx val MissReqPortCount = if(StorePrefetchL1Enabled) LoadPipelineWidth + 1 + StorePipelineWidth else LoadPipelineWidth + 1 11531f0e2dc7SJiawei Lin val MainPipeMissReqPort = 0 11541f0e2dc7SJiawei Lin 11551f0e2dc7SJiawei Lin // Request 11566008d57dShappy-lx val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits)) 11571f0e2dc7SJiawei Lin 1158a98b054bSWilliam Wang missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 11591f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req } 11601f0e2dc7SJiawei Lin 1161fa9ac9b6SWilliam Wang for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp } 1162fa9ac9b6SWilliam Wang mainPipe.io.miss_resp := missQueue.io.resp 1163683c1411Shappy-lx 11640d32f713Shappy-lx if(StorePrefetchL1Enabled) { 11650d32f713Shappy-lx for (w <- 0 until StorePipelineWidth) { missReqArb.io.in(w + 1 + LoadPipelineWidth) <> stu(w).io.miss_req } 11660d32f713Shappy-lx }else { 11670d32f713Shappy-lx for (w <- 0 until StorePipelineWidth) { stu(w).io.miss_req.ready := false.B } 11680d32f713Shappy-lx } 11690d32f713Shappy-lx 11701f0e2dc7SJiawei Lin wb.io.miss_req.valid := missReqArb.io.out.valid 11711f0e2dc7SJiawei Lin wb.io.miss_req.bits := missReqArb.io.out.bits.addr 11721f0e2dc7SJiawei Lin 1173a98b054bSWilliam Wang // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req) 1174a98b054bSWilliam Wang missReqArb.io.out <> missQueue.io.req 1175a98b054bSWilliam Wang when(wb.io.block_miss_req) { 1176a98b054bSWilliam Wang missQueue.io.req.bits.cancel := true.B 1177a98b054bSWilliam Wang missReqArb.io.out.ready := false.B 1178a98b054bSWilliam Wang } 11791f0e2dc7SJiawei Lin 1180e50f3145Ssfencevma for (w <- 0 until LoadPipelineWidth) { ldu(w).io.mq_enq_cancel := missQueue.io.mq_enq_cancel } 1181e50f3145Ssfencevma 11826008d57dShappy-lx XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U) 11836008d57dShappy-lx XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U) 11846b5c3d02Shappy-lx 11856b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U) 11866b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U) 11876b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U) 11886008d57dShappy-lx 1189683c1411Shappy-lx // forward missqueue 1190683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i))) 1191683c1411Shappy-lx 11921f0e2dc7SJiawei Lin // refill to load queue 1193ad3ba452Szhanglinjuan io.lsu.lsq <> missQueue.io.refill_to_ldq 11941f0e2dc7SJiawei Lin 11951f0e2dc7SJiawei Lin // tilelink stuff 11961f0e2dc7SJiawei Lin bus.a <> missQueue.io.mem_acquire 11971f0e2dc7SJiawei Lin bus.e <> missQueue.io.mem_finish 1198ad3ba452Szhanglinjuan missQueue.io.probe_addr := bus.b.bits.address 1199ad3ba452Szhanglinjuan 1200a98b054bSWilliam Wang missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp) 12011f0e2dc7SJiawei Lin 12021f0e2dc7SJiawei Lin //---------------------------------------- 12031f0e2dc7SJiawei Lin // probe 12041f0e2dc7SJiawei Lin // probeQueue.io.mem_probe <> bus.b 12051f0e2dc7SJiawei Lin block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block) 1206ad3ba452Szhanglinjuan probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block 1207300ded30SWilliam Wang probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set 12081f0e2dc7SJiawei Lin 12091f0e2dc7SJiawei Lin //---------------------------------------- 12101f0e2dc7SJiawei Lin // mainPipe 1211ad3ba452Szhanglinjuan // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe, 1212ad3ba452Szhanglinjuan // block the req in main pipe 1213219c4595Szhanglinjuan block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid) 1214b36dd5fdSWilliam Wang block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid) 12151f0e2dc7SJiawei Lin 1216a98b054bSWilliam Wang io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp) 1217ad3ba452Szhanglinjuan io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp 12181f0e2dc7SJiawei Lin 121969790076Szhanglinjuan arbiter_with_pipereg( 122062cb71fbShappy-lx in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req), 122169790076Szhanglinjuan out = mainPipe.io.atomic_req, 122269790076Szhanglinjuan name = Some("main_pipe_atomic_req") 122369790076Szhanglinjuan ) 12241f0e2dc7SJiawei Lin 1225a98b054bSWilliam Wang mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits) 12261f0e2dc7SJiawei Lin 1227ad3ba452Szhanglinjuan //---------------------------------------- 1228b36dd5fdSWilliam Wang // replace (main pipe) 1229ad3ba452Szhanglinjuan val mpStatus = mainPipe.io.status 1230578c21a4Szhanglinjuan mainPipe.io.replace_req <> missQueue.io.replace_pipe_req 1231578c21a4Szhanglinjuan missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp 12321f0e2dc7SJiawei Lin 1233ad3ba452Szhanglinjuan //---------------------------------------- 1234ad3ba452Szhanglinjuan // refill pipe 123563540aa5Szhanglinjuan val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) || 123663540aa5Szhanglinjuan Cat(Seq(mpStatus.s2, mpStatus.s3).map(s => 1237ad3ba452Szhanglinjuan s.valid && 1238ad3ba452Szhanglinjuan s.bits.set === missQueue.io.refill_pipe_req.bits.idx && 1239ad3ba452Szhanglinjuan s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en 1240ad3ba452Szhanglinjuan )).orR 1241ad3ba452Szhanglinjuan block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked) 1242c3a5fe5fShappy-lx 1243c3a5fe5fShappy-lx val mpStatus_dup = mainPipe.io.status_dup 1244c3a5fe5fShappy-lx val mq_refill_dup = missQueue.io.refill_pipe_req_dup 1245c3a5fe5fShappy-lx val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i => 1246c3a5fe5fShappy-lx mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx || 1247c3a5fe5fShappy-lx Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s => 1248c3a5fe5fShappy-lx s.valid && 1249c3a5fe5fShappy-lx s.bits.set === mq_refill_dup(i).bits.idx && 1250c3a5fe5fShappy-lx s.bits.way_en === mq_refill_dup(i).bits.way_en 1251c3a5fe5fShappy-lx )).orR 1252c3a5fe5fShappy-lx }) 1253c3a5fe5fShappy-lx dontTouch(refillShouldBeBlocked_dup) 1254c3a5fe5fShappy-lx 12556c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 12566c7e5e86Szhanglinjuan r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits 12576c7e5e86Szhanglinjuan } 12586c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits 12596c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits 12606c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits 12616c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 12626c7e5e86Szhanglinjuan r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid && 12636c7e5e86Szhanglinjuan !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i) 12646c7e5e86Szhanglinjuan } 12656c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort) 12666c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort) 12676c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort) 1268c3a5fe5fShappy-lx 1269c3a5fe5fShappy-lx val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map( 1270c3a5fe5fShappy-lx x => x._1.valid && !x._2 1271c3a5fe5fShappy-lx )) 1272c3a5fe5fShappy-lx val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady)) 12736c7e5e86Szhanglinjuan val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus)) 1274c3a5fe5fShappy-lx dontTouch(refillPipe_io_req_valid_dup) 1275c3a5fe5fShappy-lx dontTouch(refillPipe_io_data_write_valid_dup) 1276c3a5fe5fShappy-lx dontTouch(refillPipe_io_tag_write_valid_dup) 1277c3a5fe5fShappy-lx mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v)) 1278c3a5fe5fShappy-lx mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v)) 1279c3a5fe5fShappy-lx mainPipe.io.wb_ready_dup := wb.io.req_ready_dup 1280c3a5fe5fShappy-lx 1281c3a5fe5fShappy-lx mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) => 1282c3a5fe5fShappy-lx r.ready := refillPipe.io.req.ready && !block 1283c3a5fe5fShappy-lx } 1284c3a5fe5fShappy-lx 128554e42658SWilliam Wang missQueue.io.refill_pipe_resp := refillPipe.io.resp 1286a98b054bSWilliam Wang io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp) 12871f0e2dc7SJiawei Lin 12881f0e2dc7SJiawei Lin //---------------------------------------- 12891f0e2dc7SJiawei Lin // wb 12901f0e2dc7SJiawei Lin // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy 1291026615fcSWilliam Wang 1292578c21a4Szhanglinjuan wb.io.req <> mainPipe.io.wb 12931f0e2dc7SJiawei Lin bus.c <> wb.io.mem_release 1294ad3ba452Szhanglinjuan wb.io.release_wakeup := refillPipe.io.release_wakeup 1295ad3ba452Szhanglinjuan wb.io.release_update := mainPipe.io.release_update 1296b8f6ff86SWilliam Wang wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req 1297b8f6ff86SWilliam Wang wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp 1298ef3b5b96SWilliam Wang 1299935edac4STang Haojin io.lsu.release.valid := RegNext(wb.io.req.fire) 1300ef3b5b96SWilliam Wang io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr) 1301ef3b5b96SWilliam Wang // Note: RegNext() is required by: 1302ef3b5b96SWilliam Wang // * load queue released flag update logic 1303ef3b5b96SWilliam Wang // * load / load violation check logic 1304ef3b5b96SWilliam Wang // * and timing requirements 1305ef3b5b96SWilliam Wang // CHANGE IT WITH CARE 13061f0e2dc7SJiawei Lin 13071f0e2dc7SJiawei Lin // connect bus d 13081f0e2dc7SJiawei Lin missQueue.io.mem_grant.valid := false.B 13091f0e2dc7SJiawei Lin missQueue.io.mem_grant.bits := DontCare 13101f0e2dc7SJiawei Lin 13111f0e2dc7SJiawei Lin wb.io.mem_grant.valid := false.B 13121f0e2dc7SJiawei Lin wb.io.mem_grant.bits := DontCare 13131f0e2dc7SJiawei Lin 13141f0e2dc7SJiawei Lin // in L1DCache, we ony expect Grant[Data] and ReleaseAck 13151f0e2dc7SJiawei Lin bus.d.ready := false.B 13161f0e2dc7SJiawei Lin when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) { 13171f0e2dc7SJiawei Lin missQueue.io.mem_grant <> bus.d 13181f0e2dc7SJiawei Lin } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) { 13191f0e2dc7SJiawei Lin wb.io.mem_grant <> bus.d 13201f0e2dc7SJiawei Lin } .otherwise { 1321935edac4STang Haojin assert (!bus.d.fire) 13221f0e2dc7SJiawei Lin } 13231f0e2dc7SJiawei Lin 13241f0e2dc7SJiawei Lin //---------------------------------------- 13250d32f713Shappy-lx // Feedback Direct Prefetch Monitor 13260d32f713Shappy-lx fdpMonitor.io.refill := missQueue.io.prefetch_info.fdp.prefetch_monitor_cnt 13270d32f713Shappy-lx fdpMonitor.io.timely.late_prefetch := missQueue.io.prefetch_info.fdp.late_miss_prefetch 13280d32f713Shappy-lx fdpMonitor.io.accuracy.total_prefetch := missQueue.io.prefetch_info.fdp.total_prefetch 13290d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { 13300d32f713Shappy-lx if(w == 0) { 13310d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := ldu(w).io.prefetch_info.fdp.useful_prefetch 13320d32f713Shappy-lx }else { 13330d32f713Shappy-lx fdpMonitor.io.accuracy.useful_prefetch(w) := Mux(same_cycle_update_pf_flag, false.B, ldu(w).io.prefetch_info.fdp.useful_prefetch) 13340d32f713Shappy-lx } 13350d32f713Shappy-lx } 13360d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.cache_pollution(w) := ldu(w).io.prefetch_info.fdp.pollution } 13370d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { fdpMonitor.io.pollution.demand_miss(w) := ldu(w).io.prefetch_info.fdp.demand_miss } 13387cf78eb2Shappy-lx fdpMonitor.io.debugRolling := io.debugRolling 13390d32f713Shappy-lx 13400d32f713Shappy-lx //---------------------------------------- 13410d32f713Shappy-lx // Bloom Filter 13420d32f713Shappy-lx bloomFilter.io.set <> missQueue.io.bloom_filter_query.set 13430d32f713Shappy-lx bloomFilter.io.clr <> missQueue.io.bloom_filter_query.clr 13440d32f713Shappy-lx 13450d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.query(w) <> ldu(w).io.bloom_filter_query.query } 13460d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { bloomFilter.io.resp(w) <> ldu(w).io.bloom_filter_query.resp } 13470d32f713Shappy-lx 13480d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.ld_in(w) <> ldu(w).io.counter_filter_enq } 13490d32f713Shappy-lx for (w <- 0 until LoadPipelineWidth) { counterFilter.io.query(w) <> ldu(w).io.counter_filter_query } 13500d32f713Shappy-lx 13510d32f713Shappy-lx //---------------------------------------- 1352ad3ba452Szhanglinjuan // replacement algorithm 1353ad3ba452Szhanglinjuan val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets) 13540d32f713Shappy-lx val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) ++ stu.map(_.io.replace_way) 135504665835SMaxpicca-Li 135604665835SMaxpicca-Li val victimList = VictimList(nSets) 135704665835SMaxpicca-Li if (dwpuParam.enCfPred) { 135804665835SMaxpicca-Li when(missQueue.io.replace_pipe_req.valid) { 135904665835SMaxpicca-Li victimList.replace(get_idx(missQueue.io.replace_pipe_req.bits.vaddr)) 136004665835SMaxpicca-Li } 1361ad3ba452Szhanglinjuan replWayReqs.foreach { 1362ad3ba452Szhanglinjuan case req => 1363ad3ba452Szhanglinjuan req.way := DontCare 136404665835SMaxpicca-Li when(req.set.valid) { 136504665835SMaxpicca-Li when(victimList.whether_sa(req.set.bits)) { 136604665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 136704665835SMaxpicca-Li }.otherwise { 136804665835SMaxpicca-Li req.way := req.dmWay 136904665835SMaxpicca-Li } 137004665835SMaxpicca-Li } 137104665835SMaxpicca-Li } 137204665835SMaxpicca-Li } else { 137304665835SMaxpicca-Li replWayReqs.foreach { 137404665835SMaxpicca-Li case req => 137504665835SMaxpicca-Li req.way := DontCare 137604665835SMaxpicca-Li when(req.set.valid) { 137704665835SMaxpicca-Li req.way := replacer.way(req.set.bits) 137804665835SMaxpicca-Li } 137904665835SMaxpicca-Li } 1380ad3ba452Szhanglinjuan } 1381ad3ba452Szhanglinjuan 1382ad3ba452Szhanglinjuan val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq( 138392816bbcSWilliam Wang mainPipe.io.replace_access 13840d32f713Shappy-lx ) ++ stu.map(_.io.replace_access) 1385ad3ba452Szhanglinjuan val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W)))) 1386ad3ba452Szhanglinjuan touchWays.zip(replAccessReqs).foreach { 1387ad3ba452Szhanglinjuan case (w, req) => 1388ad3ba452Szhanglinjuan w.valid := req.valid 1389ad3ba452Szhanglinjuan w.bits := req.bits.way 1390ad3ba452Szhanglinjuan } 1391ad3ba452Szhanglinjuan val touchSets = replAccessReqs.map(_.bits.set) 1392ad3ba452Szhanglinjuan replacer.access(touchSets, touchWays) 1393ad3ba452Szhanglinjuan 1394ad3ba452Szhanglinjuan //---------------------------------------- 13951f0e2dc7SJiawei Lin // assertions 13961f0e2dc7SJiawei Lin // dcache should only deal with DRAM addresses 1397935edac4STang Haojin when (bus.a.fire) { 13981f0e2dc7SJiawei Lin assert(bus.a.bits.address >= 0x80000000L.U) 13991f0e2dc7SJiawei Lin } 1400935edac4STang Haojin when (bus.b.fire) { 14011f0e2dc7SJiawei Lin assert(bus.b.bits.address >= 0x80000000L.U) 14021f0e2dc7SJiawei Lin } 1403935edac4STang Haojin when (bus.c.fire) { 14041f0e2dc7SJiawei Lin assert(bus.c.bits.address >= 0x80000000L.U) 14051f0e2dc7SJiawei Lin } 14061f0e2dc7SJiawei Lin 14071f0e2dc7SJiawei Lin //---------------------------------------- 14081f0e2dc7SJiawei Lin // utility functions 14091f0e2dc7SJiawei Lin def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 14101f0e2dc7SJiawei Lin sink.valid := source.valid && !block_signal 14111f0e2dc7SJiawei Lin source.ready := sink.ready && !block_signal 14121f0e2dc7SJiawei Lin sink.bits := source.bits 14131f0e2dc7SJiawei Lin } 14141f0e2dc7SJiawei Lin 14151f0e2dc7SJiawei Lin //---------------------------------------- 1416e19f7967SWilliam Wang // Customized csr cache op support 1417e19f7967SWilliam Wang val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE)) 1418e19f7967SWilliam Wang cacheOpDecoder.io.csr <> io.csr 1419c3a5fe5fShappy-lx bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1420c3a5fe5fShappy-lx // dup cacheOp_req_valid 1421779109e3Slixin bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1422c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1423779109e3Slixin bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1424c3a5fe5fShappy-lx 1425e19f7967SWilliam Wang tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1426c3a5fe5fShappy-lx // dup cacheOp_req_valid 1427779109e3Slixin tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1428c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1429779109e3Slixin tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1430e47fc57cSlixin 1431e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid || 1432e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid 1433e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 1434e19f7967SWilliam Wang bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits, 1435e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits, 1436e19f7967SWilliam Wang )) 1437026615fcSWilliam Wang cacheOpDecoder.io.error := io.error 143841b68474SWilliam Wang assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U)) 1439e19f7967SWilliam Wang 1440e19f7967SWilliam Wang //---------------------------------------- 14411f0e2dc7SJiawei Lin // performance counters 1442935edac4STang Haojin val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire)) 14431f0e2dc7SJiawei Lin XSPerfAccumulate("num_loads", num_loads) 14441f0e2dc7SJiawei Lin 14451f0e2dc7SJiawei Lin io.mshrFull := missQueue.io.full 1446ad3ba452Szhanglinjuan 1447ad3ba452Szhanglinjuan // performance counter 1448ad3ba452Szhanglinjuan val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType)) 1449ad3ba452Szhanglinjuan val st_access = Wire(ld_access.last.cloneType) 1450ad3ba452Szhanglinjuan ld_access.zip(ldu).foreach { 1451ad3ba452Szhanglinjuan case (a, u) => 1452935edac4STang Haojin a.valid := RegNext(u.io.lsu.req.fire) && !u.io.lsu.s1_kill 1453d2b20d1aSTang Haojin a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr)) 145403efd994Shappy-lx a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache) 1455ad3ba452Szhanglinjuan } 1456935edac4STang Haojin st_access.valid := RegNext(mainPipe.io.store_req.fire) 1457ad3ba452Szhanglinjuan st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr)) 1458ad3ba452Szhanglinjuan st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr)) 1459ad3ba452Szhanglinjuan val access_info = ld_access.toSeq ++ Seq(st_access) 1460ad3ba452Szhanglinjuan val early_replace = RegNext(missQueue.io.debug_early_replace) 1461ad3ba452Szhanglinjuan val access_early_replace = access_info.map { 1462ad3ba452Szhanglinjuan case acc => 1463ad3ba452Szhanglinjuan Cat(early_replace.map { 1464ad3ba452Szhanglinjuan case r => 1465ad3ba452Szhanglinjuan acc.valid && r.valid && 1466ad3ba452Szhanglinjuan acc.bits.tag === r.bits.tag && 1467ad3ba452Szhanglinjuan acc.bits.idx === r.bits.idx 1468ad3ba452Szhanglinjuan }) 1469ad3ba452Szhanglinjuan } 1470ad3ba452Szhanglinjuan XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace))) 1471cd365d4cSrvcoresjw 14721ca0e4f3SYinan Xu val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents) 14731ca0e4f3SYinan Xu generatePerfEvent() 14741f0e2dc7SJiawei Lin} 14751f0e2dc7SJiawei Lin 14761f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule { 14771f0e2dc7SJiawei Lin val clock = IO(Input(Clock())) 14781f0e2dc7SJiawei Lin val enable = IO(Input(Bool())) 14791f0e2dc7SJiawei Lin val cmd = IO(Input(UInt(5.W))) 14801f0e2dc7SJiawei Lin val addr = IO(Input(UInt(64.W))) 14811f0e2dc7SJiawei Lin val wdata = IO(Input(UInt(64.W))) 14821f0e2dc7SJiawei Lin val mask = IO(Input(UInt(8.W))) 14831f0e2dc7SJiawei Lin val rdata = IO(Output(UInt(64.W))) 14841f0e2dc7SJiawei Lin} 14851f0e2dc7SJiawei Lin 14864f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 148795e60e55STang Haojin override def shouldBeInlined: Boolean = false 14881f0e2dc7SJiawei Lin 14894f94c0c6SJiawei Lin val useDcache = coreParams.dcacheParametersOpt.nonEmpty 14904f94c0c6SJiawei Lin val clientNode = if (useDcache) TLIdentityNode() else null 14914f94c0c6SJiawei Lin val dcache = if (useDcache) LazyModule(new DCache()) else null 14924f94c0c6SJiawei Lin if (useDcache) { 14931f0e2dc7SJiawei Lin clientNode := dcache.clientNode 14941f0e2dc7SJiawei Lin } 14951f0e2dc7SJiawei Lin 1496935edac4STang Haojin class DCacheWrapperImp(wrapper: LazyModule) extends LazyModuleImp(wrapper) with HasPerfEvents { 14971f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 14981ca0e4f3SYinan Xu val perfEvents = if (!useDcache) { 14994f94c0c6SJiawei Lin // a fake dcache which uses dpi-c to access memory, only for debug usage! 15001f0e2dc7SJiawei Lin val fake_dcache = Module(new FakeDCache()) 15011f0e2dc7SJiawei Lin io <> fake_dcache.io 15021ca0e4f3SYinan Xu Seq() 15031f0e2dc7SJiawei Lin } 15041f0e2dc7SJiawei Lin else { 15051f0e2dc7SJiawei Lin io <> dcache.module.io 15061ca0e4f3SYinan Xu dcache.module.getPerfEvents 15071f0e2dc7SJiawei Lin } 15081ca0e4f3SYinan Xu generatePerfEvent() 15091f0e2dc7SJiawei Lin } 1510935edac4STang Haojin 1511935edac4STang Haojin lazy val module = new DCacheWrapperImp(this) 15121f0e2dc7SJiawei Lin} 1513