xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 3eeae490776c53712da27da9143d26c0c8238996)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
253c02ee8fSwakafaimport utility._
261f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
271f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
285668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
291f0e2dc7SJiawei Linimport device.RAMHelper
3015ee59e4Swakafaimport coupledL2.{AliasField, AliasKey, DirtyField, PrefetchField}
31d2b20d1aSTang Haojinimport utility.ReqSourceField
323c02ee8fSwakafaimport utility.FastArbiter
33b36dd5fdSWilliam Wangimport mem.{AddPipelineReg}
34144422dcSMaxpicca-Liimport xiangshan.cache.dcache.ReplayCarry
355668a921SJiawei Lin
36ad3ba452Szhanglinjuanimport scala.math.max
371f0e2dc7SJiawei Lin
381f0e2dc7SJiawei Lin// DCache specific parameters
391f0e2dc7SJiawei Lincase class DCacheParameters
401f0e2dc7SJiawei Lin(
411f0e2dc7SJiawei Lin  nSets: Int = 256,
421f0e2dc7SJiawei Lin  nWays: Int = 8,
43af22dd7cSWilliam Wang  rowBits: Int = 64,
441f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
451f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
46300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
47fa9ac9b6SWilliam Wang  updateReplaceOn2ndmiss: Boolean = true,
481f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
491f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
501f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
511f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
521f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
53fddcfe1fSwakafa  blockBytes: Int = 64,
5415ee59e4Swakafa  alwaysReleaseData: Boolean = false
551f0e2dc7SJiawei Lin) extends L1CacheParameters {
561f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
571f0e2dc7SJiawei Lin  // cache alias will happen,
581f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
591f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
601f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
611f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
62d2b20d1aSTang Haojin    PrefetchField(),
63d2b20d1aSTang Haojin    ReqSourceField()
641f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
6515ee59e4Swakafa  val echoFields: Seq[BundleFieldBase] = Nil
661f0e2dc7SJiawei Lin
671f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
681f0e2dc7SJiawei Lin
691f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
701f0e2dc7SJiawei Lin}
711f0e2dc7SJiawei Lin
721f0e2dc7SJiawei Lin//           Physical Address
731f0e2dc7SJiawei Lin// --------------------------------------
741f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
751f0e2dc7SJiawei Lin// --------------------------------------
761f0e2dc7SJiawei Lin//                  |
771f0e2dc7SJiawei Lin//                  DCacheTagOffset
781f0e2dc7SJiawei Lin//
791f0e2dc7SJiawei Lin//           Virtual Address
801f0e2dc7SJiawei Lin// --------------------------------------
811f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
821f0e2dc7SJiawei Lin// --------------------------------------
831f0e2dc7SJiawei Lin//                |     |      |        |
84ca18a0b4SWilliam Wang//                |     |      |        0
851f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
861f0e2dc7SJiawei Lin//                |     DCacheSetOffset
871f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
881f0e2dc7SJiawei Lin
891f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
901f0e2dc7SJiawei Lin
911f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
921f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
931f0e2dc7SJiawei Lin  val cfg = cacheParams
941f0e2dc7SJiawei Lin
951f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
961f0e2dc7SJiawei Lin
971f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
981f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
991f0e2dc7SJiawei Lin
100e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
101e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
102e19f7967SWilliam Wang
1031f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
1041f0e2dc7SJiawei Lin
1052db9ec44SLinJiawei  def nSourceType = 10
1061f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
10700575ac8SWilliam Wang  // non-prefetch source < 3
1081f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1091f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1101f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
11100575ac8SWilliam Wang  // prefetch source >= 3
11200575ac8SWilliam Wang  def DCACHE_PREFETCH_SOURCE = 3
1132db9ec44SLinJiawei  def SOFT_PREFETCH = 4
1142db9ec44SLinJiawei  def HW_PREFETCH_AGT = 5
1152db9ec44SLinJiawei  def HW_PREFETCH_PHT_CUR = 6
1162db9ec44SLinJiawei  def HW_PREFETCH_PHT_INC = 7
1172db9ec44SLinJiawei  def HW_PREFETCH_PHT_DEC = 8
1182db9ec44SLinJiawei  def HW_PREFETCH_BOP = 9
1192db9ec44SLinJiawei  def HW_PREFETCH_STRIDE = 10
1201f0e2dc7SJiawei Lin
1211f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1228b1251e1SWilliam Wang  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
1231f0e2dc7SJiawei Lin
124300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
125300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
126300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
127300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
128300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
129ad3ba452Szhanglinjuan
1301f0e2dc7SJiawei Lin  // banked dcache support
131*3eeae490SMaxpicca-Li  val DCacheSetDiv = 1
1321f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1331f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
134af22dd7cSWilliam Wang  val DCacheBanks = 8 // hardcoded
135a9c1b353SMaxpicca-Li  val DCacheDupNum = 16
136af22dd7cSWilliam Wang  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
137ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
138ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
139af22dd7cSWilliam Wang  require(DCacheSRAMRowBits == 64)
1401f0e2dc7SJiawei Lin
141*3eeae490SMaxpicca-Li  val DCacheSetDivBits = log2Ceil(DCacheSetDiv)
142*3eeae490SMaxpicca-Li  val DCacheSetBits = log2Ceil(DCacheSets)
143ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
144ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
145ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1461f0e2dc7SJiawei Lin
1471f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1481f0e2dc7SJiawei Lin
1491f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
150ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
151ca18a0b4SWilliam Wang
152ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1531f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1541f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1551f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
156ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1571f0e2dc7SJiawei Lin
15837225120Ssfencevma  // uncache
159e4f69d78Ssfencevma  val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1)
160b52348aeSWilliam Wang  // hardware prefetch parameters
161b52348aeSWilliam Wang  // high confidence hardware prefetch port
162b52348aeSWilliam Wang  val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default
163b52348aeSWilliam Wang  val IgnorePrefetchConfidence = false
16437225120Ssfencevma
1656c7e5e86Szhanglinjuan  // parameters about duplicating regs to solve fanout
1666c7e5e86Szhanglinjuan  // In Main Pipe:
1676c7e5e86Szhanglinjuan    // tag_write.ready -> data_write.valid * 8 banks
1686c7e5e86Szhanglinjuan    // tag_write.ready -> meta_write.valid
1696c7e5e86Szhanglinjuan    // tag_write.ready -> tag_write.valid
1706c7e5e86Szhanglinjuan    // tag_write.ready -> err_write.valid
1716c7e5e86Szhanglinjuan    // tag_write.ready -> wb.valid
1726c7e5e86Szhanglinjuan  val nDupTagWriteReady = DCacheBanks + 4
1736c7e5e86Szhanglinjuan  // In Main Pipe:
1746c7e5e86Szhanglinjuan    // data_write.ready -> data_write.valid * 8 banks
1756c7e5e86Szhanglinjuan    // data_write.ready -> meta_write.valid
1766c7e5e86Szhanglinjuan    // data_write.ready -> tag_write.valid
1776c7e5e86Szhanglinjuan    // data_write.ready -> err_write.valid
1786c7e5e86Szhanglinjuan    // data_write.ready -> wb.valid
1796c7e5e86Szhanglinjuan  val nDupDataWriteReady = DCacheBanks + 4
1806c7e5e86Szhanglinjuan  val nDupWbReady = DCacheBanks + 4
1816c7e5e86Szhanglinjuan  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
1826c7e5e86Szhanglinjuan  val dataWritePort = 0
1836c7e5e86Szhanglinjuan  val metaWritePort = DCacheBanks
1846c7e5e86Szhanglinjuan  val tagWritePort = metaWritePort + 1
1856c7e5e86Szhanglinjuan  val errWritePort = tagWritePort + 1
1866c7e5e86Szhanglinjuan  val wbPort = errWritePort + 1
1876c7e5e86Szhanglinjuan
188*3eeae490SMaxpicca-Li  def set_to_dcache_div(set: UInt) = {
189*3eeae490SMaxpicca-Li    require(set.getWidth >= DCacheSetBits)
190*3eeae490SMaxpicca-Li    if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0)
191*3eeae490SMaxpicca-Li  }
192*3eeae490SMaxpicca-Li
193*3eeae490SMaxpicca-Li  def set_to_dcache_div_set(set: UInt) = {
194*3eeae490SMaxpicca-Li    require(set.getWidth >= DCacheSetBits)
195*3eeae490SMaxpicca-Li    set(DCacheSetBits - 1, DCacheSetDivBits)
196*3eeae490SMaxpicca-Li  }
197*3eeae490SMaxpicca-Li
1981f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1991f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
2001f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
2011f0e2dc7SJiawei Lin  }
2021f0e2dc7SJiawei Lin
203*3eeae490SMaxpicca-Li  def addr_to_dcache_div(addr: UInt) = {
204*3eeae490SMaxpicca-Li    require(addr.getWidth >= DCacheAboveIndexOffset)
205*3eeae490SMaxpicca-Li    if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset)
206*3eeae490SMaxpicca-Li  }
207*3eeae490SMaxpicca-Li
208*3eeae490SMaxpicca-Li  def addr_to_dcache_div_set(addr: UInt) = {
209*3eeae490SMaxpicca-Li    require(addr.getWidth >= DCacheAboveIndexOffset)
210*3eeae490SMaxpicca-Li    addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits)
211*3eeae490SMaxpicca-Li  }
212*3eeae490SMaxpicca-Li
2131f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
2141f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
2151f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
2161f0e2dc7SJiawei Lin  }
2171f0e2dc7SJiawei Lin
2181f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
2191f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
2201f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
2211f0e2dc7SJiawei Lin  }
2221f0e2dc7SJiawei Lin
2231f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
2241f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
2251f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
2261f0e2dc7SJiawei Lin  }
2271f0e2dc7SJiawei Lin
228578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
229578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
230578c21a4Szhanglinjuan    out: DecoupledIO[T],
231578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
232578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
233578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
234578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
235578c21a4Szhanglinjuan      a <> req
236578c21a4Szhanglinjuan    }
237578c21a4Szhanglinjuan    out <> arb.io.out
238578c21a4Szhanglinjuan  }
239578c21a4Szhanglinjuan
240b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
241b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
242b36dd5fdSWilliam Wang    out: DecoupledIO[T],
243b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
244b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
245b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
246b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
247b36dd5fdSWilliam Wang      a <> req
248b36dd5fdSWilliam Wang    }
249b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
250b36dd5fdSWilliam Wang  }
251b36dd5fdSWilliam Wang
252b11ec622Slixin  def arbiter_with_pipereg_N_dup[T <: Bundle](
253b11ec622Slixin    in: Seq[DecoupledIO[T]],
254b11ec622Slixin    out: DecoupledIO[T],
255c3a5fe5fShappy-lx    dups: Seq[DecoupledIO[T]],
256b11ec622Slixin    name: Option[String] = None): Unit = {
257b11ec622Slixin    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
258b11ec622Slixin    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
259b11ec622Slixin    for ((a, req) <- arb.io.in.zip(in)) {
260b11ec622Slixin      a <> req
261b11ec622Slixin    }
262b11ec622Slixin    for (dup <- dups) {
263c3a5fe5fShappy-lx      AddPipelineReg(arb.io.out, dup, false.B)
264b11ec622Slixin    }
265c3a5fe5fShappy-lx    AddPipelineReg(arb.io.out, out, false.B)
266b11ec622Slixin  }
267b11ec622Slixin
268578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
269578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
270578c21a4Szhanglinjuan    out: DecoupledIO[T],
271578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
272578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
273578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
274578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
275578c21a4Szhanglinjuan      a <> req
276578c21a4Szhanglinjuan    }
277578c21a4Szhanglinjuan    out <> arb.io.out
278578c21a4Szhanglinjuan  }
279578c21a4Szhanglinjuan
2807cd72b71Szhanglinjuan  def fastArbiter[T <: Bundle](
2817cd72b71Szhanglinjuan    in: Seq[DecoupledIO[T]],
2827cd72b71Szhanglinjuan    out: DecoupledIO[T],
2837cd72b71Szhanglinjuan    name: Option[String] = None): Unit = {
2847cd72b71Szhanglinjuan    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
2857cd72b71Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
2867cd72b71Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
2877cd72b71Szhanglinjuan      a <> req
2887cd72b71Szhanglinjuan    }
2897cd72b71Szhanglinjuan    out <> arb.io.out
2907cd72b71Szhanglinjuan  }
2917cd72b71Szhanglinjuan
292ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
293ad3ba452Szhanglinjuan
2941f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
2951f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
2961f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
2971f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
2981f0e2dc7SJiawei Lin}
2991f0e2dc7SJiawei Lin
3001f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
3011f0e2dc7SJiawei Lin  with HasDCacheParameters
3021f0e2dc7SJiawei Lin
3031f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
3041f0e2dc7SJiawei Lin  with HasDCacheParameters
3051f0e2dc7SJiawei Lin
3061f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
3071f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
3081f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
3091f0e2dc7SJiawei Lin}
3101f0e2dc7SJiawei Lin
311ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
312ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
313ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
314ad3ba452Szhanglinjuan}
315ad3ba452Szhanglinjuan
3163af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle
3173af6aa6eSWilliam Wang{
3183af6aa6eSWilliam Wang  val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store
3193af6aa6eSWilliam Wang  val prefetch = Bool() // cache line is first required by prefetch
3203af6aa6eSWilliam Wang  val access = Bool() // cache line has been accessed by load / store
3213af6aa6eSWilliam Wang
3223af6aa6eSWilliam Wang  // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline
3233af6aa6eSWilliam Wang}
3243af6aa6eSWilliam Wang
3251f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
3261f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle
3271f0e2dc7SJiawei Lin{
3281f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
329d2b20d1aSTang Haojin  val vaddr  = UInt(VAddrBits.W)
3301f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
3311f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
3321f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3333f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
334da3bf434SMaxpicca-Li  val isFirstIssue = Bool()
335144422dcSMaxpicca-Li  val replayCarry = new ReplayCarry
336da3bf434SMaxpicca-Li
337da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
3381f0e2dc7SJiawei Lin  def dump() = {
339d2b20d1aSTang Haojin    XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n",
340d2b20d1aSTang Haojin      cmd, vaddr, data, mask, id)
3411f0e2dc7SJiawei Lin  }
3421f0e2dc7SJiawei Lin}
3431f0e2dc7SJiawei Lin
3441f0e2dc7SJiawei Lin// memory request in word granularity(store)
3451f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
3461f0e2dc7SJiawei Lin{
3471f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
3481f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
3491f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
3501f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
3511f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
3521f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3531f0e2dc7SJiawei Lin  def dump() = {
3541f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
3551f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
3561f0e2dc7SJiawei Lin  }
357ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
3581f0e2dc7SJiawei Lin}
3591f0e2dc7SJiawei Lin
3601f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
361d2b20d1aSTang Haojin  val addr = UInt(PAddrBits.W)
362ca18a0b4SWilliam Wang  val wline = Bool()
3631f0e2dc7SJiawei Lin}
3641f0e2dc7SJiawei Lin
3656786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
3661f0e2dc7SJiawei Lin{
367144422dcSMaxpicca-Li  // read in s2
3681f0e2dc7SJiawei Lin  val data = UInt(DataBits.W)
369144422dcSMaxpicca-Li  // select in s3
370144422dcSMaxpicca-Li  val data_delayed = UInt(DataBits.W)
371026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
3721f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
3731f0e2dc7SJiawei Lin  val miss   = Bool()
374026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
3751f0e2dc7SJiawei Lin  val replay = Bool()
376144422dcSMaxpicca-Li  val replayCarry = new ReplayCarry
377026615fcSWilliam Wang  // data has been corrupted
378a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
379144422dcSMaxpicca-Li  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)
380144422dcSMaxpicca-Li
381da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
3821f0e2dc7SJiawei Lin  def dump() = {
3831f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
3841f0e2dc7SJiawei Lin      data, id, miss, replay)
3851f0e2dc7SJiawei Lin  }
3861f0e2dc7SJiawei Lin}
3871f0e2dc7SJiawei Lin
3886786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
3896786cfb7SWilliam Wang{
3904b6d4d13SWilliam Wang  val meta_prefetch = Bool()
3914b6d4d13SWilliam Wang  val meta_access = Bool()
392b9e121dfShappy-lx  // s2
393b9e121dfShappy-lx  val handled = Bool()
394b9e121dfShappy-lx  // s3: 1 cycle after data resp
3956786cfb7SWilliam Wang  val error_delayed = Bool() // all kinds of errors, include tag error
396b9e121dfShappy-lx  val replacementUpdated = Bool()
3976786cfb7SWilliam Wang}
3986786cfb7SWilliam Wang
399a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp
400a19ae480SWilliam Wang{
401a19ae480SWilliam Wang  val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W))
402a19ae480SWilliam Wang  val bank_oh = UInt(DCacheBanks.W)
403a19ae480SWilliam Wang}
404a19ae480SWilliam Wang
4056786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
4066786cfb7SWilliam Wang{
4076786cfb7SWilliam Wang  val error = Bool() // all kinds of errors, include tag error
4086786cfb7SWilliam Wang}
4096786cfb7SWilliam Wang
4101f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
4111f0e2dc7SJiawei Lin{
4121f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
4131f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
4141f0e2dc7SJiawei Lin  val miss   = Bool()
4151f0e2dc7SJiawei Lin  // cache req nacked, replay it later
4161f0e2dc7SJiawei Lin  val replay = Bool()
4171f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
4181f0e2dc7SJiawei Lin  def dump() = {
4191f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
4201f0e2dc7SJiawei Lin      data, id, miss, replay)
4211f0e2dc7SJiawei Lin  }
4221f0e2dc7SJiawei Lin}
4231f0e2dc7SJiawei Lin
4241f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
4251f0e2dc7SJiawei Lin{
4261f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
4271f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
428026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
4291f0e2dc7SJiawei Lin  // for debug usage
4301f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
4311f0e2dc7SJiawei Lin  val hasdata = Bool()
4321f0e2dc7SJiawei Lin  val refill_done = Bool()
4331f0e2dc7SJiawei Lin  def dump() = {
4341f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
4351f0e2dc7SJiawei Lin  }
436683c1411Shappy-lx  val id     = UInt(log2Up(cfg.nMissEntries).W)
4371f0e2dc7SJiawei Lin}
4381f0e2dc7SJiawei Lin
43967682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
44067682d05SWilliam Wang{
44167682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
44267682d05SWilliam Wang  def dump() = {
44367682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
44467682d05SWilliam Wang  }
44567682d05SWilliam Wang}
44667682d05SWilliam Wang
4471f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
4481f0e2dc7SJiawei Lin{
4491f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
450144422dcSMaxpicca-Li  val resp = Flipped(DecoupledIO(new DCacheWordResp))
4511f0e2dc7SJiawei Lin}
4521f0e2dc7SJiawei Lin
45337225120Ssfencevma
45437225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle
45537225120Ssfencevma{
45637225120Ssfencevma  val cmd  = UInt(M_SZ.W)
45737225120Ssfencevma  val addr = UInt(PAddrBits.W)
45837225120Ssfencevma  val data = UInt(DataBits.W)
45937225120Ssfencevma  val mask = UInt((DataBits/8).W)
46037225120Ssfencevma  val id   = UInt(uncacheIdxBits.W)
46137225120Ssfencevma  val instrtype = UInt(sourceTypeWidth.W)
46237225120Ssfencevma  val atomic = Bool()
463da3bf434SMaxpicca-Li  val isFirstIssue = Bool()
464144422dcSMaxpicca-Li  val replayCarry = new ReplayCarry
46537225120Ssfencevma
46637225120Ssfencevma  def dump() = {
46737225120Ssfencevma    XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
46837225120Ssfencevma      cmd, addr, data, mask, id)
46937225120Ssfencevma  }
47037225120Ssfencevma}
47137225120Ssfencevma
47237225120Ssfencevmaclass UncacheWorResp(implicit p: Parameters) extends DCacheBundle
47337225120Ssfencevma{
47437225120Ssfencevma  val data      = UInt(DataBits.W)
475144422dcSMaxpicca-Li  val data_delayed = UInt(DataBits.W)
47637225120Ssfencevma  val id        = UInt(uncacheIdxBits.W)
47737225120Ssfencevma  val miss      = Bool()
47837225120Ssfencevma  val replay    = Bool()
47937225120Ssfencevma  val tag_error = Bool()
48037225120Ssfencevma  val error     = Bool()
481144422dcSMaxpicca-Li  val replayCarry = new ReplayCarry
482144422dcSMaxpicca-Li  val mshr_id = UInt(log2Up(cfg.nMissEntries).W)  // FIXME: why uncacheWordResp is not merged to baseDcacheResp
48337225120Ssfencevma
484da3bf434SMaxpicca-Li  val debug_robIdx = UInt(log2Ceil(RobSize).W)
48537225120Ssfencevma  def dump() = {
48637225120Ssfencevma    XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n",
48737225120Ssfencevma      data, id, miss, replay, tag_error, error)
48837225120Ssfencevma  }
48937225120Ssfencevma}
49037225120Ssfencevma
4916786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle
4926786cfb7SWilliam Wang{
49337225120Ssfencevma  val req  = DecoupledIO(new UncacheWordReq)
49437225120Ssfencevma  val resp = Flipped(DecoupledIO(new UncacheWorResp))
4956786cfb7SWilliam Wang}
4966786cfb7SWilliam Wang
49762cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle {
49862cb71fbShappy-lx  val data    = UInt(DataBits.W)
49962cb71fbShappy-lx  val miss    = Bool()
50062cb71fbShappy-lx  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
50162cb71fbShappy-lx  val replay  = Bool()
50262cb71fbShappy-lx  val error   = Bool()
50362cb71fbShappy-lx
50462cb71fbShappy-lx  val ack_miss_queue = Bool()
50562cb71fbShappy-lx
50662cb71fbShappy-lx  val id     = UInt(reqIdWidth.W)
50762cb71fbShappy-lx}
50862cb71fbShappy-lx
5096786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle
5101f0e2dc7SJiawei Lin{
51162cb71fbShappy-lx  val req  = DecoupledIO(new MainPipeReq)
51262cb71fbShappy-lx  val resp = Flipped(ValidIO(new AtomicsResp))
51362cb71fbShappy-lx  val block_lr = Input(Bool())
5141f0e2dc7SJiawei Lin}
5151f0e2dc7SJiawei Lin
5161f0e2dc7SJiawei Lin// used by load unit
5171f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
5181f0e2dc7SJiawei Lin{
5191f0e2dc7SJiawei Lin  // kill previous cycle's req
5201f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
521b6982e83SLemover  val s2_kill  = Output(Bool())
5222db9ec44SLinJiawei  val s2_pc = Output(UInt(VAddrBits.W))
523b9e121dfShappy-lx  // cycle 0: load has updated replacement before
524b9e121dfShappy-lx  val replacementUpdated = Output(Bool())
5251f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
5261f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
52703efd994Shappy-lx  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
52803efd994Shappy-lx  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
5291f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
53003efd994Shappy-lx  // cycle 2: hit signal
53103efd994Shappy-lx  val s2_hit = Input(Bool()) // hit signal for lsu,
532da3bf434SMaxpicca-Li  val s2_first_hit = Input(Bool())
533594c5198Ssfencevma  val s2_bank_conflict = Input(Bool())
53403efd994Shappy-lx
53503efd994Shappy-lx  // debug
53603efd994Shappy-lx  val debug_s1_hit_way = Input(UInt(nWays.W))
5371f0e2dc7SJiawei Lin}
5381f0e2dc7SJiawei Lin
5391f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
5401f0e2dc7SJiawei Lin{
5411f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
5421f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
5431f0e2dc7SJiawei Lin}
5441f0e2dc7SJiawei Lin
545ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
546ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
547ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
548ad3ba452Szhanglinjuan
549ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
550ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
551ad3ba452Szhanglinjuan
552ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
553ad3ba452Szhanglinjuan
554ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
555ad3ba452Szhanglinjuan}
556ad3ba452Szhanglinjuan
557683c1411Shappy-lx// forward tilelink channel D's data to ldu
558683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle {
559683c1411Shappy-lx  val valid = Bool()
560683c1411Shappy-lx  val data = UInt(l1BusDataWidth.W)
561683c1411Shappy-lx  val mshrid = UInt(log2Up(cfg.nMissEntries).W)
562683c1411Shappy-lx  val last = Bool()
563683c1411Shappy-lx
564683c1411Shappy-lx  def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = {
565683c1411Shappy-lx    valid := req_valid
566683c1411Shappy-lx    data := req_data
567683c1411Shappy-lx    mshrid := req_mshrid
568683c1411Shappy-lx    last := req_last
569683c1411Shappy-lx  }
570683c1411Shappy-lx
571683c1411Shappy-lx  def dontCare() = {
572683c1411Shappy-lx    valid := false.B
573683c1411Shappy-lx    data := DontCare
574683c1411Shappy-lx    mshrid := DontCare
575683c1411Shappy-lx    last := DontCare
576683c1411Shappy-lx  }
577683c1411Shappy-lx
578683c1411Shappy-lx  def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = {
579683c1411Shappy-lx    val all_match = req_valid && valid &&
580683c1411Shappy-lx                req_mshr_id === mshrid &&
581683c1411Shappy-lx                req_paddr(log2Up(refillBytes)) === last
582683c1411Shappy-lx
583683c1411Shappy-lx    val forward_D = RegInit(false.B)
584683c1411Shappy-lx    val forwardData = RegInit(VecInit(List.fill(8)(0.U(8.W))))
585683c1411Shappy-lx
586683c1411Shappy-lx    val block_idx = req_paddr(log2Up(refillBytes) - 1, 3)
587683c1411Shappy-lx    val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W)))
588683c1411Shappy-lx    (0 until l1BusDataWidth / 64).map(i => {
589683c1411Shappy-lx      block_data(i) := data(64 * i + 63, 64 * i)
590683c1411Shappy-lx    })
591683c1411Shappy-lx    val selected_data = block_data(block_idx)
592683c1411Shappy-lx
593683c1411Shappy-lx    forward_D := all_match
594683c1411Shappy-lx    for (i <- 0 until 8) {
595683c1411Shappy-lx      forwardData(i) := selected_data(8 * i + 7, 8 * i)
596683c1411Shappy-lx    }
597683c1411Shappy-lx
598683c1411Shappy-lx    (forward_D, forwardData)
599683c1411Shappy-lx  }
600683c1411Shappy-lx}
601683c1411Shappy-lx
602683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle {
603683c1411Shappy-lx  val inflight = Bool()
604683c1411Shappy-lx  val paddr = UInt(PAddrBits.W)
605683c1411Shappy-lx  val raw_data = Vec(blockBytes/beatBytes, UInt(beatBits.W))
606683c1411Shappy-lx  val firstbeat_valid = Bool()
607683c1411Shappy-lx  val lastbeat_valid = Bool()
608683c1411Shappy-lx
609683c1411Shappy-lx  def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = {
610683c1411Shappy-lx    inflight := mshr_valid
611683c1411Shappy-lx    paddr := mshr_paddr
612683c1411Shappy-lx    raw_data := mshr_rawdata
613683c1411Shappy-lx    firstbeat_valid := mshr_first_valid
614683c1411Shappy-lx    lastbeat_valid := mshr_last_valid
615683c1411Shappy-lx  }
616683c1411Shappy-lx
617683c1411Shappy-lx  // check if we can forward from mshr or D channel
618683c1411Shappy-lx  def check(req_valid : Bool, req_paddr : UInt) = {
619683c1411Shappy-lx    RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits))
620683c1411Shappy-lx  }
621683c1411Shappy-lx
622683c1411Shappy-lx  def forward(req_valid : Bool, req_paddr : UInt) = {
623683c1411Shappy-lx    val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) ||
624683c1411Shappy-lx                    (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid)
625683c1411Shappy-lx
626683c1411Shappy-lx    val forward_mshr = RegInit(false.B)
627683c1411Shappy-lx    val forwardData = RegInit(VecInit(List.fill(8)(0.U(8.W))))
628683c1411Shappy-lx
629683c1411Shappy-lx    val beat_data = raw_data(req_paddr(log2Up(refillBytes)))
630683c1411Shappy-lx    val block_idx = req_paddr(log2Up(refillBytes) - 1, 3)
631683c1411Shappy-lx    val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W)))
632683c1411Shappy-lx    (0 until l1BusDataWidth / 64).map(i => {
633683c1411Shappy-lx      block_data(i) := beat_data(64 * i + 63, 64 * i)
634683c1411Shappy-lx    })
635683c1411Shappy-lx    val selected_data = block_data(block_idx)
636683c1411Shappy-lx
637683c1411Shappy-lx    forward_mshr := all_match
638683c1411Shappy-lx    for (i <- 0 until 8) {
639683c1411Shappy-lx      forwardData(i) := selected_data(8 * i + 7, 8 * i)
640683c1411Shappy-lx    }
641683c1411Shappy-lx
642683c1411Shappy-lx    (forward_mshr, forwardData)
643683c1411Shappy-lx  }
644683c1411Shappy-lx}
645683c1411Shappy-lx
646683c1411Shappy-lx// forward mshr's data to ldu
647683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle {
648683c1411Shappy-lx  // req
649683c1411Shappy-lx  val valid = Input(Bool())
650683c1411Shappy-lx  val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W))
651683c1411Shappy-lx  val paddr = Input(UInt(PAddrBits.W))
652683c1411Shappy-lx  // resp
653683c1411Shappy-lx  val forward_mshr = Output(Bool())
654683c1411Shappy-lx  val forwardData = Output(Vec(8, UInt(8.W)))
655683c1411Shappy-lx  val forward_result_valid = Output(Bool())
656683c1411Shappy-lx
657683c1411Shappy-lx  def connect(sink: LduToMissqueueForwardIO) = {
658683c1411Shappy-lx    sink.valid := valid
659683c1411Shappy-lx    sink.mshrid := mshrid
660683c1411Shappy-lx    sink.paddr := paddr
661683c1411Shappy-lx    forward_mshr := sink.forward_mshr
662683c1411Shappy-lx    forwardData := sink.forwardData
663683c1411Shappy-lx    forward_result_valid := sink.forward_result_valid
664683c1411Shappy-lx  }
665683c1411Shappy-lx
666683c1411Shappy-lx  def forward() = {
667683c1411Shappy-lx    (forward_result_valid, forward_mshr, forwardData)
668683c1411Shappy-lx  }
669683c1411Shappy-lx}
670683c1411Shappy-lx
6711f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
6721f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
6731f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
674ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
6756786cfb7SWilliam Wang  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
67667682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
677683c1411Shappy-lx  val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO))
678683c1411Shappy-lx  val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO)
6791f0e2dc7SJiawei Lin}
6801f0e2dc7SJiawei Lin
6811f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
6825668a921SJiawei Lin  val hartId = Input(UInt(8.W))
683f1d78cf7SLinJiawei  val l2_pf_store_only = Input(Bool())
6841f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
685e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
6861f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
6871f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
6881f0e2dc7SJiawei Lin}
6891f0e2dc7SJiawei Lin
6901f0e2dc7SJiawei Lin
6911f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
6921f0e2dc7SJiawei Lin
6931f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
6941f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
6951f0e2dc7SJiawei Lin      name = "dcache",
696ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
6971f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
6981f0e2dc7SJiawei Lin    )),
6991f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
7001f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
7011f0e2dc7SJiawei Lin  )
7021f0e2dc7SJiawei Lin
7031f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
7041f0e2dc7SJiawei Lin
7051f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
7061f0e2dc7SJiawei Lin}
7071f0e2dc7SJiawei Lin
7081f0e2dc7SJiawei Lin
7091ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents {
7101f0e2dc7SJiawei Lin
7111f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
7121f0e2dc7SJiawei Lin
7131f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
7141f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
7151f0e2dc7SJiawei Lin
7161f0e2dc7SJiawei Lin  println("DCache:")
7171f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
718*3eeae490SMaxpicca-Li  println("  DCacheSetDiv: " + DCacheSetDiv)
7191f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
7201f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
7211f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
7221f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
7231f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
7241f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
7251f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
7261f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
7271f0e2dc7SJiawei Lin
7281f0e2dc7SJiawei Lin  //----------------------------------------
7291f0e2dc7SJiawei Lin  // core data structures
7307dbf3a33SMaxpicca-Li  val bankedDataArray = if(EnableDCacheWPU) Module(new SramedDataArray) else Module(new BankedDataArray)
7313af6aa6eSWilliam Wang  val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
7323af6aa6eSWilliam Wang  val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
7333af6aa6eSWilliam Wang  val prefetchArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) // prefetch flag array
7343af6aa6eSWilliam Wang  val accessArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = LoadPipelineWidth + 2))
735ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
7361f0e2dc7SJiawei Lin  bankedDataArray.dump()
7371f0e2dc7SJiawei Lin
7381f0e2dc7SJiawei Lin  //----------------------------------------
7391f0e2dc7SJiawei Lin  // core modules
7401f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
74162cb71fbShappy-lx  // val atomicsReplayUnit = Module(new AtomicsReplayEntry)
7421f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
743ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
7441f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
7451f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
7461f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
7471f0e2dc7SJiawei Lin
7485668a921SJiawei Lin  missQueue.io.hartId := io.hartId
749f1d78cf7SLinJiawei  missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B)
7505668a921SJiawei Lin
7519ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
7529ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
7536786cfb7SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
754dd95524eSzhanglinjuan
7551f0e2dc7SJiawei Lin  //----------------------------------------
7561f0e2dc7SJiawei Lin  // meta array
7573af6aa6eSWilliam Wang
7583af6aa6eSWilliam Wang  // read / write coh meta
759ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
760026615fcSWilliam Wang    Seq(mainPipe.io.meta_read)
761ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
762026615fcSWilliam Wang    Seq(mainPipe.io.meta_resp)
763ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
764ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
765026615fcSWilliam Wang    refillPipe.io.meta_write
766ad3ba452Szhanglinjuan  )
767ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
768ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
769ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
7701f0e2dc7SJiawei Lin
7713af6aa6eSWilliam Wang  // read extra meta
772026615fcSWilliam Wang  meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p }
7733af6aa6eSWilliam Wang  meta_read_ports.zip(prefetchArray.io.read).foreach { case (p, r) => r <> p }
7743af6aa6eSWilliam Wang  meta_read_ports.zip(accessArray.io.read).foreach { case (p, r) => r <> p }
7753af6aa6eSWilliam Wang  val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp) ++
7763af6aa6eSWilliam Wang    Seq(mainPipe.io.extra_meta_resp)
7773af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => {
7783af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).error := r(i) })
7793af6aa6eSWilliam Wang  }}
7803af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => {
7813af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).prefetch := r(i) })
7823af6aa6eSWilliam Wang  }}
7833af6aa6eSWilliam Wang  extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => {
7843af6aa6eSWilliam Wang    (0 until nWays).map(i => { p(i).access := r(i) })
7853af6aa6eSWilliam Wang  }}
7863af6aa6eSWilliam Wang
7873af6aa6eSWilliam Wang  // write extra meta
7883af6aa6eSWilliam Wang  val error_flag_write_ports = Seq(
7893af6aa6eSWilliam Wang    mainPipe.io.error_flag_write, // error flag generated by corrupted store
7903af6aa6eSWilliam Wang    refillPipe.io.error_flag_write // corrupted signal from l2
7913af6aa6eSWilliam Wang  )
792026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
793026615fcSWilliam Wang
7943af6aa6eSWilliam Wang  val prefetch_flag_write_ports = Seq(
7953af6aa6eSWilliam Wang    mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing
7963af6aa6eSWilliam Wang    refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag
7973af6aa6eSWilliam Wang  )
7983af6aa6eSWilliam Wang  prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p }
7993af6aa6eSWilliam Wang
8003af6aa6eSWilliam Wang  val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq(
8013af6aa6eSWilliam Wang    mainPipe.io.access_flag_write,
8023af6aa6eSWilliam Wang    refillPipe.io.access_flag_write
8033af6aa6eSWilliam Wang  )
8043af6aa6eSWilliam Wang  access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p }
8053af6aa6eSWilliam Wang
806ad3ba452Szhanglinjuan  //----------------------------------------
807ad3ba452Szhanglinjuan  // tag array
808ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
80909ae47d2SWilliam Wang  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
81009ae47d2SWilliam Wang  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
811ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
812ad3ba452Szhanglinjuan    case (ld, i) =>
813ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
814ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
81509ae47d2SWilliam Wang      ld.io.tag_read.ready := !tag_write_intend
8161f0e2dc7SJiawei Lin  }
817ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
818ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
819ad3ba452Szhanglinjuan
82009ae47d2SWilliam Wang  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
82109ae47d2SWilliam Wang  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
82209ae47d2SWilliam Wang
823ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
824ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
825ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
826ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
8271f0e2dc7SJiawei Lin
8281f0e2dc7SJiawei Lin  //----------------------------------------
8291f0e2dc7SJiawei Lin  // data array
830d2b20d1aSTang Haojin  mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid)
8311f0e2dc7SJiawei Lin
832ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
833ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
834ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
835ad3ba452Szhanglinjuan
836ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
8371f0e2dc7SJiawei Lin
8386c7e5e86Szhanglinjuan  for (bank <- 0 until DCacheBanks) {
8396c7e5e86Szhanglinjuan    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
8406c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
8416c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
8426c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
8436c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
8446c7e5e86Szhanglinjuan
8456c7e5e86Szhanglinjuan    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
8466c7e5e86Szhanglinjuan  }
8476c7e5e86Szhanglinjuan
848d2b20d1aSTang Haojin  bankedDataArray.io.readline <> mainPipe.io.data_readline
8497a5caa97Szhanglinjuan  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
8506786cfb7SWilliam Wang  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
851144422dcSMaxpicca-Li  mainPipe.io.data_resp := bankedDataArray.io.readline_resp
8521f0e2dc7SJiawei Lin
8539ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
8549ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
8556786cfb7SWilliam Wang    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
8569ef181f4SWilliam Wang
857144422dcSMaxpicca-Li    ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i)
858144422dcSMaxpicca-Li
8599ef181f4SWilliam Wang    ldu(i).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(i)
8609ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
8619ef181f4SWilliam Wang  })
8621f0e2dc7SJiawei Lin
863774f100aSWilliam Wang  (0 until LoadPipelineWidth).map(i => {
864683c1411Shappy-lx    val (_, _, done, _) = edge.count(bus.d)
865683c1411Shappy-lx    when(bus.d.bits.opcode === TLMessages.GrantData) {
866683c1411Shappy-lx      io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done)
867683c1411Shappy-lx    }.otherwise {
868683c1411Shappy-lx      io.lsu.forward_D(i).dontCare()
869683c1411Shappy-lx    }
870683c1411Shappy-lx  })
871683c1411Shappy-lx
8721f0e2dc7SJiawei Lin  //----------------------------------------
8731f0e2dc7SJiawei Lin  // load pipe
8741f0e2dc7SJiawei Lin  // the s1 kill signal
8751f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
8761f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
8771f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
8781f0e2dc7SJiawei Lin
8791f0e2dc7SJiawei Lin    // replay and nack not needed anymore
8801f0e2dc7SJiawei Lin    // TODO: remove replay and nack
8811f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
8821f0e2dc7SJiawei Lin
8831f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
8847a5caa97Szhanglinjuan      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
8851f0e2dc7SJiawei Lin  }
8861f0e2dc7SJiawei Lin
887da3bf434SMaxpicca-Li  /** LoadMissDB: record load miss state */
888da3bf434SMaxpicca-Li  val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString))
889da3bf434SMaxpicca-Li  val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString))
890da3bf434SMaxpicca-Li  val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString
891da3bf434SMaxpicca-Li  val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString
892da3bf434SMaxpicca-Li  val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry)
893da3bf434SMaxpicca-Li  for( i <- 0 until LoadPipelineWidth){
894da3bf434SMaxpicca-Li    val loadMissEntry = Wire(new LoadMissEntry)
895da3bf434SMaxpicca-Li    val loadMissWriteEn =
896da3bf434SMaxpicca-Li      (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) ||
897da3bf434SMaxpicca-Li      (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR)
898da3bf434SMaxpicca-Li    loadMissEntry.timeCnt := GTimer()
899da3bf434SMaxpicca-Li    loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx
900da3bf434SMaxpicca-Li    loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr
901da3bf434SMaxpicca-Li    loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr
902da3bf434SMaxpicca-Li    loadMissEntry.missState := OHToUInt(Cat(Seq(
903da3bf434SMaxpicca-Li      ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged,
904da3bf434SMaxpicca-Li      ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged,
905da3bf434SMaxpicca-Li      ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid
906da3bf434SMaxpicca-Li    )))
907da3bf434SMaxpicca-Li    loadMissTable.log(
908da3bf434SMaxpicca-Li      data = loadMissEntry,
909da3bf434SMaxpicca-Li      en = isWriteLoadMissTable.orR && loadMissWriteEn,
910da3bf434SMaxpicca-Li      site = siteName,
911da3bf434SMaxpicca-Li      clock = clock,
912da3bf434SMaxpicca-Li      reset = reset
913da3bf434SMaxpicca-Li    )
914da3bf434SMaxpicca-Li  }
915da3bf434SMaxpicca-Li
9161f0e2dc7SJiawei Lin  //----------------------------------------
9171f0e2dc7SJiawei Lin  // atomics
9181f0e2dc7SJiawei Lin  // atomics not finished yet
91962cb71fbShappy-lx  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
92062cb71fbShappy-lx  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
92162cb71fbShappy-lx  io.lsu.atomics.block_lr := mainPipe.io.block_lr
92262cb71fbShappy-lx  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
92362cb71fbShappy-lx  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
9241f0e2dc7SJiawei Lin
9251f0e2dc7SJiawei Lin  //----------------------------------------
9261f0e2dc7SJiawei Lin  // miss queue
9271f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
9281f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
9291f0e2dc7SJiawei Lin
9301f0e2dc7SJiawei Lin  // Request
9316008d57dShappy-lx  val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits))
9321f0e2dc7SJiawei Lin
933a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
9341f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
9351f0e2dc7SJiawei Lin
936fa9ac9b6SWilliam Wang  for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp }
937fa9ac9b6SWilliam Wang  mainPipe.io.miss_resp := missQueue.io.resp
938683c1411Shappy-lx
9391f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
9401f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
9411f0e2dc7SJiawei Lin
942a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
943a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
944a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
945a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
946a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
947a98b054bSWilliam Wang  }
9481f0e2dc7SJiawei Lin
9496008d57dShappy-lx  XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U)
9506008d57dShappy-lx  XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U)
9516008d57dShappy-lx
952683c1411Shappy-lx  // forward missqueue
953683c1411Shappy-lx  (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i)))
954683c1411Shappy-lx
9551f0e2dc7SJiawei Lin  // refill to load queue
956ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
9571f0e2dc7SJiawei Lin
9581f0e2dc7SJiawei Lin  // tilelink stuff
9591f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
9601f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
961ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
962ad3ba452Szhanglinjuan
963a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
9641f0e2dc7SJiawei Lin
9651f0e2dc7SJiawei Lin  //----------------------------------------
9661f0e2dc7SJiawei Lin  // probe
9671f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
9681f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
969ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
970300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
9711f0e2dc7SJiawei Lin
9721f0e2dc7SJiawei Lin  //----------------------------------------
9731f0e2dc7SJiawei Lin  // mainPipe
974ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
975ad3ba452Szhanglinjuan  // block the req in main pipe
976219c4595Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
977b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
9781f0e2dc7SJiawei Lin
979a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
980ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
9811f0e2dc7SJiawei Lin
98269790076Szhanglinjuan  arbiter_with_pipereg(
98362cb71fbShappy-lx    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
98469790076Szhanglinjuan    out = mainPipe.io.atomic_req,
98569790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
98669790076Szhanglinjuan  )
9871f0e2dc7SJiawei Lin
988a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
9891f0e2dc7SJiawei Lin
990ad3ba452Szhanglinjuan  //----------------------------------------
991b36dd5fdSWilliam Wang  // replace (main pipe)
992ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
993578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
994578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
9951f0e2dc7SJiawei Lin
996ad3ba452Szhanglinjuan  //----------------------------------------
997ad3ba452Szhanglinjuan  // refill pipe
99863540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
99963540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
1000ad3ba452Szhanglinjuan      s.valid &&
1001ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
1002ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
1003ad3ba452Szhanglinjuan    )).orR
1004ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
1005c3a5fe5fShappy-lx
1006c3a5fe5fShappy-lx  val mpStatus_dup = mainPipe.io.status_dup
1007c3a5fe5fShappy-lx  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
1008c3a5fe5fShappy-lx  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
1009c3a5fe5fShappy-lx    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
1010c3a5fe5fShappy-lx    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
1011c3a5fe5fShappy-lx      s.valid &&
1012c3a5fe5fShappy-lx        s.bits.set === mq_refill_dup(i).bits.idx &&
1013c3a5fe5fShappy-lx        s.bits.way_en === mq_refill_dup(i).bits.way_en
1014c3a5fe5fShappy-lx    )).orR
1015c3a5fe5fShappy-lx  })
1016c3a5fe5fShappy-lx  dontTouch(refillShouldBeBlocked_dup)
1017c3a5fe5fShappy-lx
10186c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
10196c7e5e86Szhanglinjuan    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
10206c7e5e86Szhanglinjuan  }
10216c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
10226c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
10236c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
10246c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
10256c7e5e86Szhanglinjuan    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
10266c7e5e86Szhanglinjuan      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
10276c7e5e86Szhanglinjuan  }
10286c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
10296c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
10306c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
1031c3a5fe5fShappy-lx
1032c3a5fe5fShappy-lx  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
1033c3a5fe5fShappy-lx    x => x._1.valid && !x._2
1034c3a5fe5fShappy-lx  ))
1035c3a5fe5fShappy-lx  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
10366c7e5e86Szhanglinjuan  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
1037c3a5fe5fShappy-lx  dontTouch(refillPipe_io_req_valid_dup)
1038c3a5fe5fShappy-lx  dontTouch(refillPipe_io_data_write_valid_dup)
1039c3a5fe5fShappy-lx  dontTouch(refillPipe_io_tag_write_valid_dup)
1040c3a5fe5fShappy-lx  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
1041c3a5fe5fShappy-lx  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
1042c3a5fe5fShappy-lx  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
1043c3a5fe5fShappy-lx
1044c3a5fe5fShappy-lx  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
1045c3a5fe5fShappy-lx    r.ready := refillPipe.io.req.ready && !block
1046c3a5fe5fShappy-lx  }
1047c3a5fe5fShappy-lx
104854e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
1049a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
10501f0e2dc7SJiawei Lin
10511f0e2dc7SJiawei Lin  //----------------------------------------
10521f0e2dc7SJiawei Lin  // wb
10531f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
1054026615fcSWilliam Wang
1055578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
10561f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
1057ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
1058ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
1059b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req
1060b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp
1061ef3b5b96SWilliam Wang
1062ef3b5b96SWilliam Wang  io.lsu.release.valid := RegNext(wb.io.req.fire())
1063ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
1064ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
1065ef3b5b96SWilliam Wang  // * load queue released flag update logic
1066ef3b5b96SWilliam Wang  // * load / load violation check logic
1067ef3b5b96SWilliam Wang  // * and timing requirements
1068ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
10691f0e2dc7SJiawei Lin
10701f0e2dc7SJiawei Lin  // connect bus d
10711f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
10721f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
10731f0e2dc7SJiawei Lin
10741f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
10751f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
10761f0e2dc7SJiawei Lin
10771f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
10781f0e2dc7SJiawei Lin  bus.d.ready := false.B
10791f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
10801f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
10811f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
10821f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
10831f0e2dc7SJiawei Lin  } .otherwise {
10841f0e2dc7SJiawei Lin    assert (!bus.d.fire())
10851f0e2dc7SJiawei Lin  }
10861f0e2dc7SJiawei Lin
10871f0e2dc7SJiawei Lin  //----------------------------------------
1088ad3ba452Szhanglinjuan  // replacement algorithm
1089ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
1090ad3ba452Szhanglinjuan
1091ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
1092ad3ba452Szhanglinjuan  replWayReqs.foreach{
1093ad3ba452Szhanglinjuan    case req =>
1094ad3ba452Szhanglinjuan      req.way := DontCare
1095ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
1096ad3ba452Szhanglinjuan  }
1097ad3ba452Szhanglinjuan
1098ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
109992816bbcSWilliam Wang    mainPipe.io.replace_access
1100ad3ba452Szhanglinjuan  )
1101ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
1102ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
1103ad3ba452Szhanglinjuan    case (w, req) =>
1104ad3ba452Szhanglinjuan      w.valid := req.valid
1105ad3ba452Szhanglinjuan      w.bits := req.bits.way
1106ad3ba452Szhanglinjuan  }
1107ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
1108ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
1109ad3ba452Szhanglinjuan
1110ad3ba452Szhanglinjuan  //----------------------------------------
11111f0e2dc7SJiawei Lin  // assertions
11121f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
11131f0e2dc7SJiawei Lin  when (bus.a.fire()) {
11141f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
11151f0e2dc7SJiawei Lin  }
11161f0e2dc7SJiawei Lin  when (bus.b.fire()) {
11171f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
11181f0e2dc7SJiawei Lin  }
11191f0e2dc7SJiawei Lin  when (bus.c.fire()) {
11201f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
11211f0e2dc7SJiawei Lin  }
11221f0e2dc7SJiawei Lin
11231f0e2dc7SJiawei Lin  //----------------------------------------
11241f0e2dc7SJiawei Lin  // utility functions
11251f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
11261f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
11271f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
11281f0e2dc7SJiawei Lin    sink.bits    := source.bits
11291f0e2dc7SJiawei Lin  }
11301f0e2dc7SJiawei Lin
11311f0e2dc7SJiawei Lin  //----------------------------------------
1132e19f7967SWilliam Wang  // Customized csr cache op support
1133e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
1134e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
1135c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1136c3a5fe5fShappy-lx  // dup cacheOp_req_valid
1137779109e3Slixin  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1138c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
1139779109e3Slixin  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1140c3a5fe5fShappy-lx
1141e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
1142c3a5fe5fShappy-lx  // dup cacheOp_req_valid
1143779109e3Slixin  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
1144c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
1145779109e3Slixin  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
1146e47fc57cSlixin
1147e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
1148e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
1149e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
1150e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
1151e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
1152e19f7967SWilliam Wang  ))
1153026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
115441b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
1155e19f7967SWilliam Wang
1156e19f7967SWilliam Wang  //----------------------------------------
11571f0e2dc7SJiawei Lin  // performance counters
11581f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
11591f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
11601f0e2dc7SJiawei Lin
11611f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
1162ad3ba452Szhanglinjuan
1163ad3ba452Szhanglinjuan  // performance counter
1164ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
1165ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
1166ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
1167ad3ba452Szhanglinjuan    case (a, u) =>
1168ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
1169d2b20d1aSTang Haojin      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr))
117003efd994Shappy-lx      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
1171ad3ba452Szhanglinjuan  }
1172ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
1173ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
1174ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
1175ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
1176ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
1177ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
1178ad3ba452Szhanglinjuan    case acc =>
1179ad3ba452Szhanglinjuan      Cat(early_replace.map {
1180ad3ba452Szhanglinjuan        case r =>
1181ad3ba452Szhanglinjuan          acc.valid && r.valid &&
1182ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
1183ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
1184ad3ba452Szhanglinjuan      })
1185ad3ba452Szhanglinjuan  }
1186ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
1187cd365d4cSrvcoresjw
11881ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
11891ca0e4f3SYinan Xu  generatePerfEvent()
11901f0e2dc7SJiawei Lin}
11911f0e2dc7SJiawei Lin
11921f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
11931f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
11941f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
11951f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
11961f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
11971f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
11981f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
11991f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
12001f0e2dc7SJiawei Lin}
12011f0e2dc7SJiawei Lin
12024f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
12031f0e2dc7SJiawei Lin
12044f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
12054f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
12064f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
12074f94c0c6SJiawei Lin  if (useDcache) {
12081f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
12091f0e2dc7SJiawei Lin  }
12101f0e2dc7SJiawei Lin
12111ca0e4f3SYinan Xu  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
12121f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
12131ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
12144f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
12151f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
12161f0e2dc7SJiawei Lin      io <> fake_dcache.io
12171ca0e4f3SYinan Xu      Seq()
12181f0e2dc7SJiawei Lin    }
12191f0e2dc7SJiawei Lin    else {
12201f0e2dc7SJiawei Lin      io <> dcache.module.io
12211ca0e4f3SYinan Xu      dcache.module.getPerfEvents
12221f0e2dc7SJiawei Lin    }
12231ca0e4f3SYinan Xu    generatePerfEvent()
12241f0e2dc7SJiawei Lin  }
12251f0e2dc7SJiawei Lin}
1226