xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 3c02ee8f82edea481fa8336c7f54ffc17fafba91)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
25*3c02ee8fSwakafaimport utility._
261f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
271f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
285668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1}
291f0e2dc7SJiawei Linimport device.RAMHelper
305668a921SJiawei Linimport huancun.{AliasField, AliasKey, DirtyField, PreferCacheField, PrefetchField}
31*3c02ee8fSwakafaimport utility.FastArbiter
32b36dd5fdSWilliam Wangimport mem.{AddPipelineReg}
335668a921SJiawei Lin
34ad3ba452Szhanglinjuanimport scala.math.max
351f0e2dc7SJiawei Lin
361f0e2dc7SJiawei Lin// DCache specific parameters
371f0e2dc7SJiawei Lincase class DCacheParameters
381f0e2dc7SJiawei Lin(
391f0e2dc7SJiawei Lin  nSets: Int = 256,
401f0e2dc7SJiawei Lin  nWays: Int = 8,
41af22dd7cSWilliam Wang  rowBits: Int = 64,
421f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
431f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
44300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
451f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
461f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
471f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
481f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
491f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
50fddcfe1fSwakafa  blockBytes: Int = 64,
51fddcfe1fSwakafa  alwaysReleaseData: Boolean = true
521f0e2dc7SJiawei Lin) extends L1CacheParameters {
531f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
541f0e2dc7SJiawei Lin  // cache alias will happen,
551f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
561f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
571f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
581f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
591f0e2dc7SJiawei Lin    PrefetchField(),
601f0e2dc7SJiawei Lin    PreferCacheField()
611f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
621f0e2dc7SJiawei Lin  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
631f0e2dc7SJiawei Lin
641f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
651f0e2dc7SJiawei Lin
661f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
671f0e2dc7SJiawei Lin}
681f0e2dc7SJiawei Lin
691f0e2dc7SJiawei Lin//           Physical Address
701f0e2dc7SJiawei Lin// --------------------------------------
711f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
721f0e2dc7SJiawei Lin// --------------------------------------
731f0e2dc7SJiawei Lin//                  |
741f0e2dc7SJiawei Lin//                  DCacheTagOffset
751f0e2dc7SJiawei Lin//
761f0e2dc7SJiawei Lin//           Virtual Address
771f0e2dc7SJiawei Lin// --------------------------------------
781f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
791f0e2dc7SJiawei Lin// --------------------------------------
801f0e2dc7SJiawei Lin//                |     |      |        |
81ca18a0b4SWilliam Wang//                |     |      |        0
821f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
831f0e2dc7SJiawei Lin//                |     DCacheSetOffset
841f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
851f0e2dc7SJiawei Lin
861f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
871f0e2dc7SJiawei Lin
881f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
891f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
901f0e2dc7SJiawei Lin  val cfg = cacheParams
911f0e2dc7SJiawei Lin
921f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
931f0e2dc7SJiawei Lin
941f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
951f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
961f0e2dc7SJiawei Lin
97e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
98e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
99e19f7967SWilliam Wang
1001f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
1011f0e2dc7SJiawei Lin
1021f0e2dc7SJiawei Lin  def nSourceType = 3
1031f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
1041f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1051f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1061f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
1073f4ec46fSCODE-JTZ  def SOFT_PREFETCH = 3
1081f0e2dc7SJiawei Lin
1091f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1108b1251e1SWilliam Wang  def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize)
1111f0e2dc7SJiawei Lin
112300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
113300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
114300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
115300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
116300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
117ad3ba452Szhanglinjuan
1181f0e2dc7SJiawei Lin  // banked dcache support
1191f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1201f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
121af22dd7cSWilliam Wang  val DCacheBanks = 8 // hardcoded
122af22dd7cSWilliam Wang  val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded
123ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
124ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
125af22dd7cSWilliam Wang  require(DCacheSRAMRowBits == 64)
1261f0e2dc7SJiawei Lin
127ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
128ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
129ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1301f0e2dc7SJiawei Lin
1311f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1321f0e2dc7SJiawei Lin
1331f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
134ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
135ca18a0b4SWilliam Wang
136ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1371f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1381f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1391f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
140ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1411f0e2dc7SJiawei Lin
14237225120Ssfencevma  // uncache
14337225120Ssfencevma  val uncacheIdxBits = log2Up(StoreQueueSize) max log2Up(LoadQueueSize)
14437225120Ssfencevma
1456c7e5e86Szhanglinjuan  // parameters about duplicating regs to solve fanout
1466c7e5e86Szhanglinjuan  // In Main Pipe:
1476c7e5e86Szhanglinjuan    // tag_write.ready -> data_write.valid * 8 banks
1486c7e5e86Szhanglinjuan    // tag_write.ready -> meta_write.valid
1496c7e5e86Szhanglinjuan    // tag_write.ready -> tag_write.valid
1506c7e5e86Szhanglinjuan    // tag_write.ready -> err_write.valid
1516c7e5e86Szhanglinjuan    // tag_write.ready -> wb.valid
1526c7e5e86Szhanglinjuan  val nDupTagWriteReady = DCacheBanks + 4
1536c7e5e86Szhanglinjuan  // In Main Pipe:
1546c7e5e86Szhanglinjuan    // data_write.ready -> data_write.valid * 8 banks
1556c7e5e86Szhanglinjuan    // data_write.ready -> meta_write.valid
1566c7e5e86Szhanglinjuan    // data_write.ready -> tag_write.valid
1576c7e5e86Szhanglinjuan    // data_write.ready -> err_write.valid
1586c7e5e86Szhanglinjuan    // data_write.ready -> wb.valid
1596c7e5e86Szhanglinjuan  val nDupDataWriteReady = DCacheBanks + 4
1606c7e5e86Szhanglinjuan  val nDupWbReady = DCacheBanks + 4
1616c7e5e86Szhanglinjuan  val nDupStatus = nDupTagWriteReady + nDupDataWriteReady
1626c7e5e86Szhanglinjuan  val dataWritePort = 0
1636c7e5e86Szhanglinjuan  val metaWritePort = DCacheBanks
1646c7e5e86Szhanglinjuan  val tagWritePort = metaWritePort + 1
1656c7e5e86Szhanglinjuan  val errWritePort = tagWritePort + 1
1666c7e5e86Szhanglinjuan  val wbPort = errWritePort + 1
1676c7e5e86Szhanglinjuan
1681f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1691f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
1701f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
1711f0e2dc7SJiawei Lin  }
1721f0e2dc7SJiawei Lin
1731f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
1741f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
1751f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
1761f0e2dc7SJiawei Lin  }
1771f0e2dc7SJiawei Lin
1781f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
1791f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
1801f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
1811f0e2dc7SJiawei Lin  }
1821f0e2dc7SJiawei Lin
1831f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
1841f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
1851f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
1861f0e2dc7SJiawei Lin  }
1871f0e2dc7SJiawei Lin
188578c21a4Szhanglinjuan  def arbiter[T <: Bundle](
189578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
190578c21a4Szhanglinjuan    out: DecoupledIO[T],
191578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
192578c21a4Szhanglinjuan    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
193578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
194578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
195578c21a4Szhanglinjuan      a <> req
196578c21a4Szhanglinjuan    }
197578c21a4Szhanglinjuan    out <> arb.io.out
198578c21a4Szhanglinjuan  }
199578c21a4Szhanglinjuan
200b36dd5fdSWilliam Wang  def arbiter_with_pipereg[T <: Bundle](
201b36dd5fdSWilliam Wang    in: Seq[DecoupledIO[T]],
202b36dd5fdSWilliam Wang    out: DecoupledIO[T],
203b36dd5fdSWilliam Wang    name: Option[String] = None): Unit = {
204b36dd5fdSWilliam Wang    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
205b36dd5fdSWilliam Wang    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
206b36dd5fdSWilliam Wang    for ((a, req) <- arb.io.in.zip(in)) {
207b36dd5fdSWilliam Wang      a <> req
208b36dd5fdSWilliam Wang    }
209b36dd5fdSWilliam Wang    AddPipelineReg(arb.io.out, out, false.B)
210b36dd5fdSWilliam Wang  }
211b36dd5fdSWilliam Wang
212b11ec622Slixin  def arbiter_with_pipereg_N_dup[T <: Bundle](
213b11ec622Slixin    in: Seq[DecoupledIO[T]],
214b11ec622Slixin    out: DecoupledIO[T],
215c3a5fe5fShappy-lx    dups: Seq[DecoupledIO[T]],
216b11ec622Slixin    name: Option[String] = None): Unit = {
217b11ec622Slixin    val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size))
218b11ec622Slixin    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
219b11ec622Slixin    for ((a, req) <- arb.io.in.zip(in)) {
220b11ec622Slixin      a <> req
221b11ec622Slixin    }
222b11ec622Slixin    for (dup <- dups) {
223c3a5fe5fShappy-lx      AddPipelineReg(arb.io.out, dup, false.B)
224b11ec622Slixin    }
225c3a5fe5fShappy-lx    AddPipelineReg(arb.io.out, out, false.B)
226b11ec622Slixin  }
227b11ec622Slixin
228578c21a4Szhanglinjuan  def rrArbiter[T <: Bundle](
229578c21a4Szhanglinjuan    in: Seq[DecoupledIO[T]],
230578c21a4Szhanglinjuan    out: DecoupledIO[T],
231578c21a4Szhanglinjuan    name: Option[String] = None): Unit = {
232578c21a4Szhanglinjuan    val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size))
233578c21a4Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
234578c21a4Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
235578c21a4Szhanglinjuan      a <> req
236578c21a4Szhanglinjuan    }
237578c21a4Szhanglinjuan    out <> arb.io.out
238578c21a4Szhanglinjuan  }
239578c21a4Szhanglinjuan
2407cd72b71Szhanglinjuan  def fastArbiter[T <: Bundle](
2417cd72b71Szhanglinjuan    in: Seq[DecoupledIO[T]],
2427cd72b71Szhanglinjuan    out: DecoupledIO[T],
2437cd72b71Szhanglinjuan    name: Option[String] = None): Unit = {
2447cd72b71Szhanglinjuan    val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size))
2457cd72b71Szhanglinjuan    if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") }
2467cd72b71Szhanglinjuan    for ((a, req) <- arb.io.in.zip(in)) {
2477cd72b71Szhanglinjuan      a <> req
2487cd72b71Szhanglinjuan    }
2497cd72b71Szhanglinjuan    out <> arb.io.out
2507cd72b71Szhanglinjuan  }
2517cd72b71Szhanglinjuan
252ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
253ad3ba452Szhanglinjuan
2541f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
2551f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
2561f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
2571f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
2581f0e2dc7SJiawei Lin}
2591f0e2dc7SJiawei Lin
2601f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
2611f0e2dc7SJiawei Lin  with HasDCacheParameters
2621f0e2dc7SJiawei Lin
2631f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
2641f0e2dc7SJiawei Lin  with HasDCacheParameters
2651f0e2dc7SJiawei Lin
2661f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
2671f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
2681f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
2691f0e2dc7SJiawei Lin}
2701f0e2dc7SJiawei Lin
271ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
272ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
273ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
274ad3ba452Szhanglinjuan}
275ad3ba452Szhanglinjuan
2761f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
2771f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters)  extends DCacheBundle
2781f0e2dc7SJiawei Lin{
2791f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2801f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2811f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
2821f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
2831f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2843f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
2851f0e2dc7SJiawei Lin  def dump() = {
2861f0e2dc7SJiawei Lin    XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2871f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2881f0e2dc7SJiawei Lin  }
2891f0e2dc7SJiawei Lin}
2901f0e2dc7SJiawei Lin
2911f0e2dc7SJiawei Lin// memory request in word granularity(store)
2921f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
2931f0e2dc7SJiawei Lin{
2941f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2951f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
2961f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2971f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2981f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
2991f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3001f0e2dc7SJiawei Lin  def dump() = {
3011f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
3021f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
3031f0e2dc7SJiawei Lin  }
304ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
3051f0e2dc7SJiawei Lin}
3061f0e2dc7SJiawei Lin
3071f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
3081f0e2dc7SJiawei Lin  val vaddr = UInt(VAddrBits.W)
309ca18a0b4SWilliam Wang  val wline = Bool()
3101f0e2dc7SJiawei Lin}
3111f0e2dc7SJiawei Lin
3126786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle
3131f0e2dc7SJiawei Lin{
3141f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
315026615fcSWilliam Wang  val id     = UInt(reqIdWidth.W)
316026615fcSWilliam Wang
3171f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
3181f0e2dc7SJiawei Lin  val miss   = Bool()
319026615fcSWilliam Wang  // cache miss, and failed to enter the missqueue, replay from RS is needed
3201f0e2dc7SJiawei Lin  val replay = Bool()
321026615fcSWilliam Wang  // data has been corrupted
322a469aa4bSWilliam Wang  val tag_error = Bool() // tag error
3231f0e2dc7SJiawei Lin  def dump() = {
3241f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
3251f0e2dc7SJiawei Lin      data, id, miss, replay)
3261f0e2dc7SJiawei Lin  }
3271f0e2dc7SJiawei Lin}
3281f0e2dc7SJiawei Lin
3296786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp
3306786cfb7SWilliam Wang{
3316786cfb7SWilliam Wang  // 1 cycle after data resp
3326786cfb7SWilliam Wang  val error_delayed = Bool() // all kinds of errors, include tag error
3336786cfb7SWilliam Wang}
3346786cfb7SWilliam Wang
335a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp
336a19ae480SWilliam Wang{
337a19ae480SWilliam Wang  val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W))
338a19ae480SWilliam Wang  val bank_oh = UInt(DCacheBanks.W)
339a19ae480SWilliam Wang}
340a19ae480SWilliam Wang
3416786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp
3426786cfb7SWilliam Wang{
3436786cfb7SWilliam Wang  val error = Bool() // all kinds of errors, include tag error
3446786cfb7SWilliam Wang}
3456786cfb7SWilliam Wang
3461f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
3471f0e2dc7SJiawei Lin{
3481f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
3491f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
3501f0e2dc7SJiawei Lin  val miss   = Bool()
3511f0e2dc7SJiawei Lin  // cache req nacked, replay it later
3521f0e2dc7SJiawei Lin  val replay = Bool()
3531f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
3541f0e2dc7SJiawei Lin  def dump() = {
3551f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
3561f0e2dc7SJiawei Lin      data, id, miss, replay)
3571f0e2dc7SJiawei Lin  }
3581f0e2dc7SJiawei Lin}
3591f0e2dc7SJiawei Lin
3601f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
3611f0e2dc7SJiawei Lin{
3621f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
3631f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
364026615fcSWilliam Wang  val error  = Bool() // refilled data has been corrupted
3651f0e2dc7SJiawei Lin  // for debug usage
3661f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
3671f0e2dc7SJiawei Lin  val hasdata = Bool()
3681f0e2dc7SJiawei Lin  val refill_done = Bool()
3691f0e2dc7SJiawei Lin  def dump() = {
3701f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
3711f0e2dc7SJiawei Lin  }
3721f0e2dc7SJiawei Lin}
3731f0e2dc7SJiawei Lin
37467682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
37567682d05SWilliam Wang{
37667682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
37767682d05SWilliam Wang  def dump() = {
37867682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
37967682d05SWilliam Wang  }
38067682d05SWilliam Wang}
38167682d05SWilliam Wang
3821f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
3831f0e2dc7SJiawei Lin{
3841f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
385a19ae480SWilliam Wang  val resp = Flipped(DecoupledIO(new BankedDCacheWordResp))
3861f0e2dc7SJiawei Lin}
3871f0e2dc7SJiawei Lin
38837225120Ssfencevma
38937225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle
39037225120Ssfencevma{
39137225120Ssfencevma  val cmd  = UInt(M_SZ.W)
39237225120Ssfencevma  val addr = UInt(PAddrBits.W)
39337225120Ssfencevma  val data = UInt(DataBits.W)
39437225120Ssfencevma  val mask = UInt((DataBits/8).W)
39537225120Ssfencevma  val id   = UInt(uncacheIdxBits.W)
39637225120Ssfencevma  val instrtype = UInt(sourceTypeWidth.W)
39737225120Ssfencevma  val atomic = Bool()
39837225120Ssfencevma
39937225120Ssfencevma  def dump() = {
40037225120Ssfencevma    XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
40137225120Ssfencevma      cmd, addr, data, mask, id)
40237225120Ssfencevma  }
40337225120Ssfencevma}
40437225120Ssfencevma
40537225120Ssfencevmaclass UncacheWorResp(implicit p: Parameters) extends DCacheBundle
40637225120Ssfencevma{
40737225120Ssfencevma  val data      = UInt(DataBits.W)
40837225120Ssfencevma  val id        = UInt(uncacheIdxBits.W)
40937225120Ssfencevma  val miss      = Bool()
41037225120Ssfencevma  val replay    = Bool()
41137225120Ssfencevma  val tag_error = Bool()
41237225120Ssfencevma  val error     = Bool()
41337225120Ssfencevma
41437225120Ssfencevma  def dump() = {
41537225120Ssfencevma    XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n",
41637225120Ssfencevma      data, id, miss, replay, tag_error, error)
41737225120Ssfencevma  }
41837225120Ssfencevma}
41937225120Ssfencevma
4206786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle
4216786cfb7SWilliam Wang{
42237225120Ssfencevma  val req  = DecoupledIO(new UncacheWordReq)
42337225120Ssfencevma  val resp = Flipped(DecoupledIO(new UncacheWorResp))
4246786cfb7SWilliam Wang}
4256786cfb7SWilliam Wang
42662cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle {
42762cb71fbShappy-lx  val data    = UInt(DataBits.W)
42862cb71fbShappy-lx  val miss    = Bool()
42962cb71fbShappy-lx  val miss_id = UInt(log2Up(cfg.nMissEntries).W)
43062cb71fbShappy-lx  val replay  = Bool()
43162cb71fbShappy-lx  val error   = Bool()
43262cb71fbShappy-lx
43362cb71fbShappy-lx  val ack_miss_queue = Bool()
43462cb71fbShappy-lx
43562cb71fbShappy-lx  val id     = UInt(reqIdWidth.W)
43662cb71fbShappy-lx}
43762cb71fbShappy-lx
4386786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle
4391f0e2dc7SJiawei Lin{
44062cb71fbShappy-lx  val req  = DecoupledIO(new MainPipeReq)
44162cb71fbShappy-lx  val resp = Flipped(ValidIO(new AtomicsResp))
44262cb71fbShappy-lx  val block_lr = Input(Bool())
4431f0e2dc7SJiawei Lin}
4441f0e2dc7SJiawei Lin
4451f0e2dc7SJiawei Lin// used by load unit
4461f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
4471f0e2dc7SJiawei Lin{
4481f0e2dc7SJiawei Lin  // kill previous cycle's req
4491f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
450b6982e83SLemover  val s2_kill  = Output(Bool())
4511f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
4521f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
45303efd994Shappy-lx  val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr
45403efd994Shappy-lx  val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr
4551f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
456d87b76aaSWilliam Wang  val s1_bank_conflict = Input(Bool())
45703efd994Shappy-lx  // cycle 2: hit signal
45803efd994Shappy-lx  val s2_hit = Input(Bool()) // hit signal for lsu,
45903efd994Shappy-lx
46003efd994Shappy-lx  // debug
46103efd994Shappy-lx  val debug_s1_hit_way = Input(UInt(nWays.W))
4621f0e2dc7SJiawei Lin}
4631f0e2dc7SJiawei Lin
4641f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
4651f0e2dc7SJiawei Lin{
4661f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
4671f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
4681f0e2dc7SJiawei Lin}
4691f0e2dc7SJiawei Lin
470ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
471ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
472ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
473ad3ba452Szhanglinjuan
474ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
475ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
476ad3ba452Szhanglinjuan
477ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
478ad3ba452Szhanglinjuan
479ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
480ad3ba452Szhanglinjuan}
481ad3ba452Szhanglinjuan
4821f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
4831f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
4841f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
485ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
4866786cfb7SWilliam Wang  val atomics  = Flipped(new AtomicWordIO)  // atomics reqs
48767682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
4881f0e2dc7SJiawei Lin}
4891f0e2dc7SJiawei Lin
4901f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
4915668a921SJiawei Lin  val hartId = Input(UInt(8.W))
4921f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
493e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
4941f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
4951f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
4961f0e2dc7SJiawei Lin}
4971f0e2dc7SJiawei Lin
4981f0e2dc7SJiawei Lin
4991f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
5001f0e2dc7SJiawei Lin
5011f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
5021f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
5031f0e2dc7SJiawei Lin      name = "dcache",
504ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
5051f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
5061f0e2dc7SJiawei Lin    )),
5071f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
5081f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
5091f0e2dc7SJiawei Lin  )
5101f0e2dc7SJiawei Lin
5111f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
5121f0e2dc7SJiawei Lin
5131f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
5141f0e2dc7SJiawei Lin}
5151f0e2dc7SJiawei Lin
5161f0e2dc7SJiawei Lin
5171ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents {
5181f0e2dc7SJiawei Lin
5191f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
5201f0e2dc7SJiawei Lin
5211f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
5221f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
5231f0e2dc7SJiawei Lin
5241f0e2dc7SJiawei Lin  println("DCache:")
5251f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
5261f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
5271f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
5281f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
5291f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
5301f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
5311f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
5321f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
5331f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
5341f0e2dc7SJiawei Lin
5351f0e2dc7SJiawei Lin  //----------------------------------------
5361f0e2dc7SJiawei Lin  // core data structures
5371f0e2dc7SJiawei Lin  val bankedDataArray = Module(new BankedDataArray)
53846f74b57SHaojin Tang  val metaArray = Module(new AsynchronousMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2))
53946f74b57SHaojin Tang  val errorArray = Module(new ErrorArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) // TODO: add it to meta array
540ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
5411f0e2dc7SJiawei Lin  bankedDataArray.dump()
5421f0e2dc7SJiawei Lin
5431f0e2dc7SJiawei Lin  //----------------------------------------
5441f0e2dc7SJiawei Lin  // core modules
5451f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
54662cb71fbShappy-lx  // val atomicsReplayUnit = Module(new AtomicsReplayEntry)
5471f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
548ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
5491f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
5501f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
5511f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
5521f0e2dc7SJiawei Lin
5535668a921SJiawei Lin  missQueue.io.hartId := io.hartId
5545668a921SJiawei Lin
5559ef181f4SWilliam Wang  val errors = ldu.map(_.io.error) ++ // load error
5569ef181f4SWilliam Wang    Seq(mainPipe.io.error) // store / misc error
5576786cfb7SWilliam Wang  io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e))))
558dd95524eSzhanglinjuan
5591f0e2dc7SJiawei Lin  //----------------------------------------
5601f0e2dc7SJiawei Lin  // meta array
561ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
562026615fcSWilliam Wang    Seq(mainPipe.io.meta_read)
563ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
564026615fcSWilliam Wang    Seq(mainPipe.io.meta_resp)
565ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
566ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
567026615fcSWilliam Wang    refillPipe.io.meta_write
568ad3ba452Szhanglinjuan  )
569ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
570ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
571ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
5721f0e2dc7SJiawei Lin
573026615fcSWilliam Wang  val error_flag_resp_ports = ldu.map(_.io.error_flag_resp) ++
574026615fcSWilliam Wang    Seq(mainPipe.io.error_flag_resp)
575026615fcSWilliam Wang  val error_flag_write_ports = Seq(
576026615fcSWilliam Wang    mainPipe.io.error_flag_write,
577026615fcSWilliam Wang    refillPipe.io.error_flag_write
578026615fcSWilliam Wang  )
579026615fcSWilliam Wang  meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p }
580026615fcSWilliam Wang  error_flag_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => p := r }
581026615fcSWilliam Wang  error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p }
582026615fcSWilliam Wang
583ad3ba452Szhanglinjuan  //----------------------------------------
584ad3ba452Szhanglinjuan  // tag array
585ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
58609ae47d2SWilliam Wang  val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend
58709ae47d2SWilliam Wang  assert(!RegNext(!tag_write_intend && tagArray.io.write.valid))
588ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
589ad3ba452Szhanglinjuan    case (ld, i) =>
590ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
591ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
59209ae47d2SWilliam Wang      ld.io.tag_read.ready := !tag_write_intend
5931f0e2dc7SJiawei Lin  }
594ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
595ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
596ad3ba452Szhanglinjuan
59709ae47d2SWilliam Wang  val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid))
59809ae47d2SWilliam Wang  XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle)
59909ae47d2SWilliam Wang
600ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
601ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
602ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
603ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
6041f0e2dc7SJiawei Lin
6051f0e2dc7SJiawei Lin  //----------------------------------------
6061f0e2dc7SJiawei Lin  // data array
6071f0e2dc7SJiawei Lin
608ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
609ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
610ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
611ad3ba452Szhanglinjuan
612ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
6131f0e2dc7SJiawei Lin
6146c7e5e86Szhanglinjuan  for (bank <- 0 until DCacheBanks) {
6156c7e5e86Szhanglinjuan    val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2))
6166c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid
6176c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits
6186c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid
6196c7e5e86Szhanglinjuan    dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits
6206c7e5e86Szhanglinjuan
6216c7e5e86Szhanglinjuan    bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out
6226c7e5e86Szhanglinjuan  }
6236c7e5e86Szhanglinjuan
6249ef181f4SWilliam Wang  bankedDataArray.io.readline <> mainPipe.io.data_read
6257a5caa97Szhanglinjuan  bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend
6266786cfb7SWilliam Wang  mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed
627ad3ba452Szhanglinjuan  mainPipe.io.data_resp := bankedDataArray.io.resp
6281f0e2dc7SJiawei Lin
6299ef181f4SWilliam Wang  (0 until LoadPipelineWidth).map(i => {
6309ef181f4SWilliam Wang    bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read
6316786cfb7SWilliam Wang    bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed
6329ef181f4SWilliam Wang
6339ef181f4SWilliam Wang    ldu(i).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(i)
6349ef181f4SWilliam Wang    ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i)
6359ef181f4SWilliam Wang  })
6361f0e2dc7SJiawei Lin
637774f100aSWilliam Wang  (0 until LoadPipelineWidth).map(i => {
638c3a5fe5fShappy-lx    ldu(i).io.banked_data_resp := bankedDataArray.io.resp
639c3a5fe5fShappy-lx  })
640c3a5fe5fShappy-lx
6411f0e2dc7SJiawei Lin  //----------------------------------------
6421f0e2dc7SJiawei Lin  // load pipe
6431f0e2dc7SJiawei Lin  // the s1 kill signal
6441f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
6451f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
6461f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
6471f0e2dc7SJiawei Lin
6481f0e2dc7SJiawei Lin    // replay and nack not needed anymore
6491f0e2dc7SJiawei Lin    // TODO: remove replay and nack
6501f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
6511f0e2dc7SJiawei Lin
6521f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
6537a5caa97Szhanglinjuan      bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict
6541f0e2dc7SJiawei Lin  }
6551f0e2dc7SJiawei Lin
6561f0e2dc7SJiawei Lin  //----------------------------------------
6571f0e2dc7SJiawei Lin  // atomics
6581f0e2dc7SJiawei Lin  // atomics not finished yet
65962cb71fbShappy-lx  // io.lsu.atomics <> atomicsReplayUnit.io.lsu
66062cb71fbShappy-lx  io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp)
66162cb71fbShappy-lx  io.lsu.atomics.block_lr := mainPipe.io.block_lr
66262cb71fbShappy-lx  // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp)
66362cb71fbShappy-lx  // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr
6641f0e2dc7SJiawei Lin
6651f0e2dc7SJiawei Lin  //----------------------------------------
6661f0e2dc7SJiawei Lin  // miss queue
6671f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
6681f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
6691f0e2dc7SJiawei Lin
6701f0e2dc7SJiawei Lin  // Request
671300ded30SWilliam Wang  val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount))
6721f0e2dc7SJiawei Lin
673a98b054bSWilliam Wang  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req
6741f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
6751f0e2dc7SJiawei Lin
6761f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
6771f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
6781f0e2dc7SJiawei Lin
679a98b054bSWilliam Wang  // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
680a98b054bSWilliam Wang  missReqArb.io.out <> missQueue.io.req
681a98b054bSWilliam Wang  when(wb.io.block_miss_req) {
682a98b054bSWilliam Wang    missQueue.io.req.bits.cancel := true.B
683a98b054bSWilliam Wang    missReqArb.io.out.ready := false.B
684a98b054bSWilliam Wang  }
6851f0e2dc7SJiawei Lin
6861f0e2dc7SJiawei Lin  // refill to load queue
687ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
6881f0e2dc7SJiawei Lin
6891f0e2dc7SJiawei Lin  // tilelink stuff
6901f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
6911f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
692ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
693ad3ba452Szhanglinjuan
694a98b054bSWilliam Wang  missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp)
6951f0e2dc7SJiawei Lin
6961f0e2dc7SJiawei Lin  //----------------------------------------
6971f0e2dc7SJiawei Lin  // probe
6981f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
6991f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
700ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
701300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
7021f0e2dc7SJiawei Lin
7031f0e2dc7SJiawei Lin  //----------------------------------------
7041f0e2dc7SJiawei Lin  // mainPipe
705ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
706ad3ba452Szhanglinjuan  // block the req in main pipe
707219c4595Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid)
708b36dd5fdSWilliam Wang  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid)
7091f0e2dc7SJiawei Lin
710a98b054bSWilliam Wang  io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp)
711ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
7121f0e2dc7SJiawei Lin
71369790076Szhanglinjuan  arbiter_with_pipereg(
71462cb71fbShappy-lx    in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req),
71569790076Szhanglinjuan    out = mainPipe.io.atomic_req,
71669790076Szhanglinjuan    name = Some("main_pipe_atomic_req")
71769790076Szhanglinjuan  )
7181f0e2dc7SJiawei Lin
719a98b054bSWilliam Wang  mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits)
7201f0e2dc7SJiawei Lin
721ad3ba452Szhanglinjuan  //----------------------------------------
722b36dd5fdSWilliam Wang  // replace (main pipe)
723ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
724578c21a4Szhanglinjuan  mainPipe.io.replace_req <> missQueue.io.replace_pipe_req
725578c21a4Szhanglinjuan  missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp
7261f0e2dc7SJiawei Lin
727ad3ba452Szhanglinjuan  //----------------------------------------
728ad3ba452Szhanglinjuan  // refill pipe
72963540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
73063540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
731ad3ba452Szhanglinjuan      s.valid &&
732ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
733ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
734ad3ba452Szhanglinjuan    )).orR
735ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
736c3a5fe5fShappy-lx
737c3a5fe5fShappy-lx  val mpStatus_dup = mainPipe.io.status_dup
738c3a5fe5fShappy-lx  val mq_refill_dup = missQueue.io.refill_pipe_req_dup
739c3a5fe5fShappy-lx  val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i =>
740c3a5fe5fShappy-lx    mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx ||
741c3a5fe5fShappy-lx    Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s =>
742c3a5fe5fShappy-lx      s.valid &&
743c3a5fe5fShappy-lx        s.bits.set === mq_refill_dup(i).bits.idx &&
744c3a5fe5fShappy-lx        s.bits.way_en === mq_refill_dup(i).bits.way_en
745c3a5fe5fShappy-lx    )).orR
746c3a5fe5fShappy-lx  })
747c3a5fe5fShappy-lx  dontTouch(refillShouldBeBlocked_dup)
748c3a5fe5fShappy-lx
7496c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
7506c7e5e86Szhanglinjuan    r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits
7516c7e5e86Szhanglinjuan  }
7526c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits
7536c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits
7546c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits
7556c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) =>
7566c7e5e86Szhanglinjuan    r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid &&
7576c7e5e86Szhanglinjuan      !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i)
7586c7e5e86Szhanglinjuan  }
7596c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort)
7606c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort)
7616c7e5e86Szhanglinjuan  refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort)
762c3a5fe5fShappy-lx
763c3a5fe5fShappy-lx  val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map(
764c3a5fe5fShappy-lx    x => x._1.valid && !x._2
765c3a5fe5fShappy-lx  ))
766c3a5fe5fShappy-lx  val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady))
7676c7e5e86Szhanglinjuan  val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus))
768c3a5fe5fShappy-lx  dontTouch(refillPipe_io_req_valid_dup)
769c3a5fe5fShappy-lx  dontTouch(refillPipe_io_data_write_valid_dup)
770c3a5fe5fShappy-lx  dontTouch(refillPipe_io_tag_write_valid_dup)
771c3a5fe5fShappy-lx  mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v))
772c3a5fe5fShappy-lx  mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v))
773c3a5fe5fShappy-lx  mainPipe.io.wb_ready_dup := wb.io.req_ready_dup
774c3a5fe5fShappy-lx
775c3a5fe5fShappy-lx  mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) =>
776c3a5fe5fShappy-lx    r.ready := refillPipe.io.req.ready && !block
777c3a5fe5fShappy-lx  }
778c3a5fe5fShappy-lx
77954e42658SWilliam Wang  missQueue.io.refill_pipe_resp := refillPipe.io.resp
780a98b054bSWilliam Wang  io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp)
7811f0e2dc7SJiawei Lin
7821f0e2dc7SJiawei Lin  //----------------------------------------
7831f0e2dc7SJiawei Lin  // wb
7841f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
785026615fcSWilliam Wang
786578c21a4Szhanglinjuan  wb.io.req <> mainPipe.io.wb
7871f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
788ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
789ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
790b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req
791b8f6ff86SWilliam Wang  wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp
792ef3b5b96SWilliam Wang
793ef3b5b96SWilliam Wang  io.lsu.release.valid := RegNext(wb.io.req.fire())
794ef3b5b96SWilliam Wang  io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr)
795ef3b5b96SWilliam Wang  // Note: RegNext() is required by:
796ef3b5b96SWilliam Wang  // * load queue released flag update logic
797ef3b5b96SWilliam Wang  // * load / load violation check logic
798ef3b5b96SWilliam Wang  // * and timing requirements
799ef3b5b96SWilliam Wang  // CHANGE IT WITH CARE
8001f0e2dc7SJiawei Lin
8011f0e2dc7SJiawei Lin  // connect bus d
8021f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
8031f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
8041f0e2dc7SJiawei Lin
8051f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
8061f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
8071f0e2dc7SJiawei Lin
8081f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
8091f0e2dc7SJiawei Lin  bus.d.ready := false.B
8101f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
8111f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
8121f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
8131f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
8141f0e2dc7SJiawei Lin  } .otherwise {
8151f0e2dc7SJiawei Lin    assert (!bus.d.fire())
8161f0e2dc7SJiawei Lin  }
8171f0e2dc7SJiawei Lin
8181f0e2dc7SJiawei Lin  //----------------------------------------
819ad3ba452Szhanglinjuan  // replacement algorithm
820ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
821ad3ba452Szhanglinjuan
822ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
823ad3ba452Szhanglinjuan  replWayReqs.foreach{
824ad3ba452Szhanglinjuan    case req =>
825ad3ba452Szhanglinjuan      req.way := DontCare
826ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
827ad3ba452Szhanglinjuan  }
828ad3ba452Szhanglinjuan
829ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
83092816bbcSWilliam Wang    mainPipe.io.replace_access
831ad3ba452Szhanglinjuan  )
832ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
833ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
834ad3ba452Szhanglinjuan    case (w, req) =>
835ad3ba452Szhanglinjuan      w.valid := req.valid
836ad3ba452Szhanglinjuan      w.bits := req.bits.way
837ad3ba452Szhanglinjuan  }
838ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
839ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
840ad3ba452Szhanglinjuan
841ad3ba452Szhanglinjuan  //----------------------------------------
8421f0e2dc7SJiawei Lin  // assertions
8431f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
8441f0e2dc7SJiawei Lin  when (bus.a.fire()) {
8451f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
8461f0e2dc7SJiawei Lin  }
8471f0e2dc7SJiawei Lin  when (bus.b.fire()) {
8481f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
8491f0e2dc7SJiawei Lin  }
8501f0e2dc7SJiawei Lin  when (bus.c.fire()) {
8511f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
8521f0e2dc7SJiawei Lin  }
8531f0e2dc7SJiawei Lin
8541f0e2dc7SJiawei Lin  //----------------------------------------
8551f0e2dc7SJiawei Lin  // utility functions
8561f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
8571f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
8581f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
8591f0e2dc7SJiawei Lin    sink.bits    := source.bits
8601f0e2dc7SJiawei Lin  }
8611f0e2dc7SJiawei Lin
8621f0e2dc7SJiawei Lin  //----------------------------------------
863e19f7967SWilliam Wang  // Customized csr cache op support
864e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
865e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
866c3a5fe5fShappy-lx  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
867c3a5fe5fShappy-lx  // dup cacheOp_req_valid
868779109e3Slixin  bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
869c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
870779109e3Slixin  bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
871c3a5fe5fShappy-lx
872e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
873c3a5fe5fShappy-lx  // dup cacheOp_req_valid
874779109e3Slixin  tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) }
875c3a5fe5fShappy-lx  // dup cacheOp_req_bits_opCode
876779109e3Slixin  tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) }
877e47fc57cSlixin
878e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
879e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
880e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
881e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
882e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
883e19f7967SWilliam Wang  ))
884026615fcSWilliam Wang  cacheOpDecoder.io.error := io.error
88541b68474SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
886e19f7967SWilliam Wang
887e19f7967SWilliam Wang  //----------------------------------------
8881f0e2dc7SJiawei Lin  // performance counters
8891f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
8901f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
8911f0e2dc7SJiawei Lin
8921f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
893ad3ba452Szhanglinjuan
894ad3ba452Szhanglinjuan  // performance counter
895ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
896ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
897ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
898ad3ba452Szhanglinjuan    case (a, u) =>
899ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
900ad3ba452Szhanglinjuan      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr))
90103efd994Shappy-lx      a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache)
902ad3ba452Szhanglinjuan  }
903ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
904ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
905ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
906ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
907ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
908ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
909ad3ba452Szhanglinjuan    case acc =>
910ad3ba452Szhanglinjuan      Cat(early_replace.map {
911ad3ba452Szhanglinjuan        case r =>
912ad3ba452Szhanglinjuan          acc.valid && r.valid &&
913ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
914ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
915ad3ba452Szhanglinjuan      })
916ad3ba452Szhanglinjuan  }
917ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
918cd365d4cSrvcoresjw
9191ca0e4f3SYinan Xu  val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents)
9201ca0e4f3SYinan Xu  generatePerfEvent()
9211f0e2dc7SJiawei Lin}
9221f0e2dc7SJiawei Lin
9231f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
9241f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
9251f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
9261f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
9271f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
9281f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
9291f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
9301f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
9311f0e2dc7SJiawei Lin}
9321f0e2dc7SJiawei Lin
9334f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
9341f0e2dc7SJiawei Lin
9354f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
9364f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
9374f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
9384f94c0c6SJiawei Lin  if (useDcache) {
9391f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
9401f0e2dc7SJiawei Lin  }
9411f0e2dc7SJiawei Lin
9421ca0e4f3SYinan Xu  lazy val module = new LazyModuleImp(this) with HasPerfEvents {
9431f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
9441ca0e4f3SYinan Xu    val perfEvents = if (!useDcache) {
9454f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
9461f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
9471f0e2dc7SJiawei Lin      io <> fake_dcache.io
9481ca0e4f3SYinan Xu      Seq()
9491f0e2dc7SJiawei Lin    }
9501f0e2dc7SJiawei Lin    else {
9511f0e2dc7SJiawei Lin      io <> dcache.module.io
9521ca0e4f3SYinan Xu      dcache.module.getPerfEvents
9531f0e2dc7SJiawei Lin    }
9541ca0e4f3SYinan Xu    generatePerfEvent()
9551f0e2dc7SJiawei Lin  }
9561f0e2dc7SJiawei Lin}
957