xref: /XiangShan/src/main/scala/xiangshan/cache/dcache/DCacheWrapper.scala (revision 300ded30f9a12af9b1869345910a1a6168b0188a)
11f0e2dc7SJiawei Lin/***************************************************************************************
21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory
41f0e2dc7SJiawei Lin*
51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2.
61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2.
71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at:
81f0e2dc7SJiawei Lin*          http://license.coscl.org.cn/MulanPSL2
91f0e2dc7SJiawei Lin*
101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131f0e2dc7SJiawei Lin*
141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details.
151f0e2dc7SJiawei Lin***************************************************************************************/
161f0e2dc7SJiawei Lin
171f0e2dc7SJiawei Linpackage xiangshan.cache
181f0e2dc7SJiawei Lin
191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters
201f0e2dc7SJiawei Linimport chisel3._
211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule
221f0e2dc7SJiawei Linimport chisel3.util._
231f0e2dc7SJiawei Linimport xiangshan._
241f0e2dc7SJiawei Linimport utils._
251f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes}
261f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._
271f0e2dc7SJiawei Linimport freechips.rocketchip.util.BundleFieldBase
281f0e2dc7SJiawei Linimport device.RAMHelper
291f0e2dc7SJiawei Linimport huancun.{AliasField, AliasKey, PreferCacheField, PrefetchField, DirtyField}
30ad3ba452Szhanglinjuanimport scala.math.max
311f0e2dc7SJiawei Lin
321f0e2dc7SJiawei Lin// DCache specific parameters
331f0e2dc7SJiawei Lincase class DCacheParameters
341f0e2dc7SJiawei Lin(
351f0e2dc7SJiawei Lin  nSets: Int = 256,
361f0e2dc7SJiawei Lin  nWays: Int = 8,
371f0e2dc7SJiawei Lin  rowBits: Int = 128,
381f0e2dc7SJiawei Lin  tagECC: Option[String] = None,
391f0e2dc7SJiawei Lin  dataECC: Option[String] = None,
40*300ded30SWilliam Wang  replacer: Option[String] = Some("setplru"),
411f0e2dc7SJiawei Lin  nMissEntries: Int = 1,
421f0e2dc7SJiawei Lin  nProbeEntries: Int = 1,
431f0e2dc7SJiawei Lin  nReleaseEntries: Int = 1,
441f0e2dc7SJiawei Lin  nMMIOEntries: Int = 1,
451f0e2dc7SJiawei Lin  nMMIOs: Int = 1,
46fddcfe1fSwakafa  blockBytes: Int = 64,
47fddcfe1fSwakafa  alwaysReleaseData: Boolean = true
481f0e2dc7SJiawei Lin) extends L1CacheParameters {
491f0e2dc7SJiawei Lin  // if sets * blockBytes > 4KB(page size),
501f0e2dc7SJiawei Lin  // cache alias will happen,
511f0e2dc7SJiawei Lin  // we need to avoid this by recoding additional bits in L2 cache
521f0e2dc7SJiawei Lin  val setBytes = nSets * blockBytes
531f0e2dc7SJiawei Lin  val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None
541f0e2dc7SJiawei Lin  val reqFields: Seq[BundleFieldBase] = Seq(
551f0e2dc7SJiawei Lin    PrefetchField(),
561f0e2dc7SJiawei Lin    PreferCacheField()
571f0e2dc7SJiawei Lin  ) ++ aliasBitsOpt.map(AliasField)
581f0e2dc7SJiawei Lin  val echoFields: Seq[BundleFieldBase] = Seq(DirtyField())
591f0e2dc7SJiawei Lin
601f0e2dc7SJiawei Lin  def tagCode: Code = Code.fromString(tagECC)
611f0e2dc7SJiawei Lin
621f0e2dc7SJiawei Lin  def dataCode: Code = Code.fromString(dataECC)
631f0e2dc7SJiawei Lin}
641f0e2dc7SJiawei Lin
651f0e2dc7SJiawei Lin//           Physical Address
661f0e2dc7SJiawei Lin// --------------------------------------
671f0e2dc7SJiawei Lin// |   Physical Tag |  PIndex  | Offset |
681f0e2dc7SJiawei Lin// --------------------------------------
691f0e2dc7SJiawei Lin//                  |
701f0e2dc7SJiawei Lin//                  DCacheTagOffset
711f0e2dc7SJiawei Lin//
721f0e2dc7SJiawei Lin//           Virtual Address
731f0e2dc7SJiawei Lin// --------------------------------------
741f0e2dc7SJiawei Lin// | Above index  | Set | Bank | Offset |
751f0e2dc7SJiawei Lin// --------------------------------------
761f0e2dc7SJiawei Lin//                |     |      |        |
77ca18a0b4SWilliam Wang//                |     |      |        0
781f0e2dc7SJiawei Lin//                |     |      DCacheBankOffset
791f0e2dc7SJiawei Lin//                |     DCacheSetOffset
801f0e2dc7SJiawei Lin//                DCacheAboveIndexOffset
811f0e2dc7SJiawei Lin
821f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte
831f0e2dc7SJiawei Lin
841f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters {
851f0e2dc7SJiawei Lin  val cacheParams = dcacheParameters
861f0e2dc7SJiawei Lin  val cfg = cacheParams
871f0e2dc7SJiawei Lin
881f0e2dc7SJiawei Lin  def encWordBits = cacheParams.dataCode.width(wordBits)
891f0e2dc7SJiawei Lin
901f0e2dc7SJiawei Lin  def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only
911f0e2dc7SJiawei Lin  def eccBits = encWordBits - wordBits
921f0e2dc7SJiawei Lin
93e19f7967SWilliam Wang  def encTagBits = cacheParams.tagCode.width(tagBits)
94e19f7967SWilliam Wang  def eccTagBits = encTagBits - tagBits
95e19f7967SWilliam Wang
961f0e2dc7SJiawei Lin  def lrscCycles = LRSCCycles // ISA requires 16-insn LRSC sequences to succeed
971f0e2dc7SJiawei Lin  def lrscBackoff = 3 // disallow LRSC reacquisition briefly
981f0e2dc7SJiawei Lin  def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant
991f0e2dc7SJiawei Lin
1001f0e2dc7SJiawei Lin  def nSourceType = 3
1011f0e2dc7SJiawei Lin  def sourceTypeWidth = log2Up(nSourceType)
1021f0e2dc7SJiawei Lin  def LOAD_SOURCE = 0
1031f0e2dc7SJiawei Lin  def STORE_SOURCE = 1
1041f0e2dc7SJiawei Lin  def AMO_SOURCE = 2
1053f4ec46fSCODE-JTZ  def SOFT_PREFETCH = 3
1061f0e2dc7SJiawei Lin
1071f0e2dc7SJiawei Lin  // each source use a id to distinguish its multiple reqs
1081f0e2dc7SJiawei Lin  def reqIdWidth = 64
1091f0e2dc7SJiawei Lin
110*300ded30SWilliam Wang  require(isPow2(cfg.nMissEntries)) // TODO
111*300ded30SWilliam Wang  // require(isPow2(cfg.nReleaseEntries))
112*300ded30SWilliam Wang  require(cfg.nMissEntries < cfg.nReleaseEntries)
113*300ded30SWilliam Wang  val nEntries = cfg.nMissEntries + cfg.nReleaseEntries
114*300ded30SWilliam Wang  val releaseIdBase = cfg.nMissEntries
115ad3ba452Szhanglinjuan
1161f0e2dc7SJiawei Lin  // banked dcache support
1171f0e2dc7SJiawei Lin  val DCacheSets = cacheParams.nSets
1181f0e2dc7SJiawei Lin  val DCacheWays = cacheParams.nWays
1191f0e2dc7SJiawei Lin  val DCacheBanks = 8
1201f0e2dc7SJiawei Lin  val DCacheSRAMRowBits = 64 // hardcoded
121ca18a0b4SWilliam Wang  val DCacheWordBits = 64 // hardcoded
122ca18a0b4SWilliam Wang  val DCacheWordBytes = DCacheWordBits / 8
1231f0e2dc7SJiawei Lin
124ca18a0b4SWilliam Wang  val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets
125ca18a0b4SWilliam Wang  val DCacheSizeBytes = DCacheSizeBits / 8
126ca18a0b4SWilliam Wang  val DCacheSizeWords = DCacheSizeBits / 64 // TODO
1271f0e2dc7SJiawei Lin
1281f0e2dc7SJiawei Lin  val DCacheSameVPAddrLength = 12
1291f0e2dc7SJiawei Lin
1301f0e2dc7SJiawei Lin  val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8
131ca18a0b4SWilliam Wang  val DCacheWordOffset = log2Up(DCacheWordBytes)
132ca18a0b4SWilliam Wang
133ca18a0b4SWilliam Wang  val DCacheBankOffset = log2Up(DCacheSRAMRowBytes)
1341f0e2dc7SJiawei Lin  val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks)
1351f0e2dc7SJiawei Lin  val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets)
1361f0e2dc7SJiawei Lin  val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength
137ca18a0b4SWilliam Wang  val DCacheLineOffset = DCacheSetOffset
1381f0e2dc7SJiawei Lin  val DCacheIndexOffset = DCacheBankOffset
1391f0e2dc7SJiawei Lin
1401f0e2dc7SJiawei Lin  def addr_to_dcache_bank(addr: UInt) = {
1411f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheSetOffset)
1421f0e2dc7SJiawei Lin    addr(DCacheSetOffset-1, DCacheBankOffset)
1431f0e2dc7SJiawei Lin  }
1441f0e2dc7SJiawei Lin
1451f0e2dc7SJiawei Lin  def addr_to_dcache_set(addr: UInt) = {
1461f0e2dc7SJiawei Lin    require(addr.getWidth >= DCacheAboveIndexOffset)
1471f0e2dc7SJiawei Lin    addr(DCacheAboveIndexOffset-1, DCacheSetOffset)
1481f0e2dc7SJiawei Lin  }
1491f0e2dc7SJiawei Lin
1501f0e2dc7SJiawei Lin  def get_data_of_bank(bank: Int, data: UInt) = {
1511f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBits)
1521f0e2dc7SJiawei Lin    data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank)
1531f0e2dc7SJiawei Lin  }
1541f0e2dc7SJiawei Lin
1551f0e2dc7SJiawei Lin  def get_mask_of_bank(bank: Int, data: UInt) = {
1561f0e2dc7SJiawei Lin    require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes)
1571f0e2dc7SJiawei Lin    data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank)
1581f0e2dc7SJiawei Lin  }
1591f0e2dc7SJiawei Lin
160ad3ba452Szhanglinjuan  val numReplaceRespPorts = 2
161ad3ba452Szhanglinjuan
1621f0e2dc7SJiawei Lin  require(isPow2(nSets), s"nSets($nSets) must be pow2")
1631f0e2dc7SJiawei Lin  require(isPow2(nWays), s"nWays($nWays) must be pow2")
1641f0e2dc7SJiawei Lin  require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)")
1651f0e2dc7SJiawei Lin  require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)")
1661f0e2dc7SJiawei Lin}
1671f0e2dc7SJiawei Lin
1681f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule
1691f0e2dc7SJiawei Lin  with HasDCacheParameters
1701f0e2dc7SJiawei Lin
1711f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle
1721f0e2dc7SJiawei Lin  with HasDCacheParameters
1731f0e2dc7SJiawei Lin
1741f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle {
1751f0e2dc7SJiawei Lin  val set = UInt(log2Up(nSets).W)
1761f0e2dc7SJiawei Lin  val way = UInt(log2Up(nWays).W)
1771f0e2dc7SJiawei Lin}
1781f0e2dc7SJiawei Lin
179ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle {
180ad3ba452Szhanglinjuan  val set = ValidIO(UInt(log2Up(nSets).W))
181ad3ba452Szhanglinjuan  val way = Input(UInt(log2Up(nWays).W))
182ad3ba452Szhanglinjuan}
183ad3ba452Szhanglinjuan
1841f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics)
1851f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters)  extends DCacheBundle
1861f0e2dc7SJiawei Lin{
1871f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
1881f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
1891f0e2dc7SJiawei Lin  val data   = UInt(DataBits.W)
1901f0e2dc7SJiawei Lin  val mask   = UInt((DataBits/8).W)
1911f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
1923f4ec46fSCODE-JTZ  val instrtype   = UInt(sourceTypeWidth.W)
1931f0e2dc7SJiawei Lin  def dump() = {
1941f0e2dc7SJiawei Lin    XSDebug("DCacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
1951f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
1961f0e2dc7SJiawei Lin  }
1971f0e2dc7SJiawei Lin}
1981f0e2dc7SJiawei Lin
1991f0e2dc7SJiawei Lin// memory request in word granularity(store)
2001f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters)  extends DCacheBundle
2011f0e2dc7SJiawei Lin{
2021f0e2dc7SJiawei Lin  val cmd    = UInt(M_SZ.W)
2031f0e2dc7SJiawei Lin  val vaddr  = UInt(VAddrBits.W)
2041f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2051f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2061f0e2dc7SJiawei Lin  val mask   = UInt(cfg.blockBytes.W)
2071f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2081f0e2dc7SJiawei Lin  def dump() = {
2091f0e2dc7SJiawei Lin    XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n",
2101f0e2dc7SJiawei Lin      cmd, addr, data, mask, id)
2111f0e2dc7SJiawei Lin  }
212ad3ba452Szhanglinjuan  def idx: UInt = get_idx(vaddr)
2131f0e2dc7SJiawei Lin}
2141f0e2dc7SJiawei Lin
2151f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq {
2161f0e2dc7SJiawei Lin  val vaddr = UInt(VAddrBits.W)
217ca18a0b4SWilliam Wang  val wline = Bool()
2181f0e2dc7SJiawei Lin}
2191f0e2dc7SJiawei Lin
2201f0e2dc7SJiawei Linclass DCacheWordResp(implicit p: Parameters) extends DCacheBundle
2211f0e2dc7SJiawei Lin{
2221f0e2dc7SJiawei Lin  val data         = UInt(DataBits.W)
2231f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2241f0e2dc7SJiawei Lin  val miss   = Bool()
2251f0e2dc7SJiawei Lin  // cache req nacked, replay it later
2263f4ec46fSCODE-JTZ  val miss_enter = Bool()
2273f4ec46fSCODE-JTZ  // cache miss, and enter the missqueue successfully. just for softprefetch
2281f0e2dc7SJiawei Lin  val replay = Bool()
2291f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2301f0e2dc7SJiawei Lin  def dump() = {
2311f0e2dc7SJiawei Lin    XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n",
2321f0e2dc7SJiawei Lin      data, id, miss, replay)
2331f0e2dc7SJiawei Lin  }
2341f0e2dc7SJiawei Lin}
2351f0e2dc7SJiawei Lin
2361f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle
2371f0e2dc7SJiawei Lin{
2381f0e2dc7SJiawei Lin  val data   = UInt((cfg.blockBytes * 8).W)
2391f0e2dc7SJiawei Lin  // cache req missed, send it to miss queue
2401f0e2dc7SJiawei Lin  val miss   = Bool()
2411f0e2dc7SJiawei Lin  // cache req nacked, replay it later
2421f0e2dc7SJiawei Lin  val replay = Bool()
2431f0e2dc7SJiawei Lin  val id     = UInt(reqIdWidth.W)
2441f0e2dc7SJiawei Lin  def dump() = {
2451f0e2dc7SJiawei Lin    XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n",
2461f0e2dc7SJiawei Lin      data, id, miss, replay)
2471f0e2dc7SJiawei Lin  }
2481f0e2dc7SJiawei Lin}
2491f0e2dc7SJiawei Lin
2501f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle
2511f0e2dc7SJiawei Lin{
2521f0e2dc7SJiawei Lin  val addr   = UInt(PAddrBits.W)
2531f0e2dc7SJiawei Lin  val data   = UInt(l1BusDataWidth.W)
2541f0e2dc7SJiawei Lin  // for debug usage
2551f0e2dc7SJiawei Lin  val data_raw = UInt((cfg.blockBytes * 8).W)
2561f0e2dc7SJiawei Lin  val hasdata = Bool()
2571f0e2dc7SJiawei Lin  val refill_done = Bool()
2581f0e2dc7SJiawei Lin  def dump() = {
2591f0e2dc7SJiawei Lin    XSDebug("Refill: addr: %x data: %x\n", addr, data)
2601f0e2dc7SJiawei Lin  }
2611f0e2dc7SJiawei Lin}
2621f0e2dc7SJiawei Lin
26367682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle
26467682d05SWilliam Wang{
26567682d05SWilliam Wang  val paddr  = UInt(PAddrBits.W)
26667682d05SWilliam Wang  def dump() = {
26767682d05SWilliam Wang    XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset))
26867682d05SWilliam Wang  }
26967682d05SWilliam Wang}
27067682d05SWilliam Wang
2711f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle
2721f0e2dc7SJiawei Lin{
2731f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReq)
2741f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
2751f0e2dc7SJiawei Lin}
2761f0e2dc7SJiawei Lin
2771f0e2dc7SJiawei Linclass DCacheWordIOWithVaddr(implicit p: Parameters) extends DCacheBundle
2781f0e2dc7SJiawei Lin{
2791f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheWordReqWithVaddr)
2801f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheWordResp))
2811f0e2dc7SJiawei Lin}
2821f0e2dc7SJiawei Lin
2831f0e2dc7SJiawei Lin// used by load unit
2841f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO
2851f0e2dc7SJiawei Lin{
2861f0e2dc7SJiawei Lin  // kill previous cycle's req
2871f0e2dc7SJiawei Lin  val s1_kill  = Output(Bool())
288b6982e83SLemover  val s2_kill  = Output(Bool())
2891f0e2dc7SJiawei Lin  // cycle 0: virtual address: req.addr
2901f0e2dc7SJiawei Lin  // cycle 1: physical address: s1_paddr
2911f0e2dc7SJiawei Lin  val s1_paddr = Output(UInt(PAddrBits.W))
2921f0e2dc7SJiawei Lin  val s1_hit_way = Input(UInt(nWays.W))
2931f0e2dc7SJiawei Lin  val s1_disable_fast_wakeup = Input(Bool())
294d87b76aaSWilliam Wang  val s1_bank_conflict = Input(Bool())
2951f0e2dc7SJiawei Lin}
2961f0e2dc7SJiawei Lin
2971f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle
2981f0e2dc7SJiawei Lin{
2991f0e2dc7SJiawei Lin  val req  = DecoupledIO(new DCacheLineReq)
3001f0e2dc7SJiawei Lin  val resp = Flipped(DecoupledIO(new DCacheLineResp))
3011f0e2dc7SJiawei Lin}
3021f0e2dc7SJiawei Lin
303ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle {
304ad3ba452Szhanglinjuan  // sbuffer will directly send request to dcache main pipe
305ad3ba452Szhanglinjuan  val req = Flipped(Decoupled(new DCacheLineReq))
306ad3ba452Szhanglinjuan
307ad3ba452Szhanglinjuan  val main_pipe_hit_resp = ValidIO(new DCacheLineResp)
308ad3ba452Szhanglinjuan  val refill_hit_resp = ValidIO(new DCacheLineResp)
309ad3ba452Szhanglinjuan
310ad3ba452Szhanglinjuan  val replay_resp = ValidIO(new DCacheLineResp)
311ad3ba452Szhanglinjuan
312ad3ba452Szhanglinjuan  def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp)
313ad3ba452Szhanglinjuan}
314ad3ba452Szhanglinjuan
3151f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle {
3161f0e2dc7SJiawei Lin  val load  = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load
3171f0e2dc7SJiawei Lin  val lsq = ValidIO(new Refill)  // refill to load queue, wake up load misses
318ad3ba452Szhanglinjuan  val store = new DCacheToSbufferIO // for sbuffer
3191f0e2dc7SJiawei Lin  val atomics  = Flipped(new DCacheWordIOWithVaddr)  // atomics reqs
32067682d05SWilliam Wang  val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check
3211f0e2dc7SJiawei Lin}
3221f0e2dc7SJiawei Lin
3231f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle {
3241f0e2dc7SJiawei Lin  val lsu = new DCacheToLsuIO
325e19f7967SWilliam Wang  val csr = new L1CacheToCsrIO
3261f0e2dc7SJiawei Lin  val error = new L1CacheErrorInfo
3271f0e2dc7SJiawei Lin  val mshrFull = Output(Bool())
3281f0e2dc7SJiawei Lin}
3291f0e2dc7SJiawei Lin
3301f0e2dc7SJiawei Lin
3311f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters {
3321f0e2dc7SJiawei Lin
3331f0e2dc7SJiawei Lin  val clientParameters = TLMasterPortParameters.v1(
3341f0e2dc7SJiawei Lin    Seq(TLMasterParameters.v1(
3351f0e2dc7SJiawei Lin      name = "dcache",
336ad3ba452Szhanglinjuan      sourceId = IdRange(0, nEntries + 1),
3371f0e2dc7SJiawei Lin      supportsProbe = TransferSizes(cfg.blockBytes)
3381f0e2dc7SJiawei Lin    )),
3391f0e2dc7SJiawei Lin    requestFields = cacheParams.reqFields,
3401f0e2dc7SJiawei Lin    echoFields = cacheParams.echoFields
3411f0e2dc7SJiawei Lin  )
3421f0e2dc7SJiawei Lin
3431f0e2dc7SJiawei Lin  val clientNode = TLClientNode(Seq(clientParameters))
3441f0e2dc7SJiawei Lin
3451f0e2dc7SJiawei Lin  lazy val module = new DCacheImp(this)
3461f0e2dc7SJiawei Lin}
3471f0e2dc7SJiawei Lin
3481f0e2dc7SJiawei Lin
3491f0e2dc7SJiawei Linclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters {
3501f0e2dc7SJiawei Lin
3511f0e2dc7SJiawei Lin  val io = IO(new DCacheIO)
3521f0e2dc7SJiawei Lin
3531f0e2dc7SJiawei Lin  val (bus, edge) = outer.clientNode.out.head
3541f0e2dc7SJiawei Lin  require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match")
3551f0e2dc7SJiawei Lin
3561f0e2dc7SJiawei Lin  println("DCache:")
3571f0e2dc7SJiawei Lin  println("  DCacheSets: " + DCacheSets)
3581f0e2dc7SJiawei Lin  println("  DCacheWays: " + DCacheWays)
3591f0e2dc7SJiawei Lin  println("  DCacheBanks: " + DCacheBanks)
3601f0e2dc7SJiawei Lin  println("  DCacheSRAMRowBits: " + DCacheSRAMRowBits)
3611f0e2dc7SJiawei Lin  println("  DCacheWordOffset: " + DCacheWordOffset)
3621f0e2dc7SJiawei Lin  println("  DCacheBankOffset: " + DCacheBankOffset)
3631f0e2dc7SJiawei Lin  println("  DCacheSetOffset: " + DCacheSetOffset)
3641f0e2dc7SJiawei Lin  println("  DCacheTagOffset: " + DCacheTagOffset)
3651f0e2dc7SJiawei Lin  println("  DCacheAboveIndexOffset: " + DCacheAboveIndexOffset)
3661f0e2dc7SJiawei Lin
3671f0e2dc7SJiawei Lin  //----------------------------------------
3681f0e2dc7SJiawei Lin  // core data structures
3691f0e2dc7SJiawei Lin  val bankedDataArray = Module(new BankedDataArray)
370ad3ba452Szhanglinjuan  val metaArray = Module(new AsynchronousMetaArray(readPorts = 4, writePorts = 3))
371ad3ba452Szhanglinjuan  val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1))
3721f0e2dc7SJiawei Lin  bankedDataArray.dump()
3731f0e2dc7SJiawei Lin
3741f0e2dc7SJiawei Lin  val errors = bankedDataArray.io.errors ++ metaArray.io.errors
3751f0e2dc7SJiawei Lin  io.error <> RegNext(Mux1H(errors.map(e => e.ecc_error.valid -> e)))
3761f0e2dc7SJiawei Lin  // assert(!io.error.ecc_error.valid)
3771f0e2dc7SJiawei Lin
3781f0e2dc7SJiawei Lin  //----------------------------------------
3791f0e2dc7SJiawei Lin  // core modules
3801f0e2dc7SJiawei Lin  val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))})
3811f0e2dc7SJiawei Lin  val atomicsReplayUnit = Module(new AtomicsReplayEntry)
3821f0e2dc7SJiawei Lin  val mainPipe   = Module(new MainPipe)
383ad3ba452Szhanglinjuan  val refillPipe = Module(new RefillPipe)
384ad3ba452Szhanglinjuan  val replacePipe = Module(new ReplacePipe)
3851f0e2dc7SJiawei Lin  val missQueue  = Module(new MissQueue(edge))
3861f0e2dc7SJiawei Lin  val probeQueue = Module(new ProbeQueue(edge))
3871f0e2dc7SJiawei Lin  val wb         = Module(new WritebackQueue(edge))
3881f0e2dc7SJiawei Lin
3891f0e2dc7SJiawei Lin  //----------------------------------------
3901f0e2dc7SJiawei Lin  // meta array
391ad3ba452Szhanglinjuan  val meta_read_ports = ldu.map(_.io.meta_read) ++
392ad3ba452Szhanglinjuan    Seq(mainPipe.io.meta_read,
393ad3ba452Szhanglinjuan      replacePipe.io.meta_read)
394ad3ba452Szhanglinjuan  val meta_resp_ports = ldu.map(_.io.meta_resp) ++
395ad3ba452Szhanglinjuan    Seq(mainPipe.io.meta_resp,
396ad3ba452Szhanglinjuan      replacePipe.io.meta_resp)
397ad3ba452Szhanglinjuan  val meta_write_ports = Seq(
398ad3ba452Szhanglinjuan    mainPipe.io.meta_write,
399ad3ba452Szhanglinjuan    refillPipe.io.meta_write,
400ad3ba452Szhanglinjuan    replacePipe.io.meta_write
401ad3ba452Szhanglinjuan  )
402ad3ba452Szhanglinjuan  meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p }
403ad3ba452Szhanglinjuan  meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r }
404ad3ba452Szhanglinjuan  meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p }
4051f0e2dc7SJiawei Lin
406ad3ba452Szhanglinjuan  //----------------------------------------
407ad3ba452Szhanglinjuan  // tag array
408ad3ba452Szhanglinjuan  require(tagArray.io.read.size == (ldu.size + 1))
409ad3ba452Szhanglinjuan  ldu.zipWithIndex.foreach {
410ad3ba452Szhanglinjuan    case (ld, i) =>
411ad3ba452Szhanglinjuan      tagArray.io.read(i) <> ld.io.tag_read
412ad3ba452Szhanglinjuan      ld.io.tag_resp := tagArray.io.resp(i)
4131f0e2dc7SJiawei Lin  }
414ad3ba452Szhanglinjuan  tagArray.io.read.last <> mainPipe.io.tag_read
415ad3ba452Szhanglinjuan  mainPipe.io.tag_resp := tagArray.io.resp.last
416ad3ba452Szhanglinjuan
417ad3ba452Szhanglinjuan  val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2))
418ad3ba452Szhanglinjuan  tag_write_arb.io.in(0) <> refillPipe.io.tag_write
419ad3ba452Szhanglinjuan  tag_write_arb.io.in(1) <> mainPipe.io.tag_write
420ad3ba452Szhanglinjuan  tagArray.io.write <> tag_write_arb.io.out
4211f0e2dc7SJiawei Lin
4221f0e2dc7SJiawei Lin  //----------------------------------------
4231f0e2dc7SJiawei Lin  // data array
4241f0e2dc7SJiawei Lin
425ad3ba452Szhanglinjuan  val dataReadLineArb = Module(new Arbiter(new L1BankedDataReadLineReq, 2))
426ad3ba452Szhanglinjuan  dataReadLineArb.io.in(0) <> replacePipe.io.data_read
427ad3ba452Szhanglinjuan  dataReadLineArb.io.in(1) <> mainPipe.io.data_read
428ad3ba452Szhanglinjuan
429ad3ba452Szhanglinjuan  val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2))
430ad3ba452Szhanglinjuan  dataWriteArb.io.in(0) <> refillPipe.io.data_write
431ad3ba452Szhanglinjuan  dataWriteArb.io.in(1) <> mainPipe.io.data_write
432ad3ba452Szhanglinjuan
433ad3ba452Szhanglinjuan  bankedDataArray.io.write <> dataWriteArb.io.out
4341f0e2dc7SJiawei Lin  bankedDataArray.io.read(0) <> ldu(0).io.banked_data_read
4351f0e2dc7SJiawei Lin  bankedDataArray.io.read(1) <> ldu(1).io.banked_data_read
436ad3ba452Szhanglinjuan  bankedDataArray.io.readline <> dataReadLineArb.io.out
4371f0e2dc7SJiawei Lin
4381f0e2dc7SJiawei Lin  ldu(0).io.banked_data_resp := bankedDataArray.io.resp
4391f0e2dc7SJiawei Lin  ldu(1).io.banked_data_resp := bankedDataArray.io.resp
440ad3ba452Szhanglinjuan  mainPipe.io.data_resp := bankedDataArray.io.resp
441ad3ba452Szhanglinjuan  replacePipe.io.data_resp := bankedDataArray.io.resp
4421f0e2dc7SJiawei Lin
4431f0e2dc7SJiawei Lin  ldu(0).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(0)
4441f0e2dc7SJiawei Lin  ldu(1).io.bank_conflict_fast := bankedDataArray.io.bank_conflict_fast(1)
4451f0e2dc7SJiawei Lin  ldu(0).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(0)
4461f0e2dc7SJiawei Lin  ldu(1).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(1)
4471f0e2dc7SJiawei Lin
4481f0e2dc7SJiawei Lin  //----------------------------------------
4491f0e2dc7SJiawei Lin  // load pipe
4501f0e2dc7SJiawei Lin  // the s1 kill signal
4511f0e2dc7SJiawei Lin  // only lsu uses this, replay never kills
4521f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) {
4531f0e2dc7SJiawei Lin    ldu(w).io.lsu <> io.lsu.load(w)
4541f0e2dc7SJiawei Lin
4551f0e2dc7SJiawei Lin    // replay and nack not needed anymore
4561f0e2dc7SJiawei Lin    // TODO: remove replay and nack
4571f0e2dc7SJiawei Lin    ldu(w).io.nack := false.B
4581f0e2dc7SJiawei Lin
4591f0e2dc7SJiawei Lin    ldu(w).io.disable_ld_fast_wakeup :=
4601f0e2dc7SJiawei Lin      bankedDataArray.io.bank_conflict_fast(w) // load pipe fast wake up should be disabled when bank conflict
4611f0e2dc7SJiawei Lin  }
4621f0e2dc7SJiawei Lin
4631f0e2dc7SJiawei Lin  //----------------------------------------
4641f0e2dc7SJiawei Lin  // atomics
4651f0e2dc7SJiawei Lin  // atomics not finished yet
4661f0e2dc7SJiawei Lin  io.lsu.atomics <> atomicsReplayUnit.io.lsu
467ad3ba452Szhanglinjuan  atomicsReplayUnit.io.pipe_resp := mainPipe.io.atomic_resp
4681f0e2dc7SJiawei Lin
4691f0e2dc7SJiawei Lin  //----------------------------------------
4701f0e2dc7SJiawei Lin  // miss queue
4711f0e2dc7SJiawei Lin  val MissReqPortCount = LoadPipelineWidth + 1
4721f0e2dc7SJiawei Lin  val MainPipeMissReqPort = 0
4731f0e2dc7SJiawei Lin
4741f0e2dc7SJiawei Lin  // Request
475*300ded30SWilliam Wang  val missReqArb = Module(new Arbiter(new MissReq, MissReqPortCount))
4761f0e2dc7SJiawei Lin
477ad3ba452Szhanglinjuan  missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss
4781f0e2dc7SJiawei Lin  for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req }
4791f0e2dc7SJiawei Lin
4801f0e2dc7SJiawei Lin  wb.io.miss_req.valid := missReqArb.io.out.valid
4811f0e2dc7SJiawei Lin  wb.io.miss_req.bits  := missReqArb.io.out.bits.addr
4821f0e2dc7SJiawei Lin
4831f0e2dc7SJiawei Lin  block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req)
4841f0e2dc7SJiawei Lin
4851f0e2dc7SJiawei Lin  // refill to load queue
486ad3ba452Szhanglinjuan  io.lsu.lsq <> missQueue.io.refill_to_ldq
4871f0e2dc7SJiawei Lin
4881f0e2dc7SJiawei Lin  // tilelink stuff
4891f0e2dc7SJiawei Lin  bus.a <> missQueue.io.mem_acquire
4901f0e2dc7SJiawei Lin  bus.e <> missQueue.io.mem_finish
491ad3ba452Szhanglinjuan  missQueue.io.probe_addr := bus.b.bits.address
492ad3ba452Szhanglinjuan
493ad3ba452Szhanglinjuan  missQueue.io.main_pipe_resp := mainPipe.io.atomic_resp
4941f0e2dc7SJiawei Lin
4951f0e2dc7SJiawei Lin  //----------------------------------------
4961f0e2dc7SJiawei Lin  // probe
4971f0e2dc7SJiawei Lin  // probeQueue.io.mem_probe <> bus.b
4981f0e2dc7SJiawei Lin  block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block)
499ad3ba452Szhanglinjuan  probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block
500*300ded30SWilliam Wang  probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set
5011f0e2dc7SJiawei Lin
5021f0e2dc7SJiawei Lin  //----------------------------------------
5031f0e2dc7SJiawei Lin  // mainPipe
504ad3ba452Szhanglinjuan  // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe,
505ad3ba452Szhanglinjuan  // block the req in main pipe
506fa2b8fddSzhanglinjuan  val refillPipeStatus, replacePipeStatusS0 = Wire(Valid(UInt(idxBits.W)))
507ad3ba452Szhanglinjuan  refillPipeStatus.valid := refillPipe.io.req.valid
508fa2b8fddSzhanglinjuan  refillPipeStatus.bits := get_idx(refillPipe.io.req.bits.paddrWithVirtualAlias)
509fa2b8fddSzhanglinjuan  replacePipeStatusS0.valid := replacePipe.io.req.valid
510fa2b8fddSzhanglinjuan  replacePipeStatusS0.bits := get_idx(replacePipe.io.req.bits.vaddr)
511ad3ba452Szhanglinjuan  val blockMainPipeReqs = Seq(
512ad3ba452Szhanglinjuan    refillPipeStatus,
513fa2b8fddSzhanglinjuan	  replacePipeStatusS0,
514ad3ba452Szhanglinjuan    replacePipe.io.status.s1_set,
515ad3ba452Szhanglinjuan    replacePipe.io.status.s2_set
516ad3ba452Szhanglinjuan  )
517ad3ba452Szhanglinjuan  val storeShouldBeBlocked = Cat(blockMainPipeReqs.map(r => r.valid && r.bits === io.lsu.store.req.bits.idx)).orR
518ad3ba452Szhanglinjuan  val probeShouldBeBlocked = Cat(blockMainPipeReqs.map(r => r.valid && r.bits === get_idx(probeQueue.io.pipe_req.bits.vaddr))).orR
5191f0e2dc7SJiawei Lin
520ad3ba452Szhanglinjuan  block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, probeShouldBeBlocked)
521ad3ba452Szhanglinjuan  block_decoupled(io.lsu.store.req, mainPipe.io.store_req, storeShouldBeBlocked)
5221f0e2dc7SJiawei Lin
523ad3ba452Szhanglinjuan  io.lsu.store.replay_resp := mainPipe.io.store_replay_resp
524ad3ba452Szhanglinjuan  io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp
5251f0e2dc7SJiawei Lin
526ad3ba452Szhanglinjuan  val mainPipeAtomicReqArb = Module(new Arbiter(new MainPipeReq, 2))
527ad3ba452Szhanglinjuan  mainPipeAtomicReqArb.io.in(0) <> missQueue.io.main_pipe_req
528ad3ba452Szhanglinjuan  mainPipeAtomicReqArb.io.in(1) <> atomicsReplayUnit.io.pipe_req
529ad3ba452Szhanglinjuan  mainPipe.io.atomic_req <> mainPipeAtomicReqArb.io.out
5301f0e2dc7SJiawei Lin
531ad3ba452Szhanglinjuan  mainPipe.io.invalid_resv_set := wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits
5321f0e2dc7SJiawei Lin
533ad3ba452Szhanglinjuan  //----------------------------------------
534ad3ba452Szhanglinjuan  // replace pipe
535ad3ba452Szhanglinjuan  val mpStatus = mainPipe.io.status
536ad3ba452Szhanglinjuan  val replaceSet = addr_to_dcache_set(missQueue.io.replace_pipe_req.bits.vaddr)
537ad3ba452Szhanglinjuan  val replaceWayEn = missQueue.io.replace_pipe_req.bits.way_en
538*300ded30SWilliam Wang  val replaceShouldBeBlocked = mpStatus.s1.valid ||
539*300ded30SWilliam Wang    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
540ad3ba452Szhanglinjuan      s.valid && s.bits.set === replaceSet && s.bits.way_en === replaceWayEn
541ad3ba452Szhanglinjuan    )).orR()
542ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.replace_pipe_req, replacePipe.io.req, replaceShouldBeBlocked)
543ad3ba452Szhanglinjuan  missQueue.io.replace_pipe_resp := replacePipe.io.resp
5441f0e2dc7SJiawei Lin
545ad3ba452Szhanglinjuan  //----------------------------------------
546ad3ba452Szhanglinjuan  // refill pipe
54763540aa5Szhanglinjuan  val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) ||
54863540aa5Szhanglinjuan    Cat(Seq(mpStatus.s2, mpStatus.s3).map(s =>
549ad3ba452Szhanglinjuan      s.valid &&
550ad3ba452Szhanglinjuan        s.bits.set === missQueue.io.refill_pipe_req.bits.idx &&
551ad3ba452Szhanglinjuan        s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en
552ad3ba452Szhanglinjuan    )).orR
553ad3ba452Szhanglinjuan  block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked)
554ad3ba452Szhanglinjuan  io.lsu.store.refill_hit_resp := refillPipe.io.store_resp
5551f0e2dc7SJiawei Lin
5561f0e2dc7SJiawei Lin  //----------------------------------------
5571f0e2dc7SJiawei Lin  // wb
5581f0e2dc7SJiawei Lin  // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy
559ad3ba452Szhanglinjuan  val wbArb = Module(new Arbiter(new WritebackReq, 2))
560ad3ba452Szhanglinjuan  wbArb.io.in.zip(Seq(mainPipe.io.wb, replacePipe.io.wb)).foreach { case (arb, pipe) => arb <> pipe }
561ad3ba452Szhanglinjuan  wb.io.req <> wbArb.io.out
5621f0e2dc7SJiawei Lin  bus.c     <> wb.io.mem_release
563ad3ba452Szhanglinjuan  wb.io.release_wakeup := refillPipe.io.release_wakeup
564ad3ba452Szhanglinjuan  wb.io.release_update := mainPipe.io.release_update
56567682d05SWilliam Wang  io.lsu.release.valid := bus.c.fire()
56667682d05SWilliam Wang  io.lsu.release.bits.paddr := bus.c.bits.address
5671f0e2dc7SJiawei Lin
5681f0e2dc7SJiawei Lin  // connect bus d
5691f0e2dc7SJiawei Lin  missQueue.io.mem_grant.valid := false.B
5701f0e2dc7SJiawei Lin  missQueue.io.mem_grant.bits  := DontCare
5711f0e2dc7SJiawei Lin
5721f0e2dc7SJiawei Lin  wb.io.mem_grant.valid := false.B
5731f0e2dc7SJiawei Lin  wb.io.mem_grant.bits  := DontCare
5741f0e2dc7SJiawei Lin
5751f0e2dc7SJiawei Lin  // in L1DCache, we ony expect Grant[Data] and ReleaseAck
5761f0e2dc7SJiawei Lin  bus.d.ready := false.B
5771f0e2dc7SJiawei Lin  when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) {
5781f0e2dc7SJiawei Lin    missQueue.io.mem_grant <> bus.d
5791f0e2dc7SJiawei Lin  } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) {
5801f0e2dc7SJiawei Lin    wb.io.mem_grant <> bus.d
5811f0e2dc7SJiawei Lin  } .otherwise {
5821f0e2dc7SJiawei Lin    assert (!bus.d.fire())
5831f0e2dc7SJiawei Lin  }
5841f0e2dc7SJiawei Lin
5851f0e2dc7SJiawei Lin  //----------------------------------------
586ad3ba452Szhanglinjuan  // replacement algorithm
587ad3ba452Szhanglinjuan  val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets)
588ad3ba452Szhanglinjuan
589ad3ba452Szhanglinjuan  val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way)
590ad3ba452Szhanglinjuan  replWayReqs.foreach{
591ad3ba452Szhanglinjuan    case req =>
592ad3ba452Szhanglinjuan      req.way := DontCare
593ad3ba452Szhanglinjuan      when (req.set.valid) { req.way := replacer.way(req.set.bits) }
594ad3ba452Szhanglinjuan  }
595ad3ba452Szhanglinjuan
596ad3ba452Szhanglinjuan  val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq(
597ad3ba452Szhanglinjuan    mainPipe.io.replace_access,
598ad3ba452Szhanglinjuan    refillPipe.io.replace_access
599ad3ba452Szhanglinjuan  )
600ad3ba452Szhanglinjuan  val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W))))
601ad3ba452Szhanglinjuan  touchWays.zip(replAccessReqs).foreach {
602ad3ba452Szhanglinjuan    case (w, req) =>
603ad3ba452Szhanglinjuan      w.valid := req.valid
604ad3ba452Szhanglinjuan      w.bits := req.bits.way
605ad3ba452Szhanglinjuan  }
606ad3ba452Szhanglinjuan  val touchSets = replAccessReqs.map(_.bits.set)
607ad3ba452Szhanglinjuan  replacer.access(touchSets, touchWays)
608ad3ba452Szhanglinjuan
609ad3ba452Szhanglinjuan  //----------------------------------------
6101f0e2dc7SJiawei Lin  // assertions
6111f0e2dc7SJiawei Lin  // dcache should only deal with DRAM addresses
6121f0e2dc7SJiawei Lin  when (bus.a.fire()) {
6131f0e2dc7SJiawei Lin    assert(bus.a.bits.address >= 0x80000000L.U)
6141f0e2dc7SJiawei Lin  }
6151f0e2dc7SJiawei Lin  when (bus.b.fire()) {
6161f0e2dc7SJiawei Lin    assert(bus.b.bits.address >= 0x80000000L.U)
6171f0e2dc7SJiawei Lin  }
6181f0e2dc7SJiawei Lin  when (bus.c.fire()) {
6191f0e2dc7SJiawei Lin    assert(bus.c.bits.address >= 0x80000000L.U)
6201f0e2dc7SJiawei Lin  }
6211f0e2dc7SJiawei Lin
6221f0e2dc7SJiawei Lin  //----------------------------------------
6231f0e2dc7SJiawei Lin  // utility functions
6241f0e2dc7SJiawei Lin  def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = {
6251f0e2dc7SJiawei Lin    sink.valid   := source.valid && !block_signal
6261f0e2dc7SJiawei Lin    source.ready := sink.ready   && !block_signal
6271f0e2dc7SJiawei Lin    sink.bits    := source.bits
6281f0e2dc7SJiawei Lin  }
6291f0e2dc7SJiawei Lin
6301f0e2dc7SJiawei Lin  //----------------------------------------
631e19f7967SWilliam Wang  // Customized csr cache op support
632e19f7967SWilliam Wang  val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE))
633e19f7967SWilliam Wang  cacheOpDecoder.io.csr <> io.csr
634e19f7967SWilliam Wang  bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
635e19f7967SWilliam Wang  metaArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
636e19f7967SWilliam Wang  tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req
637e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid ||
638e19f7967SWilliam Wang    metaArray.io.cacheOp.resp.valid ||
639e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid
640e19f7967SWilliam Wang  cacheOpDecoder.io.cache.resp.bits := Mux1H(List(
641e19f7967SWilliam Wang    bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits,
642e19f7967SWilliam Wang    metaArray.io.cacheOp.resp.valid -> metaArray.io.cacheOp.resp.bits,
643e19f7967SWilliam Wang    tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits,
644e19f7967SWilliam Wang  ))
645e19f7967SWilliam Wang  assert(!((bankedDataArray.io.cacheOp.resp.valid +& metaArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U))
646e19f7967SWilliam Wang
647e19f7967SWilliam Wang  //----------------------------------------
6481f0e2dc7SJiawei Lin  // performance counters
6491f0e2dc7SJiawei Lin  val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire()))
6501f0e2dc7SJiawei Lin  XSPerfAccumulate("num_loads", num_loads)
6511f0e2dc7SJiawei Lin
6521f0e2dc7SJiawei Lin  io.mshrFull := missQueue.io.full
653ad3ba452Szhanglinjuan
654ad3ba452Szhanglinjuan  // performance counter
655ad3ba452Szhanglinjuan  val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType))
656ad3ba452Szhanglinjuan  val st_access = Wire(ld_access.last.cloneType)
657ad3ba452Szhanglinjuan  ld_access.zip(ldu).foreach {
658ad3ba452Szhanglinjuan    case (a, u) =>
659ad3ba452Szhanglinjuan      a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill
660ad3ba452Szhanglinjuan      a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.addr))
661ad3ba452Szhanglinjuan      a.bits.tag := get_tag(u.io.lsu.s1_paddr)
662ad3ba452Szhanglinjuan  }
663ad3ba452Szhanglinjuan  st_access.valid := RegNext(mainPipe.io.store_req.fire())
664ad3ba452Szhanglinjuan  st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr))
665ad3ba452Szhanglinjuan  st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr))
666ad3ba452Szhanglinjuan  val access_info = ld_access.toSeq ++ Seq(st_access)
667ad3ba452Szhanglinjuan  val early_replace = RegNext(missQueue.io.debug_early_replace)
668ad3ba452Szhanglinjuan  val access_early_replace = access_info.map {
669ad3ba452Szhanglinjuan    case acc =>
670ad3ba452Szhanglinjuan      Cat(early_replace.map {
671ad3ba452Szhanglinjuan        case r =>
672ad3ba452Szhanglinjuan          acc.valid && r.valid &&
673ad3ba452Szhanglinjuan            acc.bits.tag === r.bits.tag &&
674ad3ba452Szhanglinjuan            acc.bits.idx === r.bits.idx
675ad3ba452Szhanglinjuan      })
676ad3ba452Szhanglinjuan  }
677ad3ba452Szhanglinjuan  XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace)))
678cd365d4cSrvcoresjw
679cd365d4cSrvcoresjw  val wb_perf      = wb.perfEvents.map(_._1).zip(wb.perfinfo.perfEvents.perf_events)
680cd365d4cSrvcoresjw  val mainp_perf     = mainPipe.perfEvents.map(_._1).zip(mainPipe.perfinfo.perfEvents.perf_events)
681cd365d4cSrvcoresjw  val missq_perf     = missQueue.perfEvents.map(_._1).zip(missQueue.perfinfo.perfEvents.perf_events)
682cd365d4cSrvcoresjw  val probq_perf     = probeQueue.perfEvents.map(_._1).zip(probeQueue.perfinfo.perfEvents.perf_events)
683cd365d4cSrvcoresjw  val ldu_0_perf     = ldu(0).perfEvents.map(_._1).zip(ldu(0).perfinfo.perfEvents.perf_events)
684cd365d4cSrvcoresjw  val ldu_1_perf     = ldu(1).perfEvents.map(_._1).zip(ldu(1).perfinfo.perfEvents.perf_events)
685cd365d4cSrvcoresjw  val perfEvents = wb_perf ++ mainp_perf ++ missq_perf ++ probq_perf ++ ldu_0_perf ++ ldu_1_perf
686cd365d4cSrvcoresjw  val perflist = wb.perfinfo.perfEvents.perf_events ++ mainPipe.perfinfo.perfEvents.perf_events ++
687cd365d4cSrvcoresjw                 missQueue.perfinfo.perfEvents.perf_events ++ probeQueue.perfinfo.perfEvents.perf_events ++
688cd365d4cSrvcoresjw                 ldu(0).perfinfo.perfEvents.perf_events ++ ldu(1).perfinfo.perfEvents.perf_events
689cd365d4cSrvcoresjw  val perf_length = perflist.length
690cd365d4cSrvcoresjw  val perfinfo = IO(new Bundle(){
691cd365d4cSrvcoresjw    val perfEvents = Output(new PerfEventsBundle(perflist.length))
692cd365d4cSrvcoresjw  })
693cd365d4cSrvcoresjw  perfinfo.perfEvents.perf_events := perflist
694cd365d4cSrvcoresjw
6951f0e2dc7SJiawei Lin}
6961f0e2dc7SJiawei Lin
6971f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule {
6981f0e2dc7SJiawei Lin  val clock  = IO(Input(Clock()))
6991f0e2dc7SJiawei Lin  val enable = IO(Input(Bool()))
7001f0e2dc7SJiawei Lin  val cmd    = IO(Input(UInt(5.W)))
7011f0e2dc7SJiawei Lin  val addr   = IO(Input(UInt(64.W)))
7021f0e2dc7SJiawei Lin  val wdata  = IO(Input(UInt(64.W)))
7031f0e2dc7SJiawei Lin  val mask   = IO(Input(UInt(8.W)))
7041f0e2dc7SJiawei Lin  val rdata  = IO(Output(UInt(64.W)))
7051f0e2dc7SJiawei Lin}
7061f0e2dc7SJiawei Lin
7074f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter {
7081f0e2dc7SJiawei Lin
7094f94c0c6SJiawei Lin  val useDcache = coreParams.dcacheParametersOpt.nonEmpty
7104f94c0c6SJiawei Lin  val clientNode = if (useDcache) TLIdentityNode() else null
7114f94c0c6SJiawei Lin  val dcache = if (useDcache) LazyModule(new DCache()) else null
7124f94c0c6SJiawei Lin  if (useDcache) {
7131f0e2dc7SJiawei Lin    clientNode := dcache.clientNode
7141f0e2dc7SJiawei Lin  }
7151f0e2dc7SJiawei Lin
7161f0e2dc7SJiawei Lin  lazy val module = new LazyModuleImp(this) {
7171f0e2dc7SJiawei Lin    val io = IO(new DCacheIO)
718cd365d4cSrvcoresjw    val perfinfo = IO(new Bundle(){
719cd365d4cSrvcoresjw      val perfEvents = Output(new PerfEventsBundle(dcache.asInstanceOf[DCache].module.perf_length))
720cd365d4cSrvcoresjw    })
721cd365d4cSrvcoresjw    val perfEvents = dcache.asInstanceOf[DCache].module.perfEvents.map(_._1).zip(dcache.asInstanceOf[DCache].module.perfinfo.perfEvents.perf_events)
7224f94c0c6SJiawei Lin    if (!useDcache) {
7234f94c0c6SJiawei Lin      // a fake dcache which uses dpi-c to access memory, only for debug usage!
7241f0e2dc7SJiawei Lin      val fake_dcache = Module(new FakeDCache())
7251f0e2dc7SJiawei Lin      io <> fake_dcache.io
7261f0e2dc7SJiawei Lin    }
7271f0e2dc7SJiawei Lin    else {
7281f0e2dc7SJiawei Lin      io <> dcache.module.io
729cd365d4cSrvcoresjw      perfinfo := dcache.asInstanceOf[DCache].module.perfinfo
7301f0e2dc7SJiawei Lin    }
7311f0e2dc7SJiawei Lin  }
7321f0e2dc7SJiawei Lin}
733