11f0e2dc7SJiawei Lin/*************************************************************************************** 21f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31f0e2dc7SJiawei Lin* Copyright (c) 2020-2021 Peng Cheng Laboratory 41f0e2dc7SJiawei Lin* 51f0e2dc7SJiawei Lin* XiangShan is licensed under Mulan PSL v2. 61f0e2dc7SJiawei Lin* You can use this software according to the terms and conditions of the Mulan PSL v2. 71f0e2dc7SJiawei Lin* You may obtain a copy of Mulan PSL v2 at: 81f0e2dc7SJiawei Lin* http://license.coscl.org.cn/MulanPSL2 91f0e2dc7SJiawei Lin* 101f0e2dc7SJiawei Lin* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111f0e2dc7SJiawei Lin* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121f0e2dc7SJiawei Lin* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131f0e2dc7SJiawei Lin* 141f0e2dc7SJiawei Lin* See the Mulan PSL v2 for more details. 151f0e2dc7SJiawei Lin***************************************************************************************/ 161f0e2dc7SJiawei Lin 171f0e2dc7SJiawei Linpackage xiangshan.cache 181f0e2dc7SJiawei Lin 191f0e2dc7SJiawei Linimport chipsalliance.rocketchip.config.Parameters 201f0e2dc7SJiawei Linimport chisel3._ 211f0e2dc7SJiawei Linimport chisel3.experimental.ExtModule 221f0e2dc7SJiawei Linimport chisel3.util._ 231f0e2dc7SJiawei Linimport xiangshan._ 241f0e2dc7SJiawei Linimport utils._ 253c02ee8fSwakafaimport utility._ 261f0e2dc7SJiawei Linimport freechips.rocketchip.diplomacy.{IdRange, LazyModule, LazyModuleImp, TransferSizes} 271f0e2dc7SJiawei Linimport freechips.rocketchip.tilelink._ 285668a921SJiawei Linimport freechips.rocketchip.util.{BundleFieldBase, UIntToOH1} 291f0e2dc7SJiawei Linimport device.RAMHelper 3015ee59e4Swakafaimport coupledL2.{AliasField, AliasKey, DirtyField, PrefetchField} 31d2b20d1aSTang Haojinimport utility.ReqSourceField 323c02ee8fSwakafaimport utility.FastArbiter 33b36dd5fdSWilliam Wangimport mem.{AddPipelineReg} 34144422dcSMaxpicca-Liimport xiangshan.cache.dcache.ReplayCarry 355668a921SJiawei Lin 36ad3ba452Szhanglinjuanimport scala.math.max 371f0e2dc7SJiawei Lin 381f0e2dc7SJiawei Lin// DCache specific parameters 391f0e2dc7SJiawei Lincase class DCacheParameters 401f0e2dc7SJiawei Lin( 411f0e2dc7SJiawei Lin nSets: Int = 256, 421f0e2dc7SJiawei Lin nWays: Int = 8, 43af22dd7cSWilliam Wang rowBits: Int = 64, 441f0e2dc7SJiawei Lin tagECC: Option[String] = None, 451f0e2dc7SJiawei Lin dataECC: Option[String] = None, 46300ded30SWilliam Wang replacer: Option[String] = Some("setplru"), 47fa9ac9b6SWilliam Wang updateReplaceOn2ndmiss: Boolean = true, 481f0e2dc7SJiawei Lin nMissEntries: Int = 1, 491f0e2dc7SJiawei Lin nProbeEntries: Int = 1, 501f0e2dc7SJiawei Lin nReleaseEntries: Int = 1, 511f0e2dc7SJiawei Lin nMMIOEntries: Int = 1, 521f0e2dc7SJiawei Lin nMMIOs: Int = 1, 53fddcfe1fSwakafa blockBytes: Int = 64, 5415ee59e4Swakafa alwaysReleaseData: Boolean = false 551f0e2dc7SJiawei Lin) extends L1CacheParameters { 561f0e2dc7SJiawei Lin // if sets * blockBytes > 4KB(page size), 571f0e2dc7SJiawei Lin // cache alias will happen, 581f0e2dc7SJiawei Lin // we need to avoid this by recoding additional bits in L2 cache 591f0e2dc7SJiawei Lin val setBytes = nSets * blockBytes 601f0e2dc7SJiawei Lin val aliasBitsOpt = if(setBytes > pageSize) Some(log2Ceil(setBytes / pageSize)) else None 611f0e2dc7SJiawei Lin val reqFields: Seq[BundleFieldBase] = Seq( 62d2b20d1aSTang Haojin PrefetchField(), 63d2b20d1aSTang Haojin ReqSourceField() 641f0e2dc7SJiawei Lin ) ++ aliasBitsOpt.map(AliasField) 6515ee59e4Swakafa val echoFields: Seq[BundleFieldBase] = Nil 661f0e2dc7SJiawei Lin 671f0e2dc7SJiawei Lin def tagCode: Code = Code.fromString(tagECC) 681f0e2dc7SJiawei Lin 691f0e2dc7SJiawei Lin def dataCode: Code = Code.fromString(dataECC) 701f0e2dc7SJiawei Lin} 711f0e2dc7SJiawei Lin 721f0e2dc7SJiawei Lin// Physical Address 731f0e2dc7SJiawei Lin// -------------------------------------- 741f0e2dc7SJiawei Lin// | Physical Tag | PIndex | Offset | 751f0e2dc7SJiawei Lin// -------------------------------------- 761f0e2dc7SJiawei Lin// | 771f0e2dc7SJiawei Lin// DCacheTagOffset 781f0e2dc7SJiawei Lin// 791f0e2dc7SJiawei Lin// Virtual Address 801f0e2dc7SJiawei Lin// -------------------------------------- 811f0e2dc7SJiawei Lin// | Above index | Set | Bank | Offset | 821f0e2dc7SJiawei Lin// -------------------------------------- 831f0e2dc7SJiawei Lin// | | | | 84ca18a0b4SWilliam Wang// | | | 0 851f0e2dc7SJiawei Lin// | | DCacheBankOffset 861f0e2dc7SJiawei Lin// | DCacheSetOffset 871f0e2dc7SJiawei Lin// DCacheAboveIndexOffset 881f0e2dc7SJiawei Lin 891f0e2dc7SJiawei Lin// Default DCache size = 64 sets * 8 ways * 8 banks * 8 Byte = 32K Byte 901f0e2dc7SJiawei Lin 911f0e2dc7SJiawei Lintrait HasDCacheParameters extends HasL1CacheParameters { 921f0e2dc7SJiawei Lin val cacheParams = dcacheParameters 931f0e2dc7SJiawei Lin val cfg = cacheParams 941f0e2dc7SJiawei Lin 951f0e2dc7SJiawei Lin def encWordBits = cacheParams.dataCode.width(wordBits) 961f0e2dc7SJiawei Lin 971f0e2dc7SJiawei Lin def encRowBits = encWordBits * rowWords // for DuplicatedDataArray only 981f0e2dc7SJiawei Lin def eccBits = encWordBits - wordBits 991f0e2dc7SJiawei Lin 100e19f7967SWilliam Wang def encTagBits = cacheParams.tagCode.width(tagBits) 101e19f7967SWilliam Wang def eccTagBits = encTagBits - tagBits 102e19f7967SWilliam Wang 1031f0e2dc7SJiawei Lin def blockProbeAfterGrantCycles = 8 // give the processor some time to issue a request after a grant 1041f0e2dc7SJiawei Lin 1052db9ec44SLinJiawei def nSourceType = 10 1061f0e2dc7SJiawei Lin def sourceTypeWidth = log2Up(nSourceType) 10700575ac8SWilliam Wang // non-prefetch source < 3 1081f0e2dc7SJiawei Lin def LOAD_SOURCE = 0 1091f0e2dc7SJiawei Lin def STORE_SOURCE = 1 1101f0e2dc7SJiawei Lin def AMO_SOURCE = 2 11100575ac8SWilliam Wang // prefetch source >= 3 11200575ac8SWilliam Wang def DCACHE_PREFETCH_SOURCE = 3 1132db9ec44SLinJiawei def SOFT_PREFETCH = 4 1142db9ec44SLinJiawei def HW_PREFETCH_AGT = 5 1152db9ec44SLinJiawei def HW_PREFETCH_PHT_CUR = 6 1162db9ec44SLinJiawei def HW_PREFETCH_PHT_INC = 7 1172db9ec44SLinJiawei def HW_PREFETCH_PHT_DEC = 8 1182db9ec44SLinJiawei def HW_PREFETCH_BOP = 9 1192db9ec44SLinJiawei def HW_PREFETCH_STRIDE = 10 1201f0e2dc7SJiawei Lin 1211f0e2dc7SJiawei Lin // each source use a id to distinguish its multiple reqs 1228b1251e1SWilliam Wang def reqIdWidth = log2Up(nEntries) max log2Up(StoreBufferSize) 1231f0e2dc7SJiawei Lin 124300ded30SWilliam Wang require(isPow2(cfg.nMissEntries)) // TODO 125300ded30SWilliam Wang // require(isPow2(cfg.nReleaseEntries)) 126300ded30SWilliam Wang require(cfg.nMissEntries < cfg.nReleaseEntries) 127300ded30SWilliam Wang val nEntries = cfg.nMissEntries + cfg.nReleaseEntries 128300ded30SWilliam Wang val releaseIdBase = cfg.nMissEntries 129ad3ba452Szhanglinjuan 1301f0e2dc7SJiawei Lin // banked dcache support 1313eeae490SMaxpicca-Li val DCacheSetDiv = 1 1321f0e2dc7SJiawei Lin val DCacheSets = cacheParams.nSets 1331f0e2dc7SJiawei Lin val DCacheWays = cacheParams.nWays 134af22dd7cSWilliam Wang val DCacheBanks = 8 // hardcoded 135a9c1b353SMaxpicca-Li val DCacheDupNum = 16 136af22dd7cSWilliam Wang val DCacheSRAMRowBits = cacheParams.rowBits // hardcoded 137ca18a0b4SWilliam Wang val DCacheWordBits = 64 // hardcoded 138ca18a0b4SWilliam Wang val DCacheWordBytes = DCacheWordBits / 8 139cdbff57cSHaoyuan Feng val DCacheVWordBytes = VLEN / 8 140af22dd7cSWilliam Wang require(DCacheSRAMRowBits == 64) 1411f0e2dc7SJiawei Lin 1423eeae490SMaxpicca-Li val DCacheSetDivBits = log2Ceil(DCacheSetDiv) 1433eeae490SMaxpicca-Li val DCacheSetBits = log2Ceil(DCacheSets) 144ca18a0b4SWilliam Wang val DCacheSizeBits = DCacheSRAMRowBits * DCacheBanks * DCacheWays * DCacheSets 145ca18a0b4SWilliam Wang val DCacheSizeBytes = DCacheSizeBits / 8 146ca18a0b4SWilliam Wang val DCacheSizeWords = DCacheSizeBits / 64 // TODO 1471f0e2dc7SJiawei Lin 1481f0e2dc7SJiawei Lin val DCacheSameVPAddrLength = 12 1491f0e2dc7SJiawei Lin 1501f0e2dc7SJiawei Lin val DCacheSRAMRowBytes = DCacheSRAMRowBits / 8 151ca18a0b4SWilliam Wang val DCacheWordOffset = log2Up(DCacheWordBytes) 152cdbff57cSHaoyuan Feng val DCacheVWordOffset = log2Up(DCacheVWordBytes) 153ca18a0b4SWilliam Wang 154ca18a0b4SWilliam Wang val DCacheBankOffset = log2Up(DCacheSRAMRowBytes) 1551f0e2dc7SJiawei Lin val DCacheSetOffset = DCacheBankOffset + log2Up(DCacheBanks) 1561f0e2dc7SJiawei Lin val DCacheAboveIndexOffset = DCacheSetOffset + log2Up(DCacheSets) 1571f0e2dc7SJiawei Lin val DCacheTagOffset = DCacheAboveIndexOffset min DCacheSameVPAddrLength 158ca18a0b4SWilliam Wang val DCacheLineOffset = DCacheSetOffset 1591f0e2dc7SJiawei Lin 16037225120Ssfencevma // uncache 161e4f69d78Ssfencevma val uncacheIdxBits = log2Up(StoreQueueSize + 1) max log2Up(VirtualLoadQueueSize + 1) 162b52348aeSWilliam Wang // hardware prefetch parameters 163b52348aeSWilliam Wang // high confidence hardware prefetch port 164b52348aeSWilliam Wang val HighConfHWPFLoadPort = LoadPipelineWidth - 1 // use the last load port by default 165b52348aeSWilliam Wang val IgnorePrefetchConfidence = false 16637225120Ssfencevma 1676c7e5e86Szhanglinjuan // parameters about duplicating regs to solve fanout 1686c7e5e86Szhanglinjuan // In Main Pipe: 1696c7e5e86Szhanglinjuan // tag_write.ready -> data_write.valid * 8 banks 1706c7e5e86Szhanglinjuan // tag_write.ready -> meta_write.valid 1716c7e5e86Szhanglinjuan // tag_write.ready -> tag_write.valid 1726c7e5e86Szhanglinjuan // tag_write.ready -> err_write.valid 1736c7e5e86Szhanglinjuan // tag_write.ready -> wb.valid 1746c7e5e86Szhanglinjuan val nDupTagWriteReady = DCacheBanks + 4 1756c7e5e86Szhanglinjuan // In Main Pipe: 1766c7e5e86Szhanglinjuan // data_write.ready -> data_write.valid * 8 banks 1776c7e5e86Szhanglinjuan // data_write.ready -> meta_write.valid 1786c7e5e86Szhanglinjuan // data_write.ready -> tag_write.valid 1796c7e5e86Szhanglinjuan // data_write.ready -> err_write.valid 1806c7e5e86Szhanglinjuan // data_write.ready -> wb.valid 1816c7e5e86Szhanglinjuan val nDupDataWriteReady = DCacheBanks + 4 1826c7e5e86Szhanglinjuan val nDupWbReady = DCacheBanks + 4 1836c7e5e86Szhanglinjuan val nDupStatus = nDupTagWriteReady + nDupDataWriteReady 1846c7e5e86Szhanglinjuan val dataWritePort = 0 1856c7e5e86Szhanglinjuan val metaWritePort = DCacheBanks 1866c7e5e86Szhanglinjuan val tagWritePort = metaWritePort + 1 1876c7e5e86Szhanglinjuan val errWritePort = tagWritePort + 1 1886c7e5e86Szhanglinjuan val wbPort = errWritePort + 1 1896c7e5e86Szhanglinjuan 1903eeae490SMaxpicca-Li def set_to_dcache_div(set: UInt) = { 1913eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 1923eeae490SMaxpicca-Li if (DCacheSetDivBits == 0) 0.U else set(DCacheSetDivBits-1, 0) 1933eeae490SMaxpicca-Li } 1943eeae490SMaxpicca-Li 1953eeae490SMaxpicca-Li def set_to_dcache_div_set(set: UInt) = { 1963eeae490SMaxpicca-Li require(set.getWidth >= DCacheSetBits) 1973eeae490SMaxpicca-Li set(DCacheSetBits - 1, DCacheSetDivBits) 1983eeae490SMaxpicca-Li } 1993eeae490SMaxpicca-Li 2001f0e2dc7SJiawei Lin def addr_to_dcache_bank(addr: UInt) = { 2011f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheSetOffset) 2021f0e2dc7SJiawei Lin addr(DCacheSetOffset-1, DCacheBankOffset) 2031f0e2dc7SJiawei Lin } 2041f0e2dc7SJiawei Lin 2053eeae490SMaxpicca-Li def addr_to_dcache_div(addr: UInt) = { 2063eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2073eeae490SMaxpicca-Li if(DCacheSetDivBits == 0) 0.U else addr(DCacheSetOffset + DCacheSetDivBits - 1, DCacheSetOffset) 2083eeae490SMaxpicca-Li } 2093eeae490SMaxpicca-Li 2103eeae490SMaxpicca-Li def addr_to_dcache_div_set(addr: UInt) = { 2113eeae490SMaxpicca-Li require(addr.getWidth >= DCacheAboveIndexOffset) 2123eeae490SMaxpicca-Li addr(DCacheAboveIndexOffset - 1, DCacheSetOffset + DCacheSetDivBits) 2133eeae490SMaxpicca-Li } 2143eeae490SMaxpicca-Li 2151f0e2dc7SJiawei Lin def addr_to_dcache_set(addr: UInt) = { 2161f0e2dc7SJiawei Lin require(addr.getWidth >= DCacheAboveIndexOffset) 2171f0e2dc7SJiawei Lin addr(DCacheAboveIndexOffset-1, DCacheSetOffset) 2181f0e2dc7SJiawei Lin } 2191f0e2dc7SJiawei Lin 2201f0e2dc7SJiawei Lin def get_data_of_bank(bank: Int, data: UInt) = { 2211f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBits) 2221f0e2dc7SJiawei Lin data(DCacheSRAMRowBits * (bank + 1) - 1, DCacheSRAMRowBits * bank) 2231f0e2dc7SJiawei Lin } 2241f0e2dc7SJiawei Lin 2251f0e2dc7SJiawei Lin def get_mask_of_bank(bank: Int, data: UInt) = { 2261f0e2dc7SJiawei Lin require(data.getWidth >= (bank+1)*DCacheSRAMRowBytes) 2271f0e2dc7SJiawei Lin data(DCacheSRAMRowBytes * (bank + 1) - 1, DCacheSRAMRowBytes * bank) 2281f0e2dc7SJiawei Lin } 2291f0e2dc7SJiawei Lin 230578c21a4Szhanglinjuan def arbiter[T <: Bundle]( 231578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 232578c21a4Szhanglinjuan out: DecoupledIO[T], 233578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 234578c21a4Szhanglinjuan val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 235578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 236578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 237578c21a4Szhanglinjuan a <> req 238578c21a4Szhanglinjuan } 239578c21a4Szhanglinjuan out <> arb.io.out 240578c21a4Szhanglinjuan } 241578c21a4Szhanglinjuan 242b36dd5fdSWilliam Wang def arbiter_with_pipereg[T <: Bundle]( 243b36dd5fdSWilliam Wang in: Seq[DecoupledIO[T]], 244b36dd5fdSWilliam Wang out: DecoupledIO[T], 245b36dd5fdSWilliam Wang name: Option[String] = None): Unit = { 246b36dd5fdSWilliam Wang val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 247b36dd5fdSWilliam Wang if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 248b36dd5fdSWilliam Wang for ((a, req) <- arb.io.in.zip(in)) { 249b36dd5fdSWilliam Wang a <> req 250b36dd5fdSWilliam Wang } 251b36dd5fdSWilliam Wang AddPipelineReg(arb.io.out, out, false.B) 252b36dd5fdSWilliam Wang } 253b36dd5fdSWilliam Wang 254b11ec622Slixin def arbiter_with_pipereg_N_dup[T <: Bundle]( 255b11ec622Slixin in: Seq[DecoupledIO[T]], 256b11ec622Slixin out: DecoupledIO[T], 257c3a5fe5fShappy-lx dups: Seq[DecoupledIO[T]], 258b11ec622Slixin name: Option[String] = None): Unit = { 259b11ec622Slixin val arb = Module(new Arbiter[T](chiselTypeOf(out.bits), in.size)) 260b11ec622Slixin if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 261b11ec622Slixin for ((a, req) <- arb.io.in.zip(in)) { 262b11ec622Slixin a <> req 263b11ec622Slixin } 264b11ec622Slixin for (dup <- dups) { 265c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, dup, false.B) 266b11ec622Slixin } 267c3a5fe5fShappy-lx AddPipelineReg(arb.io.out, out, false.B) 268b11ec622Slixin } 269b11ec622Slixin 270578c21a4Szhanglinjuan def rrArbiter[T <: Bundle]( 271578c21a4Szhanglinjuan in: Seq[DecoupledIO[T]], 272578c21a4Szhanglinjuan out: DecoupledIO[T], 273578c21a4Szhanglinjuan name: Option[String] = None): Unit = { 274578c21a4Szhanglinjuan val arb = Module(new RRArbiter[T](chiselTypeOf(out.bits), in.size)) 275578c21a4Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 276578c21a4Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 277578c21a4Szhanglinjuan a <> req 278578c21a4Szhanglinjuan } 279578c21a4Szhanglinjuan out <> arb.io.out 280578c21a4Szhanglinjuan } 281578c21a4Szhanglinjuan 2827cd72b71Szhanglinjuan def fastArbiter[T <: Bundle]( 2837cd72b71Szhanglinjuan in: Seq[DecoupledIO[T]], 2847cd72b71Szhanglinjuan out: DecoupledIO[T], 2857cd72b71Szhanglinjuan name: Option[String] = None): Unit = { 2867cd72b71Szhanglinjuan val arb = Module(new FastArbiter[T](chiselTypeOf(out.bits), in.size)) 2877cd72b71Szhanglinjuan if (name.nonEmpty) { arb.suggestName(s"${name.get}_arb") } 2887cd72b71Szhanglinjuan for ((a, req) <- arb.io.in.zip(in)) { 2897cd72b71Szhanglinjuan a <> req 2907cd72b71Szhanglinjuan } 2917cd72b71Szhanglinjuan out <> arb.io.out 2927cd72b71Szhanglinjuan } 2937cd72b71Szhanglinjuan 294ad3ba452Szhanglinjuan val numReplaceRespPorts = 2 295ad3ba452Szhanglinjuan 2961f0e2dc7SJiawei Lin require(isPow2(nSets), s"nSets($nSets) must be pow2") 2971f0e2dc7SJiawei Lin require(isPow2(nWays), s"nWays($nWays) must be pow2") 2981f0e2dc7SJiawei Lin require(full_divide(rowBits, wordBits), s"rowBits($rowBits) must be multiple of wordBits($wordBits)") 2991f0e2dc7SJiawei Lin require(full_divide(beatBits, rowBits), s"beatBits($beatBits) must be multiple of rowBits($rowBits)") 3001f0e2dc7SJiawei Lin} 3011f0e2dc7SJiawei Lin 3021f0e2dc7SJiawei Linabstract class DCacheModule(implicit p: Parameters) extends L1CacheModule 3031f0e2dc7SJiawei Lin with HasDCacheParameters 3041f0e2dc7SJiawei Lin 3051f0e2dc7SJiawei Linabstract class DCacheBundle(implicit p: Parameters) extends L1CacheBundle 3061f0e2dc7SJiawei Lin with HasDCacheParameters 3071f0e2dc7SJiawei Lin 3081f0e2dc7SJiawei Linclass ReplacementAccessBundle(implicit p: Parameters) extends DCacheBundle { 3091f0e2dc7SJiawei Lin val set = UInt(log2Up(nSets).W) 3101f0e2dc7SJiawei Lin val way = UInt(log2Up(nWays).W) 3111f0e2dc7SJiawei Lin} 3121f0e2dc7SJiawei Lin 313ad3ba452Szhanglinjuanclass ReplacementWayReqIO(implicit p: Parameters) extends DCacheBundle { 314ad3ba452Szhanglinjuan val set = ValidIO(UInt(log2Up(nSets).W)) 315ad3ba452Szhanglinjuan val way = Input(UInt(log2Up(nWays).W)) 316ad3ba452Szhanglinjuan} 317ad3ba452Szhanglinjuan 3183af6aa6eSWilliam Wangclass DCacheExtraMeta(implicit p: Parameters) extends DCacheBundle 3193af6aa6eSWilliam Wang{ 3203af6aa6eSWilliam Wang val error = Bool() // cache line has been marked as corrupted by l2 / ecc error detected when store 3213af6aa6eSWilliam Wang val prefetch = Bool() // cache line is first required by prefetch 3223af6aa6eSWilliam Wang val access = Bool() // cache line has been accessed by load / store 3233af6aa6eSWilliam Wang 3243af6aa6eSWilliam Wang // val debug_access_timestamp = UInt(64.W) // last time a load / store / refill access that cacheline 3253af6aa6eSWilliam Wang} 3263af6aa6eSWilliam Wang 3271f0e2dc7SJiawei Lin// memory request in word granularity(load, mmio, lr/sc, atomics) 3281f0e2dc7SJiawei Linclass DCacheWordReq(implicit p: Parameters) extends DCacheBundle 3291f0e2dc7SJiawei Lin{ 3301f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 331d2b20d1aSTang Haojin val vaddr = UInt(VAddrBits.W) 332cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 333cdbff57cSHaoyuan Feng val mask = UInt((VLEN/8).W) 3341f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3353f4ec46fSCODE-JTZ val instrtype = UInt(sourceTypeWidth.W) 336da3bf434SMaxpicca-Li val isFirstIssue = Bool() 337144422dcSMaxpicca-Li val replayCarry = new ReplayCarry 338da3bf434SMaxpicca-Li 339da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 3401f0e2dc7SJiawei Lin def dump() = { 341d2b20d1aSTang Haojin XSDebug("DCacheWordReq: cmd: %x vaddr: %x data: %x mask: %x id: %d\n", 342d2b20d1aSTang Haojin cmd, vaddr, data, mask, id) 3431f0e2dc7SJiawei Lin } 3441f0e2dc7SJiawei Lin} 3451f0e2dc7SJiawei Lin 3461f0e2dc7SJiawei Lin// memory request in word granularity(store) 3471f0e2dc7SJiawei Linclass DCacheLineReq(implicit p: Parameters) extends DCacheBundle 3481f0e2dc7SJiawei Lin{ 3491f0e2dc7SJiawei Lin val cmd = UInt(M_SZ.W) 3501f0e2dc7SJiawei Lin val vaddr = UInt(VAddrBits.W) 3511f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 3521f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 3531f0e2dc7SJiawei Lin val mask = UInt(cfg.blockBytes.W) 3541f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 3551f0e2dc7SJiawei Lin def dump() = { 3561f0e2dc7SJiawei Lin XSDebug("DCacheLineReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 3571f0e2dc7SJiawei Lin cmd, addr, data, mask, id) 3581f0e2dc7SJiawei Lin } 359ad3ba452Szhanglinjuan def idx: UInt = get_idx(vaddr) 3601f0e2dc7SJiawei Lin} 3611f0e2dc7SJiawei Lin 3621f0e2dc7SJiawei Linclass DCacheWordReqWithVaddr(implicit p: Parameters) extends DCacheWordReq { 363d2b20d1aSTang Haojin val addr = UInt(PAddrBits.W) 364ca18a0b4SWilliam Wang val wline = Bool() 3651f0e2dc7SJiawei Lin} 3661f0e2dc7SJiawei Lin 3676786cfb7SWilliam Wangclass BaseDCacheWordResp(implicit p: Parameters) extends DCacheBundle 3681f0e2dc7SJiawei Lin{ 369144422dcSMaxpicca-Li // read in s2 370cdbff57cSHaoyuan Feng val data = UInt(VLEN.W) 371144422dcSMaxpicca-Li // select in s3 372cdbff57cSHaoyuan Feng val data_delayed = UInt(VLEN.W) 373026615fcSWilliam Wang val id = UInt(reqIdWidth.W) 3741f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 3751f0e2dc7SJiawei Lin val miss = Bool() 376026615fcSWilliam Wang // cache miss, and failed to enter the missqueue, replay from RS is needed 3771f0e2dc7SJiawei Lin val replay = Bool() 378144422dcSMaxpicca-Li val replayCarry = new ReplayCarry 379026615fcSWilliam Wang // data has been corrupted 380a469aa4bSWilliam Wang val tag_error = Bool() // tag error 381144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 382144422dcSMaxpicca-Li 383da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 3841f0e2dc7SJiawei Lin def dump() = { 3851f0e2dc7SJiawei Lin XSDebug("DCacheWordResp: data: %x id: %d miss: %b replay: %b\n", 3861f0e2dc7SJiawei Lin data, id, miss, replay) 3871f0e2dc7SJiawei Lin } 3881f0e2dc7SJiawei Lin} 3891f0e2dc7SJiawei Lin 3906786cfb7SWilliam Wangclass DCacheWordResp(implicit p: Parameters) extends BaseDCacheWordResp 3916786cfb7SWilliam Wang{ 3924b6d4d13SWilliam Wang val meta_prefetch = Bool() 3934b6d4d13SWilliam Wang val meta_access = Bool() 394b9e121dfShappy-lx // s2 395b9e121dfShappy-lx val handled = Bool() 396b9e121dfShappy-lx // s3: 1 cycle after data resp 3976786cfb7SWilliam Wang val error_delayed = Bool() // all kinds of errors, include tag error 398b9e121dfShappy-lx val replacementUpdated = Bool() 3996786cfb7SWilliam Wang} 4006786cfb7SWilliam Wang 401a19ae480SWilliam Wangclass BankedDCacheWordResp(implicit p: Parameters) extends DCacheWordResp 402a19ae480SWilliam Wang{ 403a19ae480SWilliam Wang val bank_data = Vec(DCacheBanks, Bits(DCacheSRAMRowBits.W)) 404a19ae480SWilliam Wang val bank_oh = UInt(DCacheBanks.W) 405a19ae480SWilliam Wang} 406a19ae480SWilliam Wang 4076786cfb7SWilliam Wangclass DCacheWordRespWithError(implicit p: Parameters) extends BaseDCacheWordResp 4086786cfb7SWilliam Wang{ 4096786cfb7SWilliam Wang val error = Bool() // all kinds of errors, include tag error 4106786cfb7SWilliam Wang} 4116786cfb7SWilliam Wang 4121f0e2dc7SJiawei Linclass DCacheLineResp(implicit p: Parameters) extends DCacheBundle 4131f0e2dc7SJiawei Lin{ 4141f0e2dc7SJiawei Lin val data = UInt((cfg.blockBytes * 8).W) 4151f0e2dc7SJiawei Lin // cache req missed, send it to miss queue 4161f0e2dc7SJiawei Lin val miss = Bool() 4171f0e2dc7SJiawei Lin // cache req nacked, replay it later 4181f0e2dc7SJiawei Lin val replay = Bool() 4191f0e2dc7SJiawei Lin val id = UInt(reqIdWidth.W) 4201f0e2dc7SJiawei Lin def dump() = { 4211f0e2dc7SJiawei Lin XSDebug("DCacheLineResp: data: %x id: %d miss: %b replay: %b\n", 4221f0e2dc7SJiawei Lin data, id, miss, replay) 4231f0e2dc7SJiawei Lin } 4241f0e2dc7SJiawei Lin} 4251f0e2dc7SJiawei Lin 4261f0e2dc7SJiawei Linclass Refill(implicit p: Parameters) extends DCacheBundle 4271f0e2dc7SJiawei Lin{ 4281f0e2dc7SJiawei Lin val addr = UInt(PAddrBits.W) 4291f0e2dc7SJiawei Lin val data = UInt(l1BusDataWidth.W) 430026615fcSWilliam Wang val error = Bool() // refilled data has been corrupted 4311f0e2dc7SJiawei Lin // for debug usage 4321f0e2dc7SJiawei Lin val data_raw = UInt((cfg.blockBytes * 8).W) 4331f0e2dc7SJiawei Lin val hasdata = Bool() 4341f0e2dc7SJiawei Lin val refill_done = Bool() 4351f0e2dc7SJiawei Lin def dump() = { 4361f0e2dc7SJiawei Lin XSDebug("Refill: addr: %x data: %x\n", addr, data) 4371f0e2dc7SJiawei Lin } 438683c1411Shappy-lx val id = UInt(log2Up(cfg.nMissEntries).W) 4391f0e2dc7SJiawei Lin} 4401f0e2dc7SJiawei Lin 44167682d05SWilliam Wangclass Release(implicit p: Parameters) extends DCacheBundle 44267682d05SWilliam Wang{ 44367682d05SWilliam Wang val paddr = UInt(PAddrBits.W) 44467682d05SWilliam Wang def dump() = { 44567682d05SWilliam Wang XSDebug("Release: paddr: %x\n", paddr(PAddrBits-1, DCacheTagOffset)) 44667682d05SWilliam Wang } 44767682d05SWilliam Wang} 44867682d05SWilliam Wang 4491f0e2dc7SJiawei Linclass DCacheWordIO(implicit p: Parameters) extends DCacheBundle 4501f0e2dc7SJiawei Lin{ 4511f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheWordReq) 452144422dcSMaxpicca-Li val resp = Flipped(DecoupledIO(new DCacheWordResp)) 4531f0e2dc7SJiawei Lin} 4541f0e2dc7SJiawei Lin 45537225120Ssfencevma 45637225120Ssfencevmaclass UncacheWordReq(implicit p: Parameters) extends DCacheBundle 45737225120Ssfencevma{ 45837225120Ssfencevma val cmd = UInt(M_SZ.W) 45937225120Ssfencevma val addr = UInt(PAddrBits.W) 460cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 461cdbff57cSHaoyuan Feng val mask = UInt((XLEN/8).W) 46237225120Ssfencevma val id = UInt(uncacheIdxBits.W) 46337225120Ssfencevma val instrtype = UInt(sourceTypeWidth.W) 46437225120Ssfencevma val atomic = Bool() 465da3bf434SMaxpicca-Li val isFirstIssue = Bool() 466144422dcSMaxpicca-Li val replayCarry = new ReplayCarry 46737225120Ssfencevma 46837225120Ssfencevma def dump() = { 46937225120Ssfencevma XSDebug("UncacheWordReq: cmd: %x addr: %x data: %x mask: %x id: %d\n", 47037225120Ssfencevma cmd, addr, data, mask, id) 47137225120Ssfencevma } 47237225120Ssfencevma} 47337225120Ssfencevma 474cdbff57cSHaoyuan Fengclass UncacheWordResp(implicit p: Parameters) extends DCacheBundle 47537225120Ssfencevma{ 476cdbff57cSHaoyuan Feng val data = UInt(XLEN.W) 477cdbff57cSHaoyuan Feng val data_delayed = UInt(XLEN.W) 47837225120Ssfencevma val id = UInt(uncacheIdxBits.W) 47937225120Ssfencevma val miss = Bool() 48037225120Ssfencevma val replay = Bool() 48137225120Ssfencevma val tag_error = Bool() 48237225120Ssfencevma val error = Bool() 483144422dcSMaxpicca-Li val replayCarry = new ReplayCarry 484144422dcSMaxpicca-Li val mshr_id = UInt(log2Up(cfg.nMissEntries).W) // FIXME: why uncacheWordResp is not merged to baseDcacheResp 48537225120Ssfencevma 486da3bf434SMaxpicca-Li val debug_robIdx = UInt(log2Ceil(RobSize).W) 48737225120Ssfencevma def dump() = { 48837225120Ssfencevma XSDebug("UncacheWordResp: data: %x id: %d miss: %b replay: %b, tag_error: %b, error: %b\n", 48937225120Ssfencevma data, id, miss, replay, tag_error, error) 49037225120Ssfencevma } 49137225120Ssfencevma} 49237225120Ssfencevma 4936786cfb7SWilliam Wangclass UncacheWordIO(implicit p: Parameters) extends DCacheBundle 4946786cfb7SWilliam Wang{ 49537225120Ssfencevma val req = DecoupledIO(new UncacheWordReq) 496cdbff57cSHaoyuan Feng val resp = Flipped(DecoupledIO(new UncacheWordResp)) 4976786cfb7SWilliam Wang} 4986786cfb7SWilliam Wang 49962cb71fbShappy-lxclass AtomicsResp(implicit p: Parameters) extends DCacheBundle { 50062cb71fbShappy-lx val data = UInt(DataBits.W) 50162cb71fbShappy-lx val miss = Bool() 50262cb71fbShappy-lx val miss_id = UInt(log2Up(cfg.nMissEntries).W) 50362cb71fbShappy-lx val replay = Bool() 50462cb71fbShappy-lx val error = Bool() 50562cb71fbShappy-lx 50662cb71fbShappy-lx val ack_miss_queue = Bool() 50762cb71fbShappy-lx 50862cb71fbShappy-lx val id = UInt(reqIdWidth.W) 50962cb71fbShappy-lx} 51062cb71fbShappy-lx 5116786cfb7SWilliam Wangclass AtomicWordIO(implicit p: Parameters) extends DCacheBundle 5121f0e2dc7SJiawei Lin{ 51362cb71fbShappy-lx val req = DecoupledIO(new MainPipeReq) 51462cb71fbShappy-lx val resp = Flipped(ValidIO(new AtomicsResp)) 51562cb71fbShappy-lx val block_lr = Input(Bool()) 5161f0e2dc7SJiawei Lin} 5171f0e2dc7SJiawei Lin 5181f0e2dc7SJiawei Lin// used by load unit 5191f0e2dc7SJiawei Linclass DCacheLoadIO(implicit p: Parameters) extends DCacheWordIO 5201f0e2dc7SJiawei Lin{ 5211f0e2dc7SJiawei Lin // kill previous cycle's req 5221f0e2dc7SJiawei Lin val s1_kill = Output(Bool()) 523b6982e83SLemover val s2_kill = Output(Bool()) 5242db9ec44SLinJiawei val s2_pc = Output(UInt(VAddrBits.W)) 525b9e121dfShappy-lx // cycle 0: load has updated replacement before 526b9e121dfShappy-lx val replacementUpdated = Output(Bool()) 5271f0e2dc7SJiawei Lin // cycle 0: virtual address: req.addr 5281f0e2dc7SJiawei Lin // cycle 1: physical address: s1_paddr 52903efd994Shappy-lx val s1_paddr_dup_lsu = Output(UInt(PAddrBits.W)) // lsu side paddr 53003efd994Shappy-lx val s1_paddr_dup_dcache = Output(UInt(PAddrBits.W)) // dcache side paddr 5311f0e2dc7SJiawei Lin val s1_disable_fast_wakeup = Input(Bool()) 53203efd994Shappy-lx // cycle 2: hit signal 53303efd994Shappy-lx val s2_hit = Input(Bool()) // hit signal for lsu, 534da3bf434SMaxpicca-Li val s2_first_hit = Input(Bool()) 535594c5198Ssfencevma val s2_bank_conflict = Input(Bool()) 53614a67055Ssfencevma val s2_wpu_pred_fail = Input(Bool()) 53714a67055Ssfencevma val s2_mq_nack = Input(Bool()) 53803efd994Shappy-lx 53903efd994Shappy-lx // debug 54003efd994Shappy-lx val debug_s1_hit_way = Input(UInt(nWays.W)) 5411f0e2dc7SJiawei Lin} 5421f0e2dc7SJiawei Lin 5431f0e2dc7SJiawei Linclass DCacheLineIO(implicit p: Parameters) extends DCacheBundle 5441f0e2dc7SJiawei Lin{ 5451f0e2dc7SJiawei Lin val req = DecoupledIO(new DCacheLineReq) 5461f0e2dc7SJiawei Lin val resp = Flipped(DecoupledIO(new DCacheLineResp)) 5471f0e2dc7SJiawei Lin} 5481f0e2dc7SJiawei Lin 549ad3ba452Szhanglinjuanclass DCacheToSbufferIO(implicit p: Parameters) extends DCacheBundle { 550ad3ba452Szhanglinjuan // sbuffer will directly send request to dcache main pipe 551ad3ba452Szhanglinjuan val req = Flipped(Decoupled(new DCacheLineReq)) 552ad3ba452Szhanglinjuan 553ad3ba452Szhanglinjuan val main_pipe_hit_resp = ValidIO(new DCacheLineResp) 554ad3ba452Szhanglinjuan val refill_hit_resp = ValidIO(new DCacheLineResp) 555ad3ba452Szhanglinjuan 556ad3ba452Szhanglinjuan val replay_resp = ValidIO(new DCacheLineResp) 557ad3ba452Szhanglinjuan 558ad3ba452Szhanglinjuan def hit_resps: Seq[ValidIO[DCacheLineResp]] = Seq(main_pipe_hit_resp, refill_hit_resp) 559ad3ba452Szhanglinjuan} 560ad3ba452Szhanglinjuan 561683c1411Shappy-lx// forward tilelink channel D's data to ldu 562683c1411Shappy-lxclass DcacheToLduForwardIO(implicit p: Parameters) extends DCacheBundle { 563683c1411Shappy-lx val valid = Bool() 564683c1411Shappy-lx val data = UInt(l1BusDataWidth.W) 565683c1411Shappy-lx val mshrid = UInt(log2Up(cfg.nMissEntries).W) 566683c1411Shappy-lx val last = Bool() 567683c1411Shappy-lx 568683c1411Shappy-lx def apply(req_valid : Bool, req_data : UInt, req_mshrid : UInt, req_last : Bool) = { 569683c1411Shappy-lx valid := req_valid 570683c1411Shappy-lx data := req_data 571683c1411Shappy-lx mshrid := req_mshrid 572683c1411Shappy-lx last := req_last 573683c1411Shappy-lx } 574683c1411Shappy-lx 575683c1411Shappy-lx def dontCare() = { 576683c1411Shappy-lx valid := false.B 577683c1411Shappy-lx data := DontCare 578683c1411Shappy-lx mshrid := DontCare 579683c1411Shappy-lx last := DontCare 580683c1411Shappy-lx } 581683c1411Shappy-lx 582683c1411Shappy-lx def forward(req_valid : Bool, req_mshr_id : UInt, req_paddr : UInt) = { 583683c1411Shappy-lx val all_match = req_valid && valid && 584683c1411Shappy-lx req_mshr_id === mshrid && 585683c1411Shappy-lx req_paddr(log2Up(refillBytes)) === last 586683c1411Shappy-lx 587683c1411Shappy-lx val forward_D = RegInit(false.B) 588cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 589683c1411Shappy-lx 590683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 591683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 592683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 593683c1411Shappy-lx block_data(i) := data(64 * i + 63, 64 * i) 594683c1411Shappy-lx }) 595cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 596cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 597683c1411Shappy-lx 598683c1411Shappy-lx forward_D := all_match 599cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 600683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 601683c1411Shappy-lx } 602683c1411Shappy-lx 603683c1411Shappy-lx (forward_D, forwardData) 604683c1411Shappy-lx } 605683c1411Shappy-lx} 606683c1411Shappy-lx 607683c1411Shappy-lxclass MissEntryForwardIO(implicit p: Parameters) extends DCacheBundle { 608683c1411Shappy-lx val inflight = Bool() 609683c1411Shappy-lx val paddr = UInt(PAddrBits.W) 610683c1411Shappy-lx val raw_data = Vec(blockBytes/beatBytes, UInt(beatBits.W)) 611683c1411Shappy-lx val firstbeat_valid = Bool() 612683c1411Shappy-lx val lastbeat_valid = Bool() 613683c1411Shappy-lx 614683c1411Shappy-lx def apply(mshr_valid : Bool, mshr_paddr : UInt, mshr_rawdata : Vec[UInt], mshr_first_valid : Bool, mshr_last_valid : Bool) = { 615683c1411Shappy-lx inflight := mshr_valid 616683c1411Shappy-lx paddr := mshr_paddr 617683c1411Shappy-lx raw_data := mshr_rawdata 618683c1411Shappy-lx firstbeat_valid := mshr_first_valid 619683c1411Shappy-lx lastbeat_valid := mshr_last_valid 620683c1411Shappy-lx } 621683c1411Shappy-lx 622683c1411Shappy-lx // check if we can forward from mshr or D channel 623683c1411Shappy-lx def check(req_valid : Bool, req_paddr : UInt) = { 624683c1411Shappy-lx RegNext(req_valid && inflight && req_paddr(PAddrBits - 1, blockOffBits) === paddr(PAddrBits - 1, blockOffBits)) 625683c1411Shappy-lx } 626683c1411Shappy-lx 627683c1411Shappy-lx def forward(req_valid : Bool, req_paddr : UInt) = { 628683c1411Shappy-lx val all_match = (req_paddr(log2Up(refillBytes)) === 0.U && firstbeat_valid) || 629683c1411Shappy-lx (req_paddr(log2Up(refillBytes)) === 1.U && lastbeat_valid) 630683c1411Shappy-lx 631683c1411Shappy-lx val forward_mshr = RegInit(false.B) 632cdbff57cSHaoyuan Feng val forwardData = RegInit(VecInit(List.fill(VLEN/8)(0.U(8.W)))) 633683c1411Shappy-lx 634683c1411Shappy-lx val beat_data = raw_data(req_paddr(log2Up(refillBytes))) 635683c1411Shappy-lx val block_idx = req_paddr(log2Up(refillBytes) - 1, 3) 636683c1411Shappy-lx val block_data = Wire(Vec(l1BusDataWidth / 64, UInt(64.W))) 637683c1411Shappy-lx (0 until l1BusDataWidth / 64).map(i => { 638683c1411Shappy-lx block_data(i) := beat_data(64 * i + 63, 64 * i) 639683c1411Shappy-lx }) 640cdbff57cSHaoyuan Feng val selected_data = Wire(UInt(128.W)) 641cdbff57cSHaoyuan Feng selected_data := Mux(req_paddr(3), Fill(2, block_data(block_idx)), Cat(block_data(block_idx + 1.U), block_data(block_idx))) 642683c1411Shappy-lx 643683c1411Shappy-lx forward_mshr := all_match 644cdbff57cSHaoyuan Feng for (i <- 0 until VLEN/8) { 645683c1411Shappy-lx forwardData(i) := selected_data(8 * i + 7, 8 * i) 646683c1411Shappy-lx } 647683c1411Shappy-lx 648683c1411Shappy-lx (forward_mshr, forwardData) 649683c1411Shappy-lx } 650683c1411Shappy-lx} 651683c1411Shappy-lx 652683c1411Shappy-lx// forward mshr's data to ldu 653683c1411Shappy-lxclass LduToMissqueueForwardIO(implicit p: Parameters) extends DCacheBundle { 654683c1411Shappy-lx // req 655683c1411Shappy-lx val valid = Input(Bool()) 656683c1411Shappy-lx val mshrid = Input(UInt(log2Up(cfg.nMissEntries).W)) 657683c1411Shappy-lx val paddr = Input(UInt(PAddrBits.W)) 658683c1411Shappy-lx // resp 659683c1411Shappy-lx val forward_mshr = Output(Bool()) 660cdbff57cSHaoyuan Feng val forwardData = Output(Vec(VLEN/8, UInt(8.W))) 661683c1411Shappy-lx val forward_result_valid = Output(Bool()) 662683c1411Shappy-lx 663683c1411Shappy-lx def connect(sink: LduToMissqueueForwardIO) = { 664683c1411Shappy-lx sink.valid := valid 665683c1411Shappy-lx sink.mshrid := mshrid 666683c1411Shappy-lx sink.paddr := paddr 667683c1411Shappy-lx forward_mshr := sink.forward_mshr 668683c1411Shappy-lx forwardData := sink.forwardData 669683c1411Shappy-lx forward_result_valid := sink.forward_result_valid 670683c1411Shappy-lx } 671683c1411Shappy-lx 672683c1411Shappy-lx def forward() = { 673683c1411Shappy-lx (forward_result_valid, forward_mshr, forwardData) 674683c1411Shappy-lx } 675683c1411Shappy-lx} 676683c1411Shappy-lx 6771f0e2dc7SJiawei Linclass DCacheToLsuIO(implicit p: Parameters) extends DCacheBundle { 6781f0e2dc7SJiawei Lin val load = Vec(LoadPipelineWidth, Flipped(new DCacheLoadIO)) // for speculative load 6791f0e2dc7SJiawei Lin val lsq = ValidIO(new Refill) // refill to load queue, wake up load misses 680ad3ba452Szhanglinjuan val store = new DCacheToSbufferIO // for sbuffer 6816786cfb7SWilliam Wang val atomics = Flipped(new AtomicWordIO) // atomics reqs 68267682d05SWilliam Wang val release = ValidIO(new Release) // cacheline release hint for ld-ld violation check 683683c1411Shappy-lx val forward_D = Output(Vec(LoadPipelineWidth, new DcacheToLduForwardIO)) 684683c1411Shappy-lx val forward_mshr = Vec(LoadPipelineWidth, new LduToMissqueueForwardIO) 6851f0e2dc7SJiawei Lin} 6861f0e2dc7SJiawei Lin 6871f0e2dc7SJiawei Linclass DCacheIO(implicit p: Parameters) extends DCacheBundle { 6885668a921SJiawei Lin val hartId = Input(UInt(8.W)) 689f1d78cf7SLinJiawei val l2_pf_store_only = Input(Bool()) 6901f0e2dc7SJiawei Lin val lsu = new DCacheToLsuIO 691e19f7967SWilliam Wang val csr = new L1CacheToCsrIO 6921f0e2dc7SJiawei Lin val error = new L1CacheErrorInfo 6931f0e2dc7SJiawei Lin val mshrFull = Output(Bool()) 694*2fdb4d6aShappy-lx val force_write = Input(Bool()) 6951f0e2dc7SJiawei Lin} 6961f0e2dc7SJiawei Lin 6971f0e2dc7SJiawei Lin 6981f0e2dc7SJiawei Linclass DCache()(implicit p: Parameters) extends LazyModule with HasDCacheParameters { 6991f0e2dc7SJiawei Lin 7001f0e2dc7SJiawei Lin val clientParameters = TLMasterPortParameters.v1( 7011f0e2dc7SJiawei Lin Seq(TLMasterParameters.v1( 7021f0e2dc7SJiawei Lin name = "dcache", 703ad3ba452Szhanglinjuan sourceId = IdRange(0, nEntries + 1), 7041f0e2dc7SJiawei Lin supportsProbe = TransferSizes(cfg.blockBytes) 7051f0e2dc7SJiawei Lin )), 7061f0e2dc7SJiawei Lin requestFields = cacheParams.reqFields, 7071f0e2dc7SJiawei Lin echoFields = cacheParams.echoFields 7081f0e2dc7SJiawei Lin ) 7091f0e2dc7SJiawei Lin 7101f0e2dc7SJiawei Lin val clientNode = TLClientNode(Seq(clientParameters)) 7111f0e2dc7SJiawei Lin 7121f0e2dc7SJiawei Lin lazy val module = new DCacheImp(this) 7131f0e2dc7SJiawei Lin} 7141f0e2dc7SJiawei Lin 7151f0e2dc7SJiawei Lin 7161ca0e4f3SYinan Xuclass DCacheImp(outer: DCache) extends LazyModuleImp(outer) with HasDCacheParameters with HasPerfEvents { 7171f0e2dc7SJiawei Lin 7181f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 7191f0e2dc7SJiawei Lin 7201f0e2dc7SJiawei Lin val (bus, edge) = outer.clientNode.out.head 7211f0e2dc7SJiawei Lin require(bus.d.bits.data.getWidth == l1BusDataWidth, "DCache: tilelink width does not match") 7221f0e2dc7SJiawei Lin 7231f0e2dc7SJiawei Lin println("DCache:") 7241f0e2dc7SJiawei Lin println(" DCacheSets: " + DCacheSets) 7253eeae490SMaxpicca-Li println(" DCacheSetDiv: " + DCacheSetDiv) 7261f0e2dc7SJiawei Lin println(" DCacheWays: " + DCacheWays) 7271f0e2dc7SJiawei Lin println(" DCacheBanks: " + DCacheBanks) 7281f0e2dc7SJiawei Lin println(" DCacheSRAMRowBits: " + DCacheSRAMRowBits) 7291f0e2dc7SJiawei Lin println(" DCacheWordOffset: " + DCacheWordOffset) 7301f0e2dc7SJiawei Lin println(" DCacheBankOffset: " + DCacheBankOffset) 7311f0e2dc7SJiawei Lin println(" DCacheSetOffset: " + DCacheSetOffset) 7321f0e2dc7SJiawei Lin println(" DCacheTagOffset: " + DCacheTagOffset) 7331f0e2dc7SJiawei Lin println(" DCacheAboveIndexOffset: " + DCacheAboveIndexOffset) 7341f0e2dc7SJiawei Lin 7351f0e2dc7SJiawei Lin //---------------------------------------- 7361f0e2dc7SJiawei Lin // core data structures 7377dbf3a33SMaxpicca-Li val bankedDataArray = if(EnableDCacheWPU) Module(new SramedDataArray) else Module(new BankedDataArray) 7383af6aa6eSWilliam Wang val metaArray = Module(new L1CohMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) 7393af6aa6eSWilliam Wang val errorArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) 7403af6aa6eSWilliam Wang val prefetchArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = 2)) // prefetch flag array 7413af6aa6eSWilliam Wang val accessArray = Module(new L1FlagMetaArray(readPorts = LoadPipelineWidth + 1, writePorts = LoadPipelineWidth + 2)) 742ad3ba452Szhanglinjuan val tagArray = Module(new DuplicatedTagArray(readPorts = LoadPipelineWidth + 1)) 7431f0e2dc7SJiawei Lin bankedDataArray.dump() 7441f0e2dc7SJiawei Lin 7451f0e2dc7SJiawei Lin //---------------------------------------- 7461f0e2dc7SJiawei Lin // core modules 7471f0e2dc7SJiawei Lin val ldu = Seq.tabulate(LoadPipelineWidth)({ i => Module(new LoadPipe(i))}) 74862cb71fbShappy-lx // val atomicsReplayUnit = Module(new AtomicsReplayEntry) 7491f0e2dc7SJiawei Lin val mainPipe = Module(new MainPipe) 750ad3ba452Szhanglinjuan val refillPipe = Module(new RefillPipe) 7511f0e2dc7SJiawei Lin val missQueue = Module(new MissQueue(edge)) 7521f0e2dc7SJiawei Lin val probeQueue = Module(new ProbeQueue(edge)) 7531f0e2dc7SJiawei Lin val wb = Module(new WritebackQueue(edge)) 7541f0e2dc7SJiawei Lin 7555668a921SJiawei Lin missQueue.io.hartId := io.hartId 756f1d78cf7SLinJiawei missQueue.io.l2_pf_store_only := RegNext(io.l2_pf_store_only, false.B) 7575668a921SJiawei Lin 7589ef181f4SWilliam Wang val errors = ldu.map(_.io.error) ++ // load error 7599ef181f4SWilliam Wang Seq(mainPipe.io.error) // store / misc error 7606786cfb7SWilliam Wang io.error <> RegNext(Mux1H(errors.map(e => RegNext(e.valid) -> RegNext(e)))) 761dd95524eSzhanglinjuan 7621f0e2dc7SJiawei Lin //---------------------------------------- 7631f0e2dc7SJiawei Lin // meta array 7643af6aa6eSWilliam Wang 7653af6aa6eSWilliam Wang // read / write coh meta 766ad3ba452Szhanglinjuan val meta_read_ports = ldu.map(_.io.meta_read) ++ 767026615fcSWilliam Wang Seq(mainPipe.io.meta_read) 768ad3ba452Szhanglinjuan val meta_resp_ports = ldu.map(_.io.meta_resp) ++ 769026615fcSWilliam Wang Seq(mainPipe.io.meta_resp) 770ad3ba452Szhanglinjuan val meta_write_ports = Seq( 771ad3ba452Szhanglinjuan mainPipe.io.meta_write, 772026615fcSWilliam Wang refillPipe.io.meta_write 773ad3ba452Szhanglinjuan ) 774ad3ba452Szhanglinjuan meta_read_ports.zip(metaArray.io.read).foreach { case (p, r) => r <> p } 775ad3ba452Szhanglinjuan meta_resp_ports.zip(metaArray.io.resp).foreach { case (p, r) => p := r } 776ad3ba452Szhanglinjuan meta_write_ports.zip(metaArray.io.write).foreach { case (p, w) => w <> p } 7771f0e2dc7SJiawei Lin 7783af6aa6eSWilliam Wang // read extra meta 779026615fcSWilliam Wang meta_read_ports.zip(errorArray.io.read).foreach { case (p, r) => r <> p } 7803af6aa6eSWilliam Wang meta_read_ports.zip(prefetchArray.io.read).foreach { case (p, r) => r <> p } 7813af6aa6eSWilliam Wang meta_read_ports.zip(accessArray.io.read).foreach { case (p, r) => r <> p } 7823af6aa6eSWilliam Wang val extra_meta_resp_ports = ldu.map(_.io.extra_meta_resp) ++ 7833af6aa6eSWilliam Wang Seq(mainPipe.io.extra_meta_resp) 7843af6aa6eSWilliam Wang extra_meta_resp_ports.zip(errorArray.io.resp).foreach { case (p, r) => { 7853af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).error := r(i) }) 7863af6aa6eSWilliam Wang }} 7873af6aa6eSWilliam Wang extra_meta_resp_ports.zip(prefetchArray.io.resp).foreach { case (p, r) => { 7883af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).prefetch := r(i) }) 7893af6aa6eSWilliam Wang }} 7903af6aa6eSWilliam Wang extra_meta_resp_ports.zip(accessArray.io.resp).foreach { case (p, r) => { 7913af6aa6eSWilliam Wang (0 until nWays).map(i => { p(i).access := r(i) }) 7923af6aa6eSWilliam Wang }} 7933af6aa6eSWilliam Wang 7943af6aa6eSWilliam Wang // write extra meta 7953af6aa6eSWilliam Wang val error_flag_write_ports = Seq( 7963af6aa6eSWilliam Wang mainPipe.io.error_flag_write, // error flag generated by corrupted store 7973af6aa6eSWilliam Wang refillPipe.io.error_flag_write // corrupted signal from l2 7983af6aa6eSWilliam Wang ) 799026615fcSWilliam Wang error_flag_write_ports.zip(errorArray.io.write).foreach { case (p, w) => w <> p } 800026615fcSWilliam Wang 8013af6aa6eSWilliam Wang val prefetch_flag_write_ports = Seq( 8023af6aa6eSWilliam Wang mainPipe.io.prefetch_flag_write, // set prefetch_flag to false if coh is set to Nothing 8033af6aa6eSWilliam Wang refillPipe.io.prefetch_flag_write // refill required by prefetch will set prefetch_flag 8043af6aa6eSWilliam Wang ) 8053af6aa6eSWilliam Wang prefetch_flag_write_ports.zip(prefetchArray.io.write).foreach { case (p, w) => w <> p } 8063af6aa6eSWilliam Wang 8073af6aa6eSWilliam Wang val access_flag_write_ports = ldu.map(_.io.access_flag_write) ++ Seq( 8083af6aa6eSWilliam Wang mainPipe.io.access_flag_write, 8093af6aa6eSWilliam Wang refillPipe.io.access_flag_write 8103af6aa6eSWilliam Wang ) 8113af6aa6eSWilliam Wang access_flag_write_ports.zip(accessArray.io.write).foreach { case (p, w) => w <> p } 8123af6aa6eSWilliam Wang 813ad3ba452Szhanglinjuan //---------------------------------------- 814ad3ba452Szhanglinjuan // tag array 815ad3ba452Szhanglinjuan require(tagArray.io.read.size == (ldu.size + 1)) 81609ae47d2SWilliam Wang val tag_write_intend = missQueue.io.refill_pipe_req.valid || mainPipe.io.tag_write_intend 81709ae47d2SWilliam Wang assert(!RegNext(!tag_write_intend && tagArray.io.write.valid)) 818ad3ba452Szhanglinjuan ldu.zipWithIndex.foreach { 819ad3ba452Szhanglinjuan case (ld, i) => 820ad3ba452Szhanglinjuan tagArray.io.read(i) <> ld.io.tag_read 821ad3ba452Szhanglinjuan ld.io.tag_resp := tagArray.io.resp(i) 82209ae47d2SWilliam Wang ld.io.tag_read.ready := !tag_write_intend 8231f0e2dc7SJiawei Lin } 824ad3ba452Szhanglinjuan tagArray.io.read.last <> mainPipe.io.tag_read 825ad3ba452Szhanglinjuan mainPipe.io.tag_resp := tagArray.io.resp.last 826ad3ba452Szhanglinjuan 82709ae47d2SWilliam Wang val fake_tag_read_conflict_this_cycle = PopCount(ldu.map(ld=> ld.io.tag_read.valid)) 82809ae47d2SWilliam Wang XSPerfAccumulate("fake_tag_read_conflict", fake_tag_read_conflict_this_cycle) 82909ae47d2SWilliam Wang 830ad3ba452Szhanglinjuan val tag_write_arb = Module(new Arbiter(new TagWriteReq, 2)) 831ad3ba452Szhanglinjuan tag_write_arb.io.in(0) <> refillPipe.io.tag_write 832ad3ba452Szhanglinjuan tag_write_arb.io.in(1) <> mainPipe.io.tag_write 833ad3ba452Szhanglinjuan tagArray.io.write <> tag_write_arb.io.out 8341f0e2dc7SJiawei Lin 8351f0e2dc7SJiawei Lin //---------------------------------------- 8361f0e2dc7SJiawei Lin // data array 837d2b20d1aSTang Haojin mainPipe.io.data_read.zip(ldu).map(x => x._1 := x._2.io.lsu.req.valid) 8381f0e2dc7SJiawei Lin 839ad3ba452Szhanglinjuan val dataWriteArb = Module(new Arbiter(new L1BankedDataWriteReq, 2)) 840ad3ba452Szhanglinjuan dataWriteArb.io.in(0) <> refillPipe.io.data_write 841ad3ba452Szhanglinjuan dataWriteArb.io.in(1) <> mainPipe.io.data_write 842ad3ba452Szhanglinjuan 843ad3ba452Szhanglinjuan bankedDataArray.io.write <> dataWriteArb.io.out 8441f0e2dc7SJiawei Lin 8456c7e5e86Szhanglinjuan for (bank <- 0 until DCacheBanks) { 8466c7e5e86Szhanglinjuan val dataWriteArb_dup = Module(new Arbiter(new L1BankedDataWriteReqCtrl, 2)) 8476c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).valid := refillPipe.io.data_write_dup(bank).valid 8486c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(0).bits := refillPipe.io.data_write_dup(bank).bits 8496c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).valid := mainPipe.io.data_write_dup(bank).valid 8506c7e5e86Szhanglinjuan dataWriteArb_dup.io.in(1).bits := mainPipe.io.data_write_dup(bank).bits 8516c7e5e86Szhanglinjuan 8526c7e5e86Szhanglinjuan bankedDataArray.io.write_dup(bank) <> dataWriteArb_dup.io.out 8536c7e5e86Szhanglinjuan } 8546c7e5e86Szhanglinjuan 855d2b20d1aSTang Haojin bankedDataArray.io.readline <> mainPipe.io.data_readline 8567a5caa97Szhanglinjuan bankedDataArray.io.readline_intend := mainPipe.io.data_read_intend 8576786cfb7SWilliam Wang mainPipe.io.readline_error_delayed := bankedDataArray.io.readline_error_delayed 858144422dcSMaxpicca-Li mainPipe.io.data_resp := bankedDataArray.io.readline_resp 8591f0e2dc7SJiawei Lin 8609ef181f4SWilliam Wang (0 until LoadPipelineWidth).map(i => { 8619ef181f4SWilliam Wang bankedDataArray.io.read(i) <> ldu(i).io.banked_data_read 862cdbff57cSHaoyuan Feng bankedDataArray.io.is128Req(i) <> ldu(i).io.is128Req 8636786cfb7SWilliam Wang bankedDataArray.io.read_error_delayed(i) <> ldu(i).io.read_error_delayed 8649ef181f4SWilliam Wang 865144422dcSMaxpicca-Li ldu(i).io.banked_data_resp := bankedDataArray.io.read_resp_delayed(i) 866144422dcSMaxpicca-Li 8679ef181f4SWilliam Wang ldu(i).io.bank_conflict_slow := bankedDataArray.io.bank_conflict_slow(i) 8689ef181f4SWilliam Wang }) 8691f0e2dc7SJiawei Lin 870774f100aSWilliam Wang (0 until LoadPipelineWidth).map(i => { 871683c1411Shappy-lx val (_, _, done, _) = edge.count(bus.d) 872683c1411Shappy-lx when(bus.d.bits.opcode === TLMessages.GrantData) { 873683c1411Shappy-lx io.lsu.forward_D(i).apply(bus.d.valid, bus.d.bits.data, bus.d.bits.source, done) 874683c1411Shappy-lx }.otherwise { 875683c1411Shappy-lx io.lsu.forward_D(i).dontCare() 876683c1411Shappy-lx } 877683c1411Shappy-lx }) 878*2fdb4d6aShappy-lx mainPipe.io.force_write <> io.force_write 879683c1411Shappy-lx 8801f0e2dc7SJiawei Lin //---------------------------------------- 8811f0e2dc7SJiawei Lin // load pipe 8821f0e2dc7SJiawei Lin // the s1 kill signal 8831f0e2dc7SJiawei Lin // only lsu uses this, replay never kills 8841f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { 8851f0e2dc7SJiawei Lin ldu(w).io.lsu <> io.lsu.load(w) 8861f0e2dc7SJiawei Lin 887cdbff57cSHaoyuan Feng // TODO:when have load128Req 888cdbff57cSHaoyuan Feng ldu(w).io.load128Req := false.B 889cdbff57cSHaoyuan Feng 8901f0e2dc7SJiawei Lin // replay and nack not needed anymore 8911f0e2dc7SJiawei Lin // TODO: remove replay and nack 8921f0e2dc7SJiawei Lin ldu(w).io.nack := false.B 8931f0e2dc7SJiawei Lin 8941f0e2dc7SJiawei Lin ldu(w).io.disable_ld_fast_wakeup := 8957a5caa97Szhanglinjuan bankedDataArray.io.disable_ld_fast_wakeup(w) // load pipe fast wake up should be disabled when bank conflict 8961f0e2dc7SJiawei Lin } 8971f0e2dc7SJiawei Lin 898da3bf434SMaxpicca-Li /** LoadMissDB: record load miss state */ 899da3bf434SMaxpicca-Li val isWriteLoadMissTable = WireInit(Constantin.createRecord("isWriteLoadMissTable" + p(XSCoreParamsKey).HartId.toString)) 900da3bf434SMaxpicca-Li val isFirstHitWrite = WireInit(Constantin.createRecord("isFirstHitWrite" + p(XSCoreParamsKey).HartId.toString)) 901da3bf434SMaxpicca-Li val tableName = "LoadMissDB" + p(XSCoreParamsKey).HartId.toString 902da3bf434SMaxpicca-Li val siteName = "DcacheWrapper" + p(XSCoreParamsKey).HartId.toString 903da3bf434SMaxpicca-Li val loadMissTable = ChiselDB.createTable(tableName, new LoadMissEntry) 904da3bf434SMaxpicca-Li for( i <- 0 until LoadPipelineWidth){ 905da3bf434SMaxpicca-Li val loadMissEntry = Wire(new LoadMissEntry) 906da3bf434SMaxpicca-Li val loadMissWriteEn = 907da3bf434SMaxpicca-Li (!ldu(i).io.lsu.resp.bits.replay && ldu(i).io.miss_req.fire) || 908da3bf434SMaxpicca-Li (ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid && isFirstHitWrite.orR) 909da3bf434SMaxpicca-Li loadMissEntry.timeCnt := GTimer() 910da3bf434SMaxpicca-Li loadMissEntry.robIdx := ldu(i).io.lsu.resp.bits.debug_robIdx 911da3bf434SMaxpicca-Li loadMissEntry.paddr := ldu(i).io.miss_req.bits.addr 912da3bf434SMaxpicca-Li loadMissEntry.vaddr := ldu(i).io.miss_req.bits.vaddr 913da3bf434SMaxpicca-Li loadMissEntry.missState := OHToUInt(Cat(Seq( 914da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & ldu(i).io.miss_resp.merged, 915da3bf434SMaxpicca-Li ldu(i).io.miss_req.fire & !ldu(i).io.miss_resp.merged, 916da3bf434SMaxpicca-Li ldu(i).io.lsu.s2_first_hit && ldu(i).io.lsu.resp.valid 917da3bf434SMaxpicca-Li ))) 918da3bf434SMaxpicca-Li loadMissTable.log( 919da3bf434SMaxpicca-Li data = loadMissEntry, 920da3bf434SMaxpicca-Li en = isWriteLoadMissTable.orR && loadMissWriteEn, 921da3bf434SMaxpicca-Li site = siteName, 922da3bf434SMaxpicca-Li clock = clock, 923da3bf434SMaxpicca-Li reset = reset 924da3bf434SMaxpicca-Li ) 925da3bf434SMaxpicca-Li } 926da3bf434SMaxpicca-Li 9271f0e2dc7SJiawei Lin //---------------------------------------- 9281f0e2dc7SJiawei Lin // atomics 9291f0e2dc7SJiawei Lin // atomics not finished yet 93062cb71fbShappy-lx // io.lsu.atomics <> atomicsReplayUnit.io.lsu 93162cb71fbShappy-lx io.lsu.atomics.resp := RegNext(mainPipe.io.atomic_resp) 93262cb71fbShappy-lx io.lsu.atomics.block_lr := mainPipe.io.block_lr 93362cb71fbShappy-lx // atomicsReplayUnit.io.pipe_resp := RegNext(mainPipe.io.atomic_resp) 93462cb71fbShappy-lx // atomicsReplayUnit.io.block_lr <> mainPipe.io.block_lr 9351f0e2dc7SJiawei Lin 9361f0e2dc7SJiawei Lin //---------------------------------------- 9371f0e2dc7SJiawei Lin // miss queue 9381f0e2dc7SJiawei Lin val MissReqPortCount = LoadPipelineWidth + 1 9391f0e2dc7SJiawei Lin val MainPipeMissReqPort = 0 9401f0e2dc7SJiawei Lin 9411f0e2dc7SJiawei Lin // Request 9426008d57dShappy-lx val missReqArb = Module(new ArbiterFilterByCacheLineAddr(new MissReq, MissReqPortCount, blockOffBits, PAddrBits)) 9431f0e2dc7SJiawei Lin 944a98b054bSWilliam Wang missReqArb.io.in(MainPipeMissReqPort) <> mainPipe.io.miss_req 9451f0e2dc7SJiawei Lin for (w <- 0 until LoadPipelineWidth) { missReqArb.io.in(w + 1) <> ldu(w).io.miss_req } 9461f0e2dc7SJiawei Lin 947fa9ac9b6SWilliam Wang for (w <- 0 until LoadPipelineWidth) { ldu(w).io.miss_resp := missQueue.io.resp } 948fa9ac9b6SWilliam Wang mainPipe.io.miss_resp := missQueue.io.resp 949683c1411Shappy-lx 9501f0e2dc7SJiawei Lin wb.io.miss_req.valid := missReqArb.io.out.valid 9511f0e2dc7SJiawei Lin wb.io.miss_req.bits := missReqArb.io.out.bits.addr 9521f0e2dc7SJiawei Lin 953a98b054bSWilliam Wang // block_decoupled(missReqArb.io.out, missQueue.io.req, wb.io.block_miss_req) 954a98b054bSWilliam Wang missReqArb.io.out <> missQueue.io.req 955a98b054bSWilliam Wang when(wb.io.block_miss_req) { 956a98b054bSWilliam Wang missQueue.io.req.bits.cancel := true.B 957a98b054bSWilliam Wang missReqArb.io.out.ready := false.B 958a98b054bSWilliam Wang } 9591f0e2dc7SJiawei Lin 9606008d57dShappy-lx XSPerfAccumulate("miss_queue_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) >= 1.U) 9616008d57dShappy-lx XSPerfAccumulate("miss_queue_muti_fire", PopCount(VecInit(missReqArb.io.in.map(_.fire))) > 1.U) 9626b5c3d02Shappy-lx 9636b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) >= 1.U) 9646b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_req", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U) 9656b5c3d02Shappy-lx XSPerfAccumulate("miss_queue_has_muti_enq_but_not_fire", PopCount(VecInit(missReqArb.io.in.map(_.valid))) > 1.U && PopCount(VecInit(missReqArb.io.in.map(_.fire))) === 0.U) 9666008d57dShappy-lx 967683c1411Shappy-lx // forward missqueue 968683c1411Shappy-lx (0 until LoadPipelineWidth).map(i => io.lsu.forward_mshr(i).connect(missQueue.io.forward(i))) 969683c1411Shappy-lx 9701f0e2dc7SJiawei Lin // refill to load queue 971ad3ba452Szhanglinjuan io.lsu.lsq <> missQueue.io.refill_to_ldq 9721f0e2dc7SJiawei Lin 9731f0e2dc7SJiawei Lin // tilelink stuff 9741f0e2dc7SJiawei Lin bus.a <> missQueue.io.mem_acquire 9751f0e2dc7SJiawei Lin bus.e <> missQueue.io.mem_finish 976ad3ba452Szhanglinjuan missQueue.io.probe_addr := bus.b.bits.address 977ad3ba452Szhanglinjuan 978a98b054bSWilliam Wang missQueue.io.main_pipe_resp := RegNext(mainPipe.io.atomic_resp) 9791f0e2dc7SJiawei Lin 9801f0e2dc7SJiawei Lin //---------------------------------------- 9811f0e2dc7SJiawei Lin // probe 9821f0e2dc7SJiawei Lin // probeQueue.io.mem_probe <> bus.b 9831f0e2dc7SJiawei Lin block_decoupled(bus.b, probeQueue.io.mem_probe, missQueue.io.probe_block) 984ad3ba452Szhanglinjuan probeQueue.io.lrsc_locked_block <> mainPipe.io.lrsc_locked_block 985300ded30SWilliam Wang probeQueue.io.update_resv_set <> mainPipe.io.update_resv_set 9861f0e2dc7SJiawei Lin 9871f0e2dc7SJiawei Lin //---------------------------------------- 9881f0e2dc7SJiawei Lin // mainPipe 989ad3ba452Szhanglinjuan // when a req enters main pipe, if it is set-conflict with replace pipe or refill pipe, 990ad3ba452Szhanglinjuan // block the req in main pipe 991219c4595Szhanglinjuan block_decoupled(probeQueue.io.pipe_req, mainPipe.io.probe_req, missQueue.io.refill_pipe_req.valid) 992b36dd5fdSWilliam Wang block_decoupled(io.lsu.store.req, mainPipe.io.store_req, refillPipe.io.req.valid) 9931f0e2dc7SJiawei Lin 994a98b054bSWilliam Wang io.lsu.store.replay_resp := RegNext(mainPipe.io.store_replay_resp) 995ad3ba452Szhanglinjuan io.lsu.store.main_pipe_hit_resp := mainPipe.io.store_hit_resp 9961f0e2dc7SJiawei Lin 99769790076Szhanglinjuan arbiter_with_pipereg( 99862cb71fbShappy-lx in = Seq(missQueue.io.main_pipe_req, io.lsu.atomics.req), 99969790076Szhanglinjuan out = mainPipe.io.atomic_req, 100069790076Szhanglinjuan name = Some("main_pipe_atomic_req") 100169790076Szhanglinjuan ) 10021f0e2dc7SJiawei Lin 1003a98b054bSWilliam Wang mainPipe.io.invalid_resv_set := RegNext(wb.io.req.fire && wb.io.req.bits.addr === mainPipe.io.lrsc_locked_block.bits) 10041f0e2dc7SJiawei Lin 1005ad3ba452Szhanglinjuan //---------------------------------------- 1006b36dd5fdSWilliam Wang // replace (main pipe) 1007ad3ba452Szhanglinjuan val mpStatus = mainPipe.io.status 1008578c21a4Szhanglinjuan mainPipe.io.replace_req <> missQueue.io.replace_pipe_req 1009578c21a4Szhanglinjuan missQueue.io.replace_pipe_resp := mainPipe.io.replace_resp 10101f0e2dc7SJiawei Lin 1011ad3ba452Szhanglinjuan //---------------------------------------- 1012ad3ba452Szhanglinjuan // refill pipe 101363540aa5Szhanglinjuan val refillShouldBeBlocked = (mpStatus.s1.valid && mpStatus.s1.bits.set === missQueue.io.refill_pipe_req.bits.idx) || 101463540aa5Szhanglinjuan Cat(Seq(mpStatus.s2, mpStatus.s3).map(s => 1015ad3ba452Szhanglinjuan s.valid && 1016ad3ba452Szhanglinjuan s.bits.set === missQueue.io.refill_pipe_req.bits.idx && 1017ad3ba452Szhanglinjuan s.bits.way_en === missQueue.io.refill_pipe_req.bits.way_en 1018ad3ba452Szhanglinjuan )).orR 1019ad3ba452Szhanglinjuan block_decoupled(missQueue.io.refill_pipe_req, refillPipe.io.req, refillShouldBeBlocked) 1020c3a5fe5fShappy-lx 1021c3a5fe5fShappy-lx val mpStatus_dup = mainPipe.io.status_dup 1022c3a5fe5fShappy-lx val mq_refill_dup = missQueue.io.refill_pipe_req_dup 1023c3a5fe5fShappy-lx val refillShouldBeBlocked_dup = VecInit((0 until nDupStatus).map { case i => 1024c3a5fe5fShappy-lx mpStatus_dup(i).s1.valid && mpStatus_dup(i).s1.bits.set === mq_refill_dup(i).bits.idx || 1025c3a5fe5fShappy-lx Cat(Seq(mpStatus_dup(i).s2, mpStatus_dup(i).s3).map(s => 1026c3a5fe5fShappy-lx s.valid && 1027c3a5fe5fShappy-lx s.bits.set === mq_refill_dup(i).bits.idx && 1028c3a5fe5fShappy-lx s.bits.way_en === mq_refill_dup(i).bits.way_en 1029c3a5fe5fShappy-lx )).orR 1030c3a5fe5fShappy-lx }) 1031c3a5fe5fShappy-lx dontTouch(refillShouldBeBlocked_dup) 1032c3a5fe5fShappy-lx 10336c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 10346c7e5e86Szhanglinjuan r.bits := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).bits 10356c7e5e86Szhanglinjuan } 10366c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.bits := mq_refill_dup(metaWritePort).bits 10376c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.bits := mq_refill_dup(tagWritePort).bits 10386c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.bits := mq_refill_dup(errWritePort).bits 10396c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_data_w.zipWithIndex.foreach { case (r, i) => 10406c7e5e86Szhanglinjuan r.valid := (mq_refill_dup.drop(dataWritePort).take(DCacheBanks))(i).valid && 10416c7e5e86Szhanglinjuan !(refillShouldBeBlocked_dup.drop(dataWritePort).take(DCacheBanks))(i) 10426c7e5e86Szhanglinjuan } 10436c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_meta_w.valid := mq_refill_dup(metaWritePort).valid && !refillShouldBeBlocked_dup(metaWritePort) 10446c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_tag_w.valid := mq_refill_dup(tagWritePort).valid && !refillShouldBeBlocked_dup(tagWritePort) 10456c7e5e86Szhanglinjuan refillPipe.io.req_dup_for_err_w.valid := mq_refill_dup(errWritePort).valid && !refillShouldBeBlocked_dup(errWritePort) 1046c3a5fe5fShappy-lx 1047c3a5fe5fShappy-lx val refillPipe_io_req_valid_dup = VecInit(mq_refill_dup.zip(refillShouldBeBlocked_dup).map( 1048c3a5fe5fShappy-lx x => x._1.valid && !x._2 1049c3a5fe5fShappy-lx )) 1050c3a5fe5fShappy-lx val refillPipe_io_data_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(0, nDupDataWriteReady)) 10516c7e5e86Szhanglinjuan val refillPipe_io_tag_write_valid_dup = VecInit(refillPipe_io_req_valid_dup.slice(nDupDataWriteReady, nDupStatus)) 1052c3a5fe5fShappy-lx dontTouch(refillPipe_io_req_valid_dup) 1053c3a5fe5fShappy-lx dontTouch(refillPipe_io_data_write_valid_dup) 1054c3a5fe5fShappy-lx dontTouch(refillPipe_io_tag_write_valid_dup) 1055c3a5fe5fShappy-lx mainPipe.io.data_write_ready_dup := VecInit(refillPipe_io_data_write_valid_dup.map(v => !v)) 1056c3a5fe5fShappy-lx mainPipe.io.tag_write_ready_dup := VecInit(refillPipe_io_tag_write_valid_dup.map(v => !v)) 1057c3a5fe5fShappy-lx mainPipe.io.wb_ready_dup := wb.io.req_ready_dup 1058c3a5fe5fShappy-lx 1059c3a5fe5fShappy-lx mq_refill_dup.zip(refillShouldBeBlocked_dup).foreach { case (r, block) => 1060c3a5fe5fShappy-lx r.ready := refillPipe.io.req.ready && !block 1061c3a5fe5fShappy-lx } 1062c3a5fe5fShappy-lx 106354e42658SWilliam Wang missQueue.io.refill_pipe_resp := refillPipe.io.resp 1064a98b054bSWilliam Wang io.lsu.store.refill_hit_resp := RegNext(refillPipe.io.store_resp) 10651f0e2dc7SJiawei Lin 10661f0e2dc7SJiawei Lin //---------------------------------------- 10671f0e2dc7SJiawei Lin // wb 10681f0e2dc7SJiawei Lin // add a queue between MainPipe and WritebackUnit to reduce MainPipe stalls due to WritebackUnit busy 1069026615fcSWilliam Wang 1070578c21a4Szhanglinjuan wb.io.req <> mainPipe.io.wb 10711f0e2dc7SJiawei Lin bus.c <> wb.io.mem_release 1072ad3ba452Szhanglinjuan wb.io.release_wakeup := refillPipe.io.release_wakeup 1073ad3ba452Szhanglinjuan wb.io.release_update := mainPipe.io.release_update 1074b8f6ff86SWilliam Wang wb.io.probe_ttob_check_req <> mainPipe.io.probe_ttob_check_req 1075b8f6ff86SWilliam Wang wb.io.probe_ttob_check_resp <> mainPipe.io.probe_ttob_check_resp 1076ef3b5b96SWilliam Wang 1077ef3b5b96SWilliam Wang io.lsu.release.valid := RegNext(wb.io.req.fire()) 1078ef3b5b96SWilliam Wang io.lsu.release.bits.paddr := RegNext(wb.io.req.bits.addr) 1079ef3b5b96SWilliam Wang // Note: RegNext() is required by: 1080ef3b5b96SWilliam Wang // * load queue released flag update logic 1081ef3b5b96SWilliam Wang // * load / load violation check logic 1082ef3b5b96SWilliam Wang // * and timing requirements 1083ef3b5b96SWilliam Wang // CHANGE IT WITH CARE 10841f0e2dc7SJiawei Lin 10851f0e2dc7SJiawei Lin // connect bus d 10861f0e2dc7SJiawei Lin missQueue.io.mem_grant.valid := false.B 10871f0e2dc7SJiawei Lin missQueue.io.mem_grant.bits := DontCare 10881f0e2dc7SJiawei Lin 10891f0e2dc7SJiawei Lin wb.io.mem_grant.valid := false.B 10901f0e2dc7SJiawei Lin wb.io.mem_grant.bits := DontCare 10911f0e2dc7SJiawei Lin 10921f0e2dc7SJiawei Lin // in L1DCache, we ony expect Grant[Data] and ReleaseAck 10931f0e2dc7SJiawei Lin bus.d.ready := false.B 10941f0e2dc7SJiawei Lin when (bus.d.bits.opcode === TLMessages.Grant || bus.d.bits.opcode === TLMessages.GrantData) { 10951f0e2dc7SJiawei Lin missQueue.io.mem_grant <> bus.d 10961f0e2dc7SJiawei Lin } .elsewhen (bus.d.bits.opcode === TLMessages.ReleaseAck) { 10971f0e2dc7SJiawei Lin wb.io.mem_grant <> bus.d 10981f0e2dc7SJiawei Lin } .otherwise { 10991f0e2dc7SJiawei Lin assert (!bus.d.fire()) 11001f0e2dc7SJiawei Lin } 11011f0e2dc7SJiawei Lin 11021f0e2dc7SJiawei Lin //---------------------------------------- 1103ad3ba452Szhanglinjuan // replacement algorithm 1104ad3ba452Szhanglinjuan val replacer = ReplacementPolicy.fromString(cacheParams.replacer, nWays, nSets) 1105ad3ba452Szhanglinjuan 1106ad3ba452Szhanglinjuan val replWayReqs = ldu.map(_.io.replace_way) ++ Seq(mainPipe.io.replace_way) 1107ad3ba452Szhanglinjuan replWayReqs.foreach{ 1108ad3ba452Szhanglinjuan case req => 1109ad3ba452Szhanglinjuan req.way := DontCare 1110ad3ba452Szhanglinjuan when (req.set.valid) { req.way := replacer.way(req.set.bits) } 1111ad3ba452Szhanglinjuan } 1112ad3ba452Szhanglinjuan 1113ad3ba452Szhanglinjuan val replAccessReqs = ldu.map(_.io.replace_access) ++ Seq( 111492816bbcSWilliam Wang mainPipe.io.replace_access 1115ad3ba452Szhanglinjuan ) 1116ad3ba452Szhanglinjuan val touchWays = Seq.fill(replAccessReqs.size)(Wire(ValidIO(UInt(log2Up(nWays).W)))) 1117ad3ba452Szhanglinjuan touchWays.zip(replAccessReqs).foreach { 1118ad3ba452Szhanglinjuan case (w, req) => 1119ad3ba452Szhanglinjuan w.valid := req.valid 1120ad3ba452Szhanglinjuan w.bits := req.bits.way 1121ad3ba452Szhanglinjuan } 1122ad3ba452Szhanglinjuan val touchSets = replAccessReqs.map(_.bits.set) 1123ad3ba452Szhanglinjuan replacer.access(touchSets, touchWays) 1124ad3ba452Szhanglinjuan 1125ad3ba452Szhanglinjuan //---------------------------------------- 11261f0e2dc7SJiawei Lin // assertions 11271f0e2dc7SJiawei Lin // dcache should only deal with DRAM addresses 11281f0e2dc7SJiawei Lin when (bus.a.fire()) { 11291f0e2dc7SJiawei Lin assert(bus.a.bits.address >= 0x80000000L.U) 11301f0e2dc7SJiawei Lin } 11311f0e2dc7SJiawei Lin when (bus.b.fire()) { 11321f0e2dc7SJiawei Lin assert(bus.b.bits.address >= 0x80000000L.U) 11331f0e2dc7SJiawei Lin } 11341f0e2dc7SJiawei Lin when (bus.c.fire()) { 11351f0e2dc7SJiawei Lin assert(bus.c.bits.address >= 0x80000000L.U) 11361f0e2dc7SJiawei Lin } 11371f0e2dc7SJiawei Lin 11381f0e2dc7SJiawei Lin //---------------------------------------- 11391f0e2dc7SJiawei Lin // utility functions 11401f0e2dc7SJiawei Lin def block_decoupled[T <: Data](source: DecoupledIO[T], sink: DecoupledIO[T], block_signal: Bool) = { 11411f0e2dc7SJiawei Lin sink.valid := source.valid && !block_signal 11421f0e2dc7SJiawei Lin source.ready := sink.ready && !block_signal 11431f0e2dc7SJiawei Lin sink.bits := source.bits 11441f0e2dc7SJiawei Lin } 11451f0e2dc7SJiawei Lin 11461f0e2dc7SJiawei Lin //---------------------------------------- 1147e19f7967SWilliam Wang // Customized csr cache op support 1148e19f7967SWilliam Wang val cacheOpDecoder = Module(new CSRCacheOpDecoder("dcache", CacheInstrucion.COP_ID_DCACHE)) 1149e19f7967SWilliam Wang cacheOpDecoder.io.csr <> io.csr 1150c3a5fe5fShappy-lx bankedDataArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1151c3a5fe5fShappy-lx // dup cacheOp_req_valid 1152779109e3Slixin bankedDataArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1153c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1154779109e3Slixin bankedDataArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1155c3a5fe5fShappy-lx 1156e19f7967SWilliam Wang tagArray.io.cacheOp.req := cacheOpDecoder.io.cache.req 1157c3a5fe5fShappy-lx // dup cacheOp_req_valid 1158779109e3Slixin tagArray.io.cacheOp_req_dup.zipWithIndex.map{ case(dup, i) => dup := cacheOpDecoder.io.cache_req_dup(i) } 1159c3a5fe5fShappy-lx // dup cacheOp_req_bits_opCode 1160779109e3Slixin tagArray.io.cacheOp_req_bits_opCode_dup.zipWithIndex.map{ case (dup, i) => dup := cacheOpDecoder.io.cacheOp_req_bits_opCode_dup(i) } 1161e47fc57cSlixin 1162e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.valid := bankedDataArray.io.cacheOp.resp.valid || 1163e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid 1164e19f7967SWilliam Wang cacheOpDecoder.io.cache.resp.bits := Mux1H(List( 1165e19f7967SWilliam Wang bankedDataArray.io.cacheOp.resp.valid -> bankedDataArray.io.cacheOp.resp.bits, 1166e19f7967SWilliam Wang tagArray.io.cacheOp.resp.valid -> tagArray.io.cacheOp.resp.bits, 1167e19f7967SWilliam Wang )) 1168026615fcSWilliam Wang cacheOpDecoder.io.error := io.error 116941b68474SWilliam Wang assert(!((bankedDataArray.io.cacheOp.resp.valid +& tagArray.io.cacheOp.resp.valid) > 1.U)) 1170e19f7967SWilliam Wang 1171e19f7967SWilliam Wang //---------------------------------------- 11721f0e2dc7SJiawei Lin // performance counters 11731f0e2dc7SJiawei Lin val num_loads = PopCount(ldu.map(e => e.io.lsu.req.fire())) 11741f0e2dc7SJiawei Lin XSPerfAccumulate("num_loads", num_loads) 11751f0e2dc7SJiawei Lin 11761f0e2dc7SJiawei Lin io.mshrFull := missQueue.io.full 1177ad3ba452Szhanglinjuan 1178ad3ba452Szhanglinjuan // performance counter 1179ad3ba452Szhanglinjuan val ld_access = Wire(Vec(LoadPipelineWidth, missQueue.io.debug_early_replace.last.cloneType)) 1180ad3ba452Szhanglinjuan val st_access = Wire(ld_access.last.cloneType) 1181ad3ba452Szhanglinjuan ld_access.zip(ldu).foreach { 1182ad3ba452Szhanglinjuan case (a, u) => 1183ad3ba452Szhanglinjuan a.valid := RegNext(u.io.lsu.req.fire()) && !u.io.lsu.s1_kill 1184d2b20d1aSTang Haojin a.bits.idx := RegNext(get_idx(u.io.lsu.req.bits.vaddr)) 118503efd994Shappy-lx a.bits.tag := get_tag(u.io.lsu.s1_paddr_dup_dcache) 1186ad3ba452Szhanglinjuan } 1187ad3ba452Szhanglinjuan st_access.valid := RegNext(mainPipe.io.store_req.fire()) 1188ad3ba452Szhanglinjuan st_access.bits.idx := RegNext(get_idx(mainPipe.io.store_req.bits.vaddr)) 1189ad3ba452Szhanglinjuan st_access.bits.tag := RegNext(get_tag(mainPipe.io.store_req.bits.addr)) 1190ad3ba452Szhanglinjuan val access_info = ld_access.toSeq ++ Seq(st_access) 1191ad3ba452Szhanglinjuan val early_replace = RegNext(missQueue.io.debug_early_replace) 1192ad3ba452Szhanglinjuan val access_early_replace = access_info.map { 1193ad3ba452Szhanglinjuan case acc => 1194ad3ba452Szhanglinjuan Cat(early_replace.map { 1195ad3ba452Szhanglinjuan case r => 1196ad3ba452Szhanglinjuan acc.valid && r.valid && 1197ad3ba452Szhanglinjuan acc.bits.tag === r.bits.tag && 1198ad3ba452Szhanglinjuan acc.bits.idx === r.bits.idx 1199ad3ba452Szhanglinjuan }) 1200ad3ba452Szhanglinjuan } 1201ad3ba452Szhanglinjuan XSPerfAccumulate("access_early_replace", PopCount(Cat(access_early_replace))) 1202cd365d4cSrvcoresjw 12031ca0e4f3SYinan Xu val perfEvents = (Seq(wb, mainPipe, missQueue, probeQueue) ++ ldu).flatMap(_.getPerfEvents) 12041ca0e4f3SYinan Xu generatePerfEvent() 12051f0e2dc7SJiawei Lin} 12061f0e2dc7SJiawei Lin 12071f0e2dc7SJiawei Linclass AMOHelper() extends ExtModule { 12081f0e2dc7SJiawei Lin val clock = IO(Input(Clock())) 12091f0e2dc7SJiawei Lin val enable = IO(Input(Bool())) 12101f0e2dc7SJiawei Lin val cmd = IO(Input(UInt(5.W))) 12111f0e2dc7SJiawei Lin val addr = IO(Input(UInt(64.W))) 12121f0e2dc7SJiawei Lin val wdata = IO(Input(UInt(64.W))) 12131f0e2dc7SJiawei Lin val mask = IO(Input(UInt(8.W))) 12141f0e2dc7SJiawei Lin val rdata = IO(Output(UInt(64.W))) 12151f0e2dc7SJiawei Lin} 12161f0e2dc7SJiawei Lin 12174f94c0c6SJiawei Linclass DCacheWrapper()(implicit p: Parameters) extends LazyModule with HasXSParameter { 12181f0e2dc7SJiawei Lin 12194f94c0c6SJiawei Lin val useDcache = coreParams.dcacheParametersOpt.nonEmpty 12204f94c0c6SJiawei Lin val clientNode = if (useDcache) TLIdentityNode() else null 12214f94c0c6SJiawei Lin val dcache = if (useDcache) LazyModule(new DCache()) else null 12224f94c0c6SJiawei Lin if (useDcache) { 12231f0e2dc7SJiawei Lin clientNode := dcache.clientNode 12241f0e2dc7SJiawei Lin } 12251f0e2dc7SJiawei Lin 12261ca0e4f3SYinan Xu lazy val module = new LazyModuleImp(this) with HasPerfEvents { 12271f0e2dc7SJiawei Lin val io = IO(new DCacheIO) 12281ca0e4f3SYinan Xu val perfEvents = if (!useDcache) { 12294f94c0c6SJiawei Lin // a fake dcache which uses dpi-c to access memory, only for debug usage! 12301f0e2dc7SJiawei Lin val fake_dcache = Module(new FakeDCache()) 12311f0e2dc7SJiawei Lin io <> fake_dcache.io 12321ca0e4f3SYinan Xu Seq() 12331f0e2dc7SJiawei Lin } 12341f0e2dc7SJiawei Lin else { 12351f0e2dc7SJiawei Lin io <> dcache.module.io 12361ca0e4f3SYinan Xu dcache.module.getPerfEvents 12371f0e2dc7SJiawei Lin } 12381ca0e4f3SYinan Xu generatePerfEvent() 12391f0e2dc7SJiawei Lin } 12401f0e2dc7SJiawei Lin} 1241