xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rob.scala (revision f391081a7cc4fa9d4d657d3a639ac16ac0e79adb)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.backend.rob
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import difftest._
23import freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
24import utility._
25import utils._
26import xiangshan._
27import xiangshan.backend.BackendParams
28import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
29import xiangshan.backend.fu.{FuConfig, FuType}
30import xiangshan.frontend.FtqPtr
31import xiangshan.mem.{LqPtr, LsqEnqIO, SqPtr}
32import xiangshan.backend.Bundles.{DynInst, ExceptionInfo, ExuOutput}
33import xiangshan.backend.ctrlblock.{DebugLSIO, DebugLsInfo, LsTopdownInfo}
34import xiangshan.backend.fu.vector.Bundles.VType
35import xiangshan.backend.rename.SnapshotGenerator
36import yunsuan.VfaluType
37import xiangshan.backend.rob.RobBundles._
38
39class Rob(params: BackendParams)(implicit p: Parameters) extends LazyModule with HasXSParameter {
40  override def shouldBeInlined: Boolean = false
41
42  lazy val module = new RobImp(this)(p, params)
43}
44
45class RobImp(override val wrapper: Rob)(implicit p: Parameters, params: BackendParams) extends LazyModuleImp(wrapper)
46  with HasXSParameter with HasCircularQueuePtrHelper with HasPerfEvents {
47
48  private val LduCnt = params.LduCnt
49  private val StaCnt = params.StaCnt
50  private val HyuCnt = params.HyuCnt
51
52  val io = IO(new Bundle() {
53    val hartId = Input(UInt(hartIdLen.W))
54    val redirect = Input(Valid(new Redirect))
55    val enq = new RobEnqIO
56    val flushOut = ValidIO(new Redirect)
57    val exception = ValidIO(new ExceptionInfo)
58    // exu + brq
59    val writeback: MixedVec[ValidIO[ExuOutput]] = Flipped(params.genWrite2CtrlBundles)
60    val writebackNums = Flipped(Vec(writeback.size - params.StdCnt, ValidIO(UInt(writeback.size.U.getWidth.W))))
61    val commits = Output(new RobCommitIO)
62    val rabCommits = Output(new RabCommitIO)
63    val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None
64    val isVsetFlushPipe = Output(Bool())
65    val lsq = new RobLsqIO
66    val robDeqPtr = Output(new RobPtr)
67    val csr = new RobCSRIO
68    val snpt = Input(new SnapshotPort)
69    val robFull = Output(Bool())
70    val headNotReady = Output(Bool())
71    val cpu_halt = Output(Bool())
72    val wfi_enable = Input(Bool())
73    val toDecode = new Bundle {
74      val isResumeVType = Output(Bool())
75      val commitVType = ValidIO(VType())
76      val walkVType = ValidIO(VType())
77    }
78    val readGPAMemAddr = ValidIO(new Bundle {
79      val ftqPtr = new FtqPtr()
80      val ftqOffset = UInt(log2Up(PredictWidth).W)
81    })
82    val readGPAMemData = Input(UInt(GPAddrBits.W))
83
84    val debug_ls = Flipped(new DebugLSIO)
85    val debugRobHead = Output(new DynInst)
86    val debugEnqLsq = Input(new LsqEnqIO)
87    val debugHeadLsIssue = Input(Bool())
88    val lsTopdownInfo = Vec(LduCnt + HyuCnt, Input(new LsTopdownInfo))
89    val debugTopDown = new Bundle {
90      val toCore = new RobCoreTopDownIO
91      val toDispatch = new RobDispatchTopDownIO
92      val robHeadLqIdx = Valid(new LqPtr)
93    }
94    val debugRolling = new RobDebugRollingIO
95  })
96
97  val exuWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(!_.bits.params.hasStdFu).toSeq
98  val stdWBs: Seq[ValidIO[ExuOutput]] = io.writeback.filter(_.bits.params.hasStdFu).toSeq
99  val fflagsWBs = io.writeback.filter(x => x.bits.fflags.nonEmpty)
100  val exceptionWBs = io.writeback.filter(x => x.bits.exceptionVec.nonEmpty)
101  val redirectWBs = io.writeback.filter(x => x.bits.redirect.nonEmpty)
102  val vxsatWBs = io.writeback.filter(x => x.bits.vxsat.nonEmpty)
103
104  val numExuWbPorts = exuWBs.length
105  val numStdWbPorts = stdWBs.length
106  val bankAddrWidth = log2Up(CommitWidth)
107
108  println(s"Rob: size $RobSize, numExuWbPorts: $numExuWbPorts, numStdWbPorts: $numStdWbPorts, commitwidth: $CommitWidth")
109
110  val rab = Module(new RenameBuffer(RabSize))
111  val vtypeBuffer = Module(new VTypeBuffer(VTypeBufferSize))
112  val bankNum = 8
113  assert(RobSize % bankNum == 0, "RobSize % bankNum must be 0")
114  val robEntries = Reg(Vec(RobSize, new RobEntryBundle))
115  // pointers
116  // For enqueue ptr, we don't duplicate it since only enqueue needs it.
117  val enqPtrVec = Wire(Vec(RenameWidth, new RobPtr))
118  val deqPtrVec = Wire(Vec(CommitWidth, new RobPtr))
119  val walkPtrVec = Reg(Vec(CommitWidth, new RobPtr))
120  val walkPtrTrue = Reg(new RobPtr)
121  val lastWalkPtr = Reg(new RobPtr)
122  val allowEnqueue = RegInit(true.B)
123
124  /**
125   * Enqueue (from dispatch)
126   */
127  // special cases
128  val hasBlockBackward = RegInit(false.B)
129  val hasWaitForward = RegInit(false.B)
130  val doingSvinval = RegInit(false.B)
131  val enqPtr = enqPtrVec(0)
132  val deqPtr = deqPtrVec(0)
133  val walkPtr = walkPtrVec(0)
134  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(io.enq.req.take(i).map(req => req.valid && req.bits.firstUop)))))
135  io.enq.canAccept := allowEnqueue && !hasBlockBackward && rab.io.canEnq && vtypeBuffer.io.canEnq
136  io.enq.resp := allocatePtrVec
137  val canEnqueue = VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop && io.enq.canAccept))
138  val timer = GTimer()
139  // robEntries enqueue
140  for (i <- 0 until RobSize) {
141    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
142    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
143    when(enqOH.asUInt.orR && !io.redirect.valid){
144      connectEnq(robEntries(i), Mux1H(enqOH, io.enq.req.map(_.bits)))
145    }
146  }
147  // robBanks0 include robidx : 0 8 16 24 32 ...
148  val robBanks = VecInit((0 until bankNum).map(i => VecInit(robEntries.zipWithIndex.filter(_._2 % bankNum == i).map(_._1))))
149  // each Bank has 20 Entries, read addr is one hot
150  // all banks use same raddr
151  val eachBankEntrieNum = robBanks(0).length
152  val robBanksRaddrThisLine = RegInit(1.U(eachBankEntrieNum.W))
153  val robBanksRaddrNextLine = Wire(UInt(eachBankEntrieNum.W))
154  robBanksRaddrThisLine := robBanksRaddrNextLine
155  val bankNumWidth = log2Up(bankNum)
156  val deqPtrWidth = deqPtr.value.getWidth
157  val robIdxThisLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth), i.U(bankNumWidth.W))))
158  val robIdxNextLine = VecInit((0 until bankNum).map(i => Cat(deqPtr.value(deqPtrWidth - 1, bankNumWidth) + 1.U, i.U(bankNumWidth.W))))
159  // robBanks read
160  val robBanksRdataThisLine = VecInit(robBanks.map{ case bank =>
161    Mux1H(robBanksRaddrThisLine, bank)
162  })
163  val robBanksRdataNextLine = VecInit(robBanks.map{ case bank =>
164    val shiftBank = bank.drop(1) :+ bank(0)
165    Mux1H(robBanksRaddrThisLine, shiftBank)
166  })
167  val robBanksRdataThisLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
168  val robBanksRdataNextLineUpdate = Wire(Vec(CommitWidth, new RobEntryBundle))
169  val commitValidThisLine = Wire(Vec(CommitWidth, Bool()))
170  val hasCommitted = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
171  val donotNeedWalk = RegInit(VecInit(Seq.fill(CommitWidth)(false.B)))
172  val allCommitted = Wire(Bool())
173
174  when(allCommitted) {
175    hasCommitted := 0.U.asTypeOf(hasCommitted)
176  }.elsewhen(io.commits.isCommit){
177    for (i <- 0 until CommitWidth){
178      hasCommitted(i) := commitValidThisLine(i) || hasCommitted(i)
179    }
180  }
181  allCommitted := io.commits.isCommit && commitValidThisLine.last
182  val walkPtrHead = Wire(new RobPtr)
183  val changeBankAddrToDeqPtr = (walkPtrVec.head + CommitWidth.U) > lastWalkPtr
184  when(io.redirect.valid){
185    robBanksRaddrNextLine := UIntToOH(walkPtrHead.value(walkPtrHead.value.getWidth-1, bankAddrWidth))
186  }.elsewhen(allCommitted || io.commits.isWalk && !changeBankAddrToDeqPtr){
187    robBanksRaddrNextLine := Mux(robBanksRaddrThisLine.head(1) === 1.U, 1.U, robBanksRaddrThisLine << 1)
188  }.elsewhen(io.commits.isWalk && changeBankAddrToDeqPtr){
189    robBanksRaddrNextLine := UIntToOH(deqPtr.value(deqPtr.value.getWidth-1, bankAddrWidth))
190  }.otherwise(
191    robBanksRaddrNextLine := robBanksRaddrThisLine
192  )
193  val robDeqGroup = Reg(Vec(bankNum, new RobCommitEntryBundle))
194  val commitInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(deqPtrVec(i).value(bankAddrWidth-1,0)))).toSeq
195  val walkInfo = VecInit((0 until CommitWidth).map(i => robDeqGroup(walkPtrVec(i).value(bankAddrWidth-1, 0)))).toSeq
196  for (i <- 0 until CommitWidth) {
197    connectCommitEntry(robDeqGroup(i), robBanksRdataThisLineUpdate(i))
198    when(allCommitted){
199      connectCommitEntry(robDeqGroup(i), robBanksRdataNextLineUpdate(i))
200    }
201  }
202  // data for debug
203  // Warn: debug_* prefix should not exist in generated verilog.
204  val debug_microOp = DebugMem(RobSize, new DynInst)
205  val debug_exuData = Reg(Vec(RobSize, UInt(XLEN.W))) //for debug
206  val debug_exuDebug = Reg(Vec(RobSize, new DebugBundle)) //for debug
207  val debug_lsInfo = RegInit(VecInit(Seq.fill(RobSize)(DebugLsInfo.init)))
208  val debug_lsTopdownInfo = RegInit(VecInit(Seq.fill(RobSize)(LsTopdownInfo.init)))
209  val debug_lqIdxValid = RegInit(VecInit.fill(RobSize)(false.B))
210  val debug_lsIssued = RegInit(VecInit.fill(RobSize)(false.B))
211
212  val isEmpty = enqPtr === deqPtr
213  val snptEnq = io.enq.canAccept && io.enq.req.map(x => x.valid && x.bits.snapshot).reduce(_ || _)
214  val snapshotPtrVec = Wire(Vec(CommitWidth, new RobPtr))
215  snapshotPtrVec(0) := io.enq.req(0).bits.robIdx
216  for (i <- 1 until CommitWidth) {
217    snapshotPtrVec(i) := snapshotPtrVec(0) + i.U
218  }
219  val snapshots = SnapshotGenerator(snapshotPtrVec, snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
220  val debug_lsIssue = WireDefault(debug_lsIssued)
221  debug_lsIssue(deqPtr.value) := io.debugHeadLsIssue
222
223  /**
224   * states of Rob
225   */
226  val s_idle :: s_walk :: Nil = Enum(2)
227  val state = RegInit(s_idle)
228
229  val exceptionGen = Module(new ExceptionGen(params))
230  val exceptionDataRead = exceptionGen.io.state
231  val fflagsDataRead = Wire(Vec(CommitWidth, UInt(5.W)))
232  val vxsatDataRead = Wire(Vec(CommitWidth, Bool()))
233  io.robDeqPtr := deqPtr
234  io.debugRobHead := debug_microOp(deqPtr.value)
235
236  /**
237   * connection of [[rab]]
238   */
239  rab.io.redirect.valid := io.redirect.valid
240
241  rab.io.req.zip(io.enq.req).map { case (dest, src) =>
242    dest.bits := src.bits
243    dest.valid := src.valid && io.enq.canAccept
244  }
245
246  val walkDestSizeDeqGroup = RegInit(VecInit(Seq.fill(CommitWidth)(0.U(log2Up(MaxUopSize + 1).W))))
247  val realDestSizeSeq = VecInit(robDeqGroup.zip(hasCommitted).map{case (r, h) => Mux(h, 0.U, r.realDestSize)})
248  val walkDestSizeSeq = VecInit(robDeqGroup.zip(donotNeedWalk).map{case (r, d) => Mux(d, 0.U, r.realDestSize)})
249  val commitSizeSumSeq = VecInit((0 until CommitWidth).map(i => realDestSizeSeq.take(i + 1).reduce(_ +& _)))
250  val walkSizeSumSeq   = VecInit((0 until CommitWidth).map(i => walkDestSizeSeq.take(i + 1).reduce(_ +& _)))
251  val commitSizeSumCond = VecInit(commitValidThisLine.zip(hasCommitted).map{case (c,h) => (c || h) && io.commits.isCommit})
252  val walkSizeSumCond   = VecInit(io.commits.walkValid.zip(donotNeedWalk).map{case (w,d) => (w || d) && io.commits.isWalk})
253  val commitSizeSum = PriorityMuxDefault(commitSizeSumCond.reverse.zip(commitSizeSumSeq.reverse), 0.U)
254  val walkSizeSum   = PriorityMuxDefault(walkSizeSumCond.reverse.zip(walkSizeSumSeq.reverse), 0.U)
255
256  rab.io.fromRob.commitSize := commitSizeSum
257  rab.io.fromRob.walkSize := walkSizeSum
258  rab.io.snpt := io.snpt
259  rab.io.snpt.snptEnq := snptEnq
260
261  io.rabCommits := rab.io.commits
262  io.diffCommits.foreach(_ := rab.io.diffCommits.get)
263
264  /**
265   * connection of [[vtypeBuffer]]
266   */
267
268  vtypeBuffer.io.redirect.valid := io.redirect.valid
269
270  vtypeBuffer.io.req.zip(io.enq.req).map { case (sink, source) =>
271    sink.valid := source.valid && io.enq.canAccept
272    sink.bits := source.bits
273  }
274
275  private val commitIsVTypeVec = VecInit(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.isVset })
276  private val walkIsVTypeVec = VecInit(io.commits.walkValid.zip(walkInfo).map { case (valid, info) => io.commits.isWalk && valid && info.isVset })
277  vtypeBuffer.io.fromRob.commitSize := PopCount(commitIsVTypeVec)
278  vtypeBuffer.io.fromRob.walkSize := PopCount(walkIsVTypeVec)
279  vtypeBuffer.io.snpt := io.snpt
280  vtypeBuffer.io.snpt.snptEnq := snptEnq
281  io.toDecode.isResumeVType := vtypeBuffer.io.toDecode.isResumeVType
282  io.toDecode.commitVType := vtypeBuffer.io.toDecode.commitVType
283  io.toDecode.walkVType := vtypeBuffer.io.toDecode.walkVType
284
285
286  // When blockBackward instruction leaves Rob (commit or walk), hasBlockBackward should be set to false.B
287  // To reduce registers usage, for hasBlockBackward cases, we allow enqueue after ROB is empty.
288  when(isEmpty) {
289    hasBlockBackward := false.B
290  }
291  // When any instruction commits, hasNoSpecExec should be set to false.B
292  when(io.commits.hasWalkInstr || io.commits.hasCommitInstr) {
293    hasWaitForward := false.B
294  }
295
296  // The wait-for-interrupt (WFI) instruction waits in the ROB until an interrupt might need servicing.
297  // io.csr.wfiEvent will be asserted if the WFI can resume execution, and we change the state to s_wfi_idle.
298  // It does not affect how interrupts are serviced. Note that WFI is noSpecExec and it does not trigger interrupts.
299  val hasWFI = RegInit(false.B)
300  io.cpu_halt := hasWFI
301  // WFI Timeout: 2^20 = 1M cycles
302  val wfi_cycles = RegInit(0.U(20.W))
303  when(hasWFI) {
304    wfi_cycles := wfi_cycles + 1.U
305  }.elsewhen(!hasWFI && RegNext(hasWFI)) {
306    wfi_cycles := 0.U
307  }
308  val wfi_timeout = wfi_cycles.andR
309  when(RegNext(RegNext(io.csr.wfiEvent)) || io.flushOut.valid || wfi_timeout) {
310    hasWFI := false.B
311  }
312
313  for (i <- 0 until RenameWidth) {
314    // we don't check whether io.redirect is valid here since redirect has higher priority
315    when(canEnqueue(i)) {
316      val enqUop = io.enq.req(i).bits
317      val enqIndex = allocatePtrVec(i).value
318      // store uop in data module and debug_microOp Vec
319      debug_microOp(enqIndex) := enqUop
320      debug_microOp(enqIndex).debugInfo.dispatchTime := timer
321      debug_microOp(enqIndex).debugInfo.enqRsTime := timer
322      debug_microOp(enqIndex).debugInfo.selectTime := timer
323      debug_microOp(enqIndex).debugInfo.issueTime := timer
324      debug_microOp(enqIndex).debugInfo.writebackTime := timer
325      debug_microOp(enqIndex).debugInfo.tlbFirstReqTime := timer
326      debug_microOp(enqIndex).debugInfo.tlbRespTime := timer
327      debug_lsInfo(enqIndex) := DebugLsInfo.init
328      debug_lsTopdownInfo(enqIndex) := LsTopdownInfo.init
329      debug_lqIdxValid(enqIndex) := false.B
330      debug_lsIssued(enqIndex) := false.B
331
332      when(enqUop.blockBackward) {
333        hasBlockBackward := true.B
334      }
335      when(enqUop.waitForward) {
336        hasWaitForward := true.B
337      }
338      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
339      val enqHasException = ExceptionNO.selectFrontend(enqUop.exceptionVec).asUInt.orR
340      // the begin instruction of Svinval enqs so mark doingSvinval as true to indicate this process
341      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalBegin(enqUop.flushPipe)) {
342        doingSvinval := true.B
343      }
344      // the end instruction of Svinval enqs so clear doingSvinval
345      when(!enqHasTriggerCanFire && !enqHasException && enqUop.isSvinvalEnd(enqUop.flushPipe)) {
346        doingSvinval := false.B
347      }
348      // when we are in the process of Svinval software code area , only Svinval.vma and end instruction of Svinval can appear
349      assert(!doingSvinval || (enqUop.isSvinval(enqUop.flushPipe) || enqUop.isSvinvalEnd(enqUop.flushPipe)))
350      when(enqUop.isWFI && !enqHasException && !enqHasTriggerCanFire) {
351        hasWFI := true.B
352      }
353
354      robEntries(enqIndex).mmio := false.B
355      robEntries(enqIndex).vls := enqUop.vlsInstr
356    }
357  }
358  val dispatchNum = Mux(io.enq.canAccept, PopCount(io.enq.req.map(req => req.valid && req.bits.firstUop)), 0.U)
359  io.enq.isEmpty := RegNext(isEmpty && !VecInit(io.enq.req.map(_.valid)).asUInt.orR)
360
361  when(!io.wfi_enable) {
362    hasWFI := false.B
363  }
364  // sel vsetvl's flush position
365  val vs_idle :: vs_waitVinstr :: vs_waitFlush :: Nil = Enum(3)
366  val vsetvlState = RegInit(vs_idle)
367
368  val firstVInstrFtqPtr = RegInit(0.U.asTypeOf(new FtqPtr))
369  val firstVInstrFtqOffset = RegInit(0.U.asTypeOf(UInt(log2Up(PredictWidth).W)))
370  val firstVInstrRobIdx = RegInit(0.U.asTypeOf(new RobPtr))
371
372  val enq0 = io.enq.req(0)
373  val enq0IsVset = enq0.bits.isVset && enq0.bits.lastUop && canEnqueue(0)
374  val enq0IsVsetFlush = enq0IsVset && enq0.bits.flushPipe
375  val enqIsVInstrVec = io.enq.req.zip(canEnqueue).map { case (req, fire) => FuType.isVArith(req.bits.fuType) && fire }
376  // for vs_idle
377  val firstVInstrIdle = PriorityMux(enqIsVInstrVec.zip(io.enq.req).drop(1) :+ (true.B, 0.U.asTypeOf(io.enq.req(0).cloneType)))
378  // for vs_waitVinstr
379  val enqIsVInstrOrVset = (enqIsVInstrVec(0) || enq0IsVset) +: enqIsVInstrVec.drop(1)
380  val firstVInstrWait = PriorityMux(enqIsVInstrOrVset, io.enq.req)
381  when(vsetvlState === vs_idle) {
382    firstVInstrFtqPtr := firstVInstrIdle.bits.ftqPtr
383    firstVInstrFtqOffset := firstVInstrIdle.bits.ftqOffset
384    firstVInstrRobIdx := firstVInstrIdle.bits.robIdx
385  }.elsewhen(vsetvlState === vs_waitVinstr) {
386    when(Cat(enqIsVInstrOrVset).orR) {
387      firstVInstrFtqPtr := firstVInstrWait.bits.ftqPtr
388      firstVInstrFtqOffset := firstVInstrWait.bits.ftqOffset
389      firstVInstrRobIdx := firstVInstrWait.bits.robIdx
390    }
391  }
392
393  val hasVInstrAfterI = Cat(enqIsVInstrVec(0)).orR
394  when(vsetvlState === vs_idle && !io.redirect.valid) {
395    when(enq0IsVsetFlush) {
396      vsetvlState := Mux(hasVInstrAfterI, vs_waitFlush, vs_waitVinstr)
397    }
398  }.elsewhen(vsetvlState === vs_waitVinstr) {
399    when(io.redirect.valid) {
400      vsetvlState := vs_idle
401    }.elsewhen(Cat(enqIsVInstrOrVset).orR) {
402      vsetvlState := vs_waitFlush
403    }
404  }.elsewhen(vsetvlState === vs_waitFlush) {
405    when(io.redirect.valid) {
406      vsetvlState := vs_idle
407    }
408  }
409
410  // lqEnq
411  io.debugEnqLsq.needAlloc.map(_(0)).zip(io.debugEnqLsq.req).foreach { case (alloc, req) =>
412    when(io.debugEnqLsq.canAccept && alloc && req.valid) {
413      debug_microOp(req.bits.robIdx.value).lqIdx := req.bits.lqIdx
414      debug_lqIdxValid(req.bits.robIdx.value) := true.B
415    }
416  }
417
418  // lsIssue
419  when(io.debugHeadLsIssue) {
420    debug_lsIssued(deqPtr.value) := true.B
421  }
422
423  /**
424   * Writeback (from execution units)
425   */
426  for (wb <- exuWBs) {
427    when(wb.valid) {
428      val wbIdx = wb.bits.robIdx.value
429      debug_exuData(wbIdx) := wb.bits.data
430      debug_exuDebug(wbIdx) := wb.bits.debug
431      debug_microOp(wbIdx).debugInfo.enqRsTime := wb.bits.debugInfo.enqRsTime
432      debug_microOp(wbIdx).debugInfo.selectTime := wb.bits.debugInfo.selectTime
433      debug_microOp(wbIdx).debugInfo.issueTime := wb.bits.debugInfo.issueTime
434      debug_microOp(wbIdx).debugInfo.writebackTime := wb.bits.debugInfo.writebackTime
435
436      // debug for lqidx and sqidx
437      debug_microOp(wbIdx).lqIdx := wb.bits.lqIdx.getOrElse(0.U.asTypeOf(new LqPtr))
438      debug_microOp(wbIdx).sqIdx := wb.bits.sqIdx.getOrElse(0.U.asTypeOf(new SqPtr))
439
440      val debug_Uop = debug_microOp(wbIdx)
441      XSInfo(true.B,
442        p"writebacked pc 0x${Hexadecimal(debug_Uop.pc)} wen ${debug_Uop.rfWen} " +
443          p"data 0x${Hexadecimal(wb.bits.data)} ldst ${debug_Uop.ldest} pdst ${debug_Uop.pdest} " +
444          p"skip ${wb.bits.debug.isMMIO} robIdx: ${wb.bits.robIdx}\n"
445      )
446    }
447  }
448
449  val writebackNum = PopCount(exuWBs.map(_.valid))
450  XSInfo(writebackNum =/= 0.U, "writebacked %d insts\n", writebackNum)
451
452  for (i <- 0 until LoadPipelineWidth) {
453    when(RegNext(io.lsq.mmio(i))) {
454      robEntries(RegEnable(io.lsq.uop(i).robIdx, io.lsq.mmio(i)).value).mmio := true.B
455    }
456  }
457
458
459  /**
460   * RedirectOut: Interrupt and Exceptions
461   */
462  val deqDispatchData = robEntries(deqPtr.value)
463  val debug_deqUop = debug_microOp(deqPtr.value)
464
465  val intrBitSetReg = RegNext(io.csr.intrBitSet)
466  val intrEnable = intrBitSetReg && !hasWaitForward && robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
467  val deqHasExceptionOrFlush = exceptionDataRead.valid && exceptionDataRead.bits.robIdx === deqPtr
468  val deqHasException = deqHasExceptionOrFlush && (exceptionDataRead.bits.exceptionVec.asUInt.orR ||
469    exceptionDataRead.bits.singleStep || exceptionDataRead.bits.trigger.canFire)
470  val deqHasFlushPipe = deqHasExceptionOrFlush && exceptionDataRead.bits.flushPipe
471  val deqHasReplayInst = deqHasExceptionOrFlush && exceptionDataRead.bits.replayInst
472  val exceptionEnable = robEntries(deqPtr.value).isWritebacked && deqHasException
473
474  XSDebug(deqHasException && exceptionDataRead.bits.singleStep, "Debug Mode: Deq has singlestep exception\n")
475  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getFrontendCanFire, "Debug Mode: Deq has frontend trigger exception\n")
476  XSDebug(deqHasException && exceptionDataRead.bits.trigger.getBackendCanFire, "Debug Mode: Deq has backend trigger exception\n")
477
478  val isFlushPipe = robEntries(deqPtr.value).isWritebacked && (deqHasFlushPipe || deqHasReplayInst)
479
480  val isVsetFlushPipe = robEntries(deqPtr.value).isWritebacked && deqHasFlushPipe && exceptionDataRead.bits.isVset
481  //  val needModifyFtqIdxOffset = isVsetFlushPipe && (vsetvlState === vs_waitFlush)
482  val needModifyFtqIdxOffset = false.B
483  io.isVsetFlushPipe := isVsetFlushPipe
484  // io.flushOut will trigger redirect at the next cycle.
485  // Block any redirect or commit at the next cycle.
486  val lastCycleFlush = RegNext(io.flushOut.valid)
487
488  io.flushOut.valid := (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable || isFlushPipe) && !lastCycleFlush
489  io.flushOut.bits := DontCare
490  io.flushOut.bits.isRVC := deqDispatchData.isRVC
491  io.flushOut.bits.robIdx := Mux(needModifyFtqIdxOffset, firstVInstrRobIdx, deqPtr)
492  io.flushOut.bits.ftqIdx := Mux(needModifyFtqIdxOffset, firstVInstrFtqPtr, deqDispatchData.ftqIdx)
493  io.flushOut.bits.ftqOffset := Mux(needModifyFtqIdxOffset, firstVInstrFtqOffset, deqDispatchData.ftqOffset)
494  io.flushOut.bits.level := Mux(deqHasReplayInst || intrEnable || exceptionEnable || needModifyFtqIdxOffset, RedirectLevel.flush, RedirectLevel.flushAfter) // TODO use this to implement "exception next"
495  io.flushOut.bits.interrupt := true.B
496  XSPerfAccumulate("interrupt_num", io.flushOut.valid && intrEnable)
497  XSPerfAccumulate("exception_num", io.flushOut.valid && exceptionEnable)
498  XSPerfAccumulate("flush_pipe_num", io.flushOut.valid && isFlushPipe)
499  XSPerfAccumulate("replay_inst_num", io.flushOut.valid && isFlushPipe && deqHasReplayInst)
500
501  val exceptionHappen = (state === s_idle) && robEntries(deqPtr.value).valid && (intrEnable || exceptionEnable) && !lastCycleFlush
502  io.exception.valid := RegNext(exceptionHappen)
503  io.exception.bits.pc := RegEnable(debug_deqUop.pc, exceptionHappen)
504  io.exception.bits.gpaddr := io.readGPAMemData
505  io.exception.bits.instr := RegEnable(debug_deqUop.instr, exceptionHappen)
506  io.exception.bits.commitType := RegEnable(deqDispatchData.commitType, exceptionHappen)
507  io.exception.bits.exceptionVec := RegEnable(exceptionDataRead.bits.exceptionVec, exceptionHappen)
508  io.exception.bits.singleStep := RegEnable(exceptionDataRead.bits.singleStep, exceptionHappen)
509  io.exception.bits.crossPageIPFFix := RegEnable(exceptionDataRead.bits.crossPageIPFFix, exceptionHappen)
510  io.exception.bits.isInterrupt := RegEnable(intrEnable, exceptionHappen)
511  io.exception.bits.isHls := RegEnable(deqDispatchData.isHls, exceptionHappen)
512  io.exception.bits.vls := RegEnable(robEntries(deqPtr.value).vls, exceptionHappen)
513  io.exception.bits.trigger := RegEnable(exceptionDataRead.bits.trigger, exceptionHappen)
514  io.csr.vstart.valid := RegEnable(exceptionDataRead.bits.vstartEn, false.B, exceptionHappen)
515  io.csr.vstart.bits := RegEnable(exceptionDataRead.bits.vstart, exceptionHappen)
516
517  // data will be one cycle after valid
518  io.readGPAMemAddr.valid := exceptionHappen
519  io.readGPAMemAddr.bits.ftqPtr := exceptionDataRead.bits.ftqPtr
520  io.readGPAMemAddr.bits.ftqOffset := exceptionDataRead.bits.ftqOffset
521
522  XSDebug(io.flushOut.valid,
523    p"generate redirect: pc 0x${Hexadecimal(io.exception.bits.pc)} intr $intrEnable " +
524      p"excp $exceptionEnable flushPipe $isFlushPipe " +
525      p"Trap_target 0x${Hexadecimal(io.csr.trapTarget)} exceptionVec ${Binary(exceptionDataRead.bits.exceptionVec.asUInt)}\n")
526
527
528  /**
529   * Commits (and walk)
530   * They share the same width.
531   */
532  // T redirect.valid, T+1 use walkPtrVec read robEntries, T+2 start walk, shouldWalkVec used in T+2
533  val shouldWalkVec = Wire(Vec(CommitWidth,Bool()))
534  val walkingPtrVec = RegNext(walkPtrVec)
535  when(io.redirect.valid){
536    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
537  }.elsewhen(RegNext(io.redirect.valid)){
538    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
539  }.elsewhen(state === s_walk){
540    shouldWalkVec := VecInit(walkingPtrVec.map(_ <= lastWalkPtr).zip(donotNeedWalk).map(x => x._1 && !x._2))
541  }.otherwise(
542    shouldWalkVec := 0.U.asTypeOf(shouldWalkVec)
543  )
544  val walkFinished = walkPtrTrue > lastWalkPtr
545  rab.io.fromRob.walkEnd := state === s_walk && walkFinished
546  vtypeBuffer.io.fromRob.walkEnd := state === s_walk && walkFinished
547
548  require(RenameWidth <= CommitWidth)
549
550  // wiring to csr
551  val (wflags, dirtyFs) = (0 until CommitWidth).map(i => {
552    val v = io.commits.commitValid(i)
553    val info = io.commits.info(i)
554    (v & info.wflags, v & info.dirtyFs)
555  }).unzip
556  val fflags = Wire(Valid(UInt(5.W)))
557  fflags.valid := io.commits.isCommit && VecInit(wflags).asUInt.orR
558  fflags.bits := wflags.zip(fflagsDataRead).map({
559    case (w, f) => Mux(w, f, 0.U)
560  }).reduce(_ | _)
561  val dirty_fs = io.commits.isCommit && VecInit(dirtyFs).asUInt.orR
562
563  val vxsat = Wire(Valid(Bool()))
564  vxsat.valid := io.commits.isCommit && vxsat.bits
565  vxsat.bits := io.commits.commitValid.zip(vxsatDataRead).map {
566    case (valid, vxsat) => valid & vxsat
567  }.reduce(_ | _)
568
569  // when mispredict branches writeback, stop commit in the next 2 cycles
570  // TODO: don't check all exu write back
571  val misPredWb = Cat(VecInit(redirectWBs.map(wb =>
572    wb.bits.redirect.get.bits.cfiUpdate.isMisPred && wb.bits.redirect.get.valid && wb.valid
573  ).toSeq)).orR
574  val misPredBlockCounter = Reg(UInt(3.W))
575  misPredBlockCounter := Mux(misPredWb,
576    "b111".U,
577    misPredBlockCounter >> 1.U
578  )
579  val misPredBlock = misPredBlockCounter(0)
580  val blockCommit = misPredBlock || lastCycleFlush || hasWFI || io.redirect.valid
581
582  io.commits.isWalk := state === s_walk
583  io.commits.isCommit := state === s_idle && !blockCommit
584
585  val walk_v = VecInit(walkingPtrVec.map(ptr => robEntries(ptr.value).valid))
586  val commit_vDeqGroup = VecInit(robDeqGroup.map(_.commit_v))
587  val commit_wDeqGroup = VecInit(robDeqGroup.map(_.commit_w))
588  val realCommitLast = deqPtrVec(0).lineHeadPtr + Fill(bankAddrWidth, 1.U)
589  val commit_exception = exceptionDataRead.valid && !isAfter(exceptionDataRead.bits.robIdx, realCommitLast)
590  val commit_block = VecInit((0 until CommitWidth).map(i => !commit_wDeqGroup(i) && !hasCommitted(i)))
591  val allowOnlyOneCommit = commit_exception || intrBitSetReg
592  // for instructions that may block others, we don't allow them to commit
593  io.commits.commitValid := PriorityMux(commitValidThisLine, (0 until CommitWidth).map(i => (commitValidThisLine.asUInt >> i).asUInt.asTypeOf(io.commits.commitValid)))
594  for (i <- 0 until CommitWidth) {
595    // defaults: state === s_idle and instructions commit
596    // when intrBitSetReg, allow only one instruction to commit at each clock cycle
597    val isBlocked = intrEnable || deqHasException || deqHasReplayInst
598    val isBlockedByOlder = if (i != 0) commit_block.asUInt(i, 0).orR || allowOnlyOneCommit && !hasCommitted.asUInt(i - 1, 0).andR else false.B
599    commitValidThisLine(i) := commit_vDeqGroup(i) && commit_wDeqGroup(i) && !isBlocked && !isBlockedByOlder && !hasCommitted(i)
600    io.commits.info(i) := commitInfo(i)
601    io.commits.robIdx(i) := deqPtrVec(i)
602
603    io.commits.walkValid(i) := shouldWalkVec(i)
604    when(state === s_walk) {
605      when(io.commits.isWalk && state === s_walk && shouldWalkVec(i)) {
606        XSError(!walk_v(i), s"The walking entry($i) should be valid\n")
607      }
608    }
609
610    XSInfo(io.commits.isCommit && io.commits.commitValid(i),
611      "retired pc %x wen %d ldest %d pdest %x data %x fflags: %b vxsat: %b\n",
612      debug_microOp(deqPtrVec(i).value).pc,
613      io.commits.info(i).rfWen,
614      io.commits.info(i).debug_ldest.getOrElse(0.U),
615      io.commits.info(i).debug_pdest.getOrElse(0.U),
616      debug_exuData(deqPtrVec(i).value),
617      fflagsDataRead(i),
618      vxsatDataRead(i)
619    )
620    XSInfo(state === s_walk && io.commits.walkValid(i), "walked pc %x wen %d ldst %d data %x\n",
621      debug_microOp(walkPtrVec(i).value).pc,
622      io.commits.info(i).rfWen,
623      io.commits.info(i).debug_ldest.getOrElse(0.U),
624      debug_exuData(walkPtrVec(i).value)
625    )
626  }
627
628  // sync fflags/dirty_fs/vxsat to csr
629  io.csr.fflags := RegNext(fflags)
630  io.csr.dirty_fs := RegNext(dirty_fs)
631  io.csr.vxsat := RegNext(vxsat)
632
633  // sync v csr to csr
634  // for difftest
635  if (env.AlwaysBasicDiff || env.EnableDifftest) {
636    val isDiffWriteVconfigVec = io.diffCommits.get.commitValid.zip(io.diffCommits.get.info).map { case (valid, info) => valid && info.ldest === VCONFIG_IDX.U && info.vecWen }.reverse
637    io.csr.vcsrFlag := RegNext(io.diffCommits.get.isCommit && Cat(isDiffWriteVconfigVec).orR)
638  }
639  else {
640    io.csr.vcsrFlag := false.B
641  }
642
643  // commit load/store to lsq
644  val ldCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.LOAD))
645  val stCommitVec = VecInit((0 until CommitWidth).map(i => io.commits.commitValid(i) && io.commits.info(i).commitType === CommitType.STORE))
646  val deqPtrVec_next = Wire(Vec(CommitWidth, Output(new RobPtr)))
647  io.lsq.lcommit := RegNext(Mux(io.commits.isCommit, PopCount(ldCommitVec), 0.U))
648  io.lsq.scommit := RegNext(Mux(io.commits.isCommit, PopCount(stCommitVec), 0.U))
649  // indicate a pending load or store
650  io.lsq.pendingld := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.LOAD && robEntries(deqPtr.value).valid && robEntries(deqPtr.value).mmio)
651  io.lsq.pendingst := RegNext(io.commits.isCommit && io.commits.info(0).commitType === CommitType.STORE && robEntries(deqPtr.value).valid)
652  io.lsq.commit := RegNext(io.commits.isCommit && io.commits.commitValid(0))
653  io.lsq.pendingPtr := RegNext(deqPtr)
654  io.lsq.pendingPtrNext := RegNext(deqPtrVec_next.head)
655
656  /**
657   * state changes
658   * (1) redirect: switch to s_walk
659   * (2) walk: when walking comes to the end, switch to s_idle
660   */
661  val state_next = Mux(
662    io.redirect.valid || RegNext(io.redirect.valid), s_walk,
663    Mux(
664      state === s_walk && walkFinished && rab.io.status.walkEnd && vtypeBuffer.io.status.walkEnd, s_idle,
665      state
666    )
667  )
668  XSPerfAccumulate("s_idle_to_idle", state === s_idle && state_next === s_idle)
669  XSPerfAccumulate("s_idle_to_walk", state === s_idle && state_next === s_walk)
670  XSPerfAccumulate("s_walk_to_idle", state === s_walk && state_next === s_idle)
671  XSPerfAccumulate("s_walk_to_walk", state === s_walk && state_next === s_walk)
672  state := state_next
673
674  /**
675   * pointers and counters
676   */
677  val deqPtrGenModule = Module(new NewRobDeqPtrWrapper)
678  deqPtrGenModule.io.state := state
679  deqPtrGenModule.io.deq_v := commit_vDeqGroup
680  deqPtrGenModule.io.deq_w := commit_wDeqGroup
681  deqPtrGenModule.io.exception_state := exceptionDataRead
682  deqPtrGenModule.io.intrBitSetReg := intrBitSetReg
683  deqPtrGenModule.io.hasNoSpecExec := hasWaitForward
684  deqPtrGenModule.io.interrupt_safe := robDeqGroup(deqPtr.value(bankAddrWidth-1,0)).interrupt_safe
685  deqPtrGenModule.io.blockCommit := blockCommit
686  deqPtrGenModule.io.hasCommitted := hasCommitted
687  deqPtrGenModule.io.allCommitted := allCommitted
688  deqPtrVec := deqPtrGenModule.io.out
689  deqPtrVec_next := deqPtrGenModule.io.next_out
690
691  val enqPtrGenModule = Module(new RobEnqPtrWrapper)
692  enqPtrGenModule.io.redirect := io.redirect
693  enqPtrGenModule.io.allowEnqueue := allowEnqueue && rab.io.canEnq
694  enqPtrGenModule.io.hasBlockBackward := hasBlockBackward
695  enqPtrGenModule.io.enq := VecInit(io.enq.req.map(req => req.valid && req.bits.firstUop))
696  enqPtrVec := enqPtrGenModule.io.out
697
698  // next walkPtrVec:
699  // (1) redirect occurs: update according to state
700  // (2) walk: move forwards
701  val deqPtrReadBank = deqPtrVec_next(0).lineHeadPtr
702  val deqPtrVecForWalk = VecInit((0 until CommitWidth).map(i => deqPtrReadBank + i.U))
703  val snapPtrReadBank = snapshots(io.snpt.snptSelect)(0).lineHeadPtr
704  val snapPtrVecForWalk = VecInit((0 until CommitWidth).map(i => snapPtrReadBank + i.U))
705  val walkPtrVec_next: Vec[RobPtr] = Mux(io.redirect.valid,
706    Mux(io.snpt.useSnpt, snapPtrVecForWalk, deqPtrVecForWalk),
707    Mux((state === s_walk) && !walkFinished, VecInit(walkPtrVec.map(_ + CommitWidth.U)), walkPtrVec)
708  )
709  val walkPtrTrue_next: RobPtr = Mux(io.redirect.valid,
710    Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0), deqPtrVec_next(0)),
711    Mux((state === s_walk) && !walkFinished, walkPtrVec_next.head, walkPtrTrue)
712  )
713  walkPtrHead := walkPtrVec_next.head
714  walkPtrVec := walkPtrVec_next
715  walkPtrTrue := walkPtrTrue_next
716  // T io.redirect.valid, T+1 walkPtrLowBits update, T+2 donotNeedWalk update
717  val walkPtrLowBits = Reg(UInt(bankAddrWidth.W))
718  when(io.redirect.valid){
719    walkPtrLowBits := Mux(io.snpt.useSnpt, snapshots(io.snpt.snptSelect)(0).value(bankAddrWidth-1, 0), deqPtrVec_next(0).value(bankAddrWidth-1, 0))
720  }
721  when(io.redirect.valid) {
722    donotNeedWalk := Fill(donotNeedWalk.length, true.B).asTypeOf(donotNeedWalk)
723  }.elsewhen(RegNext(io.redirect.valid)){
724    donotNeedWalk := (0 until CommitWidth).map(i => (i.U < walkPtrLowBits))
725  }.otherwise{
726    donotNeedWalk := 0.U.asTypeOf(donotNeedWalk)
727  }
728  walkDestSizeDeqGroup.zip(walkPtrVec_next).map {
729    case (reg, ptrNext) => reg := robEntries(deqPtr.value).realDestSize
730  }
731  val numValidEntries = distanceBetween(enqPtr, deqPtr)
732  val commitCnt = PopCount(io.commits.commitValid)
733
734  allowEnqueue := numValidEntries + dispatchNum <= (RobSize - CommitWidth).U
735
736  val redirectWalkDistance = distanceBetween(io.redirect.bits.robIdx, deqPtrVec_next(0))
737  when(io.redirect.valid) {
738    lastWalkPtr := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx - 1.U, io.redirect.bits.robIdx)
739  }
740
741
742  /**
743   * States
744   * We put all the stage bits changes here.
745   *
746   * All events: (1) enqueue (dispatch); (2) writeback; (3) cancel; (4) dequeue (commit);
747   * All states: (1) valid; (2) writebacked; (3) flagBkup
748   */
749
750  val deqPtrGroup = Wire(Vec(2 * CommitWidth, new RobPtr))
751  deqPtrGroup.zipWithIndex.map { case (deq, i) => deq := deqPtrVec(0) + i.U }
752  val commitReadAddr = Mux(state === s_idle, VecInit(deqPtrVec.map(_.value)), VecInit(walkPtrVec.map(_.value)))
753
754  val redirectValidReg = RegNext(io.redirect.valid)
755  val redirectBegin = Reg(UInt(log2Up(RobSize).W))
756  val redirectEnd = Reg(UInt(log2Up(RobSize).W))
757  when(io.redirect.valid){
758    redirectBegin := Mux(io.redirect.bits.flushItself(), io.redirect.bits.robIdx.value - 1.U, io.redirect.bits.robIdx.value)
759    redirectEnd := enqPtr.value
760  }
761
762  // update robEntries valid
763  for (i <- 0 until RobSize) {
764    val enqOH = VecInit(canEnqueue.zip(allocatePtrVec.map(_.value === i.U)).map(x => x._1 && x._2))
765    val commitCond = io.commits.isCommit && io.commits.commitValid.zip(deqPtrVec.map(_.value === i.U)).map(x => x._1 && x._2).reduce(_ || _)
766    assert(PopCount(enqOH) < 2.U, s"robEntries$i enqOH is not one hot")
767    val needFlush = redirectValidReg && Mux(
768      redirectEnd > redirectBegin,
769      (i.U > redirectBegin) && (i.U < redirectEnd),
770      (i.U > redirectBegin) || (i.U < redirectEnd)
771    )
772    when(reset.asBool) {
773      robEntries(i).valid := false.B
774    }.elsewhen(commitCond) {
775      robEntries(i).valid := false.B
776    }.elsewhen(enqOH.asUInt.orR && !io.redirect.valid) {
777      robEntries(i).valid := true.B
778    }.elsewhen(needFlush){
779      robEntries(i).valid := false.B
780    }
781  }
782
783  // debug_inst update
784  for (i <- 0 until (LduCnt + StaCnt)) {
785    debug_lsInfo(io.debug_ls.debugLsInfo(i).s1_robIdx).s1SignalEnable(io.debug_ls.debugLsInfo(i))
786    debug_lsInfo(io.debug_ls.debugLsInfo(i).s2_robIdx).s2SignalEnable(io.debug_ls.debugLsInfo(i))
787    debug_lsInfo(io.debug_ls.debugLsInfo(i).s3_robIdx).s3SignalEnable(io.debug_ls.debugLsInfo(i))
788  }
789  for (i <- 0 until LduCnt) {
790    debug_lsTopdownInfo(io.lsTopdownInfo(i).s1.robIdx).s1SignalEnable(io.lsTopdownInfo(i))
791    debug_lsTopdownInfo(io.lsTopdownInfo(i).s2.robIdx).s2SignalEnable(io.lsTopdownInfo(i))
792  }
793
794  // status field: writebacked
795  // enqueue logic set 6 writebacked to false
796  for (i <- 0 until RenameWidth) {
797    when(canEnqueue(i)) {
798      val enqHasException = ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec).asUInt.orR
799      val enqHasTriggerCanFire = io.enq.req(i).bits.trigger.getFrontendCanFire
800      val enqIsWritebacked = io.enq.req(i).bits.eliminatedMove
801      val isStu = FuType.isStore(io.enq.req(i).bits.fuType)
802      robEntries(allocatePtrVec(i).value).commitTrigger := enqIsWritebacked && !enqHasException && !enqHasTriggerCanFire && !isStu
803    }
804  }
805  when(exceptionGen.io.out.valid) {
806    val wbIdx = exceptionGen.io.out.bits.robIdx.value
807    robEntries(wbIdx).commitTrigger := true.B
808  }
809
810  // writeback logic set numWbPorts writebacked to true
811  val blockWbSeq = Wire(Vec(exuWBs.length, Bool()))
812  blockWbSeq.map(_ := false.B)
813  for ((wb, blockWb) <- exuWBs.zip(blockWbSeq)) {
814    when(wb.valid) {
815      val wbIdx = wb.bits.robIdx.value
816      val wbHasException = wb.bits.exceptionVec.getOrElse(0.U).asUInt.orR
817      val wbHasTriggerCanFire = wb.bits.trigger.getOrElse(0.U).asTypeOf(io.enq.req(0).bits.trigger).getBackendCanFire //Todo: wb.bits.trigger.getHitBackend
818      val wbHasFlushPipe = wb.bits.flushPipe.getOrElse(false.B)
819      val wbHasReplayInst = wb.bits.replay.getOrElse(false.B) //Todo: && wb.bits.replayInst
820      blockWb := wbHasException || wbHasFlushPipe || wbHasReplayInst || wbHasTriggerCanFire
821      robEntries(wbIdx).commitTrigger := !blockWb
822    }
823  }
824
825  // if the first uop of an instruction is valid , write writebackedCounter
826  val uopEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid)
827  val instEnqValidSeq = io.enq.req.map(req => io.enq.canAccept && req.valid && req.bits.firstUop)
828  val enqNeedWriteRFSeq = io.enq.req.map(_.bits.needWriteRf)
829  val enqRobIdxSeq = io.enq.req.map(req => req.bits.robIdx.value)
830  val enqUopNumVec = VecInit(io.enq.req.map(req => req.bits.numUops))
831  val enqWBNumVec = VecInit(io.enq.req.map(req => req.bits.numWB))
832  val enqEliminatedMoveVec = VecInit(io.enq.req.map(req => req.bits.eliminatedMove))
833
834  private val enqWriteStdVec: Vec[Bool] = VecInit(io.enq.req.map {
835    req => FuType.isAMO(req.bits.fuType) || FuType.isStore(req.bits.fuType)
836  })
837  val fflags_wb = fflagsWBs
838  val vxsat_wb = vxsatWBs
839  for (i <- 0 until RobSize) {
840
841    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === i.U)
842    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
843    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
844    val instCanEnqFlag = Cat(instCanEnqSeq).orR
845    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
846    when(!robEntries(i).valid && instCanEnqFlag){
847      robEntries(i).realDestSize := realDestEnqNum
848    }.elsewhen(robEntries(i).valid && Cat(uopCanEnqSeq).orR){
849      robEntries(i).realDestSize := robEntries(i).realDestSize + realDestEnqNum
850    }
851    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
852    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
853    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
854    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
855
856    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
857    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
858    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U))
859    val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits))
860
861    val exceptionHas = RegInit(false.B)
862    val exceptionHasWire = Wire(Bool())
863    exceptionHasWire := MuxCase(exceptionHas, Seq(
864      (robEntries(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === i.U) -> true.B,
865      !robEntries(i).valid -> false.B
866    ))
867    exceptionHas := exceptionHasWire
868
869    when(exceptionHas || exceptionHasWire) {
870      // exception flush
871      robEntries(i).uopNum := 0.U
872      robEntries(i).stdWritebacked := true.B
873    }.elsewhen(!robEntries(i).valid && instCanEnqFlag) {
874      // enq set num of uops
875      robEntries(i).uopNum := enqWBNum
876      robEntries(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
877    }.elsewhen(robEntries(i).valid) {
878      // update by writing back
879      robEntries(i).uopNum := robEntries(i).uopNum - wbCnt
880      assert(!(robEntries(i).uopNum - wbCnt > robEntries(i).uopNum), s"robEntries $i uopNum is overflow!")
881      when(canStdWbSeq.asUInt.orR) {
882        robEntries(i).stdWritebacked := true.B
883      }
884    }
885
886    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U && writeback.bits.wflags.getOrElse(false.B))
887    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
888    robEntries(i).fflags := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).fflags | fflagsRes)
889
890    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === i.U)
891    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
892    robEntries(i).vxsat := Mux(!robEntries(i).valid && instCanEnqFlag, 0.U, robEntries(i).vxsat | vxsatRes)
893  }
894
895  // begin update robBanksRdata
896  val robBanksRdata = VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
897  val needUpdate = Wire(Vec(2 * CommitWidth, new RobEntryBundle))
898  needUpdate := VecInit(robBanksRdataThisLine ++ robBanksRdataNextLine)
899  val needUpdateRobIdx = robIdxThisLine ++ robIdxNextLine
900  for (i <- 0 until 2 * CommitWidth) {
901    val robIdxMatchSeq = io.enq.req.map(_.bits.robIdx.value === needUpdateRobIdx(i))
902    val uopCanEnqSeq = uopEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
903    val instCanEnqSeq = instEnqValidSeq.zip(robIdxMatchSeq).map { case (valid, isMatch) => valid && isMatch }
904    val instCanEnqFlag = Cat(instCanEnqSeq).orR
905    val realDestEnqNum = PopCount(enqNeedWriteRFSeq.zip(uopCanEnqSeq).map { case (writeFlag, valid) => writeFlag && valid })
906    when(!needUpdate(i).valid && instCanEnqFlag) {
907      needUpdate(i).realDestSize := realDestEnqNum
908    }.elsewhen(needUpdate(i).valid && instCanEnqFlag) {
909      needUpdate(i).realDestSize := robBanksRdata(i).realDestSize + realDestEnqNum
910    }
911    val enqUopNum = PriorityMux(instCanEnqSeq, enqUopNumVec)
912    val enqWBNum = PriorityMux(instCanEnqSeq, enqWBNumVec)
913    val enqEliminatedMove = PriorityMux(instCanEnqSeq, enqEliminatedMoveVec)
914    val enqWriteStd = PriorityMux(instCanEnqSeq, enqWriteStdVec)
915
916    val canWbSeq = exuWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
917    val canWbNoBlockSeq = canWbSeq.zip(blockWbSeq).map { case (canWb, blockWb) => canWb && !blockWb }
918    val canStdWbSeq = VecInit(stdWBs.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i)))
919    val wbCnt = Mux1H(canWbNoBlockSeq, io.writebackNums.map(_.bits))
920
921    val exceptionHas = RegInit(false.B)
922    val exceptionHasWire = Wire(Bool())
923    exceptionHasWire := MuxCase(exceptionHas, Seq(
924      (needUpdate(i).valid && exceptionGen.io.out.valid && exceptionGen.io.out.bits.robIdx.value === needUpdateRobIdx(i)) -> true.B,
925      (!needUpdate(i).valid || allCommitted) -> false.B
926    ))
927    exceptionHas := exceptionHasWire
928
929    when(exceptionHas || exceptionHasWire) {
930      // exception flush
931      needUpdate(i).uopNum := 0.U
932      needUpdate(i).stdWritebacked := true.B
933    }.elsewhen(!needUpdate(i).valid && instCanEnqFlag) {
934      // enq set num of uops
935      needUpdate(i).uopNum := enqWBNum
936      needUpdate(i).stdWritebacked := Mux(enqWriteStd, false.B, true.B)
937    }.elsewhen(needUpdate(i).valid) {
938      // update by writing back
939      needUpdate(i).uopNum := robBanksRdata(i).uopNum - wbCnt
940      when(canStdWbSeq.asUInt.orR) {
941        needUpdate(i).stdWritebacked := true.B
942      }
943    }
944
945    val fflagsCanWbSeq = fflags_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i) && writeback.bits.wflags.getOrElse(false.B))
946    val fflagsRes = fflagsCanWbSeq.zip(fflags_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.fflags.get, 0.U) }.fold(false.B)(_ | _)
947    needUpdate(i).fflags := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).fflags | fflagsRes)
948
949    val vxsatCanWbSeq = vxsat_wb.map(writeback => writeback.valid && writeback.bits.robIdx.value === needUpdateRobIdx(i))
950    val vxsatRes = vxsatCanWbSeq.zip(vxsat_wb).map { case (canWb, wb) => Mux(canWb, wb.bits.vxsat.get, 0.U) }.fold(false.B)(_ | _)
951    needUpdate(i).vxsat := Mux(!robBanksRdata(i).valid && instCanEnqFlag, 0.U, robBanksRdata(i).vxsat | vxsatRes)
952  }
953  robBanksRdataThisLineUpdate := VecInit(needUpdate.take(8))
954  robBanksRdataNextLineUpdate := VecInit(needUpdate.drop(8))
955  // end update robBanksRdata
956
957  // interrupt_safe
958  for (i <- 0 until RenameWidth) {
959    // We RegNext the updates for better timing.
960    // Note that instructions won't change the system's states in this cycle.
961    when(RegNext(canEnqueue(i))) {
962      // For now, we allow non-load-store instructions to trigger interrupts
963      // For MMIO instructions, they should not trigger interrupts since they may
964      // be sent to lower level before it writes back.
965      // However, we cannot determine whether a load/store instruction is MMIO.
966      // Thus, we don't allow load/store instructions to trigger an interrupt.
967      // TODO: support non-MMIO load-store instructions to trigger interrupts
968      val allow_interrupts = !CommitType.isLoadStore(io.enq.req(i).bits.commitType)
969      robEntries(RegEnable(allocatePtrVec(i).value, canEnqueue(i))).interrupt_safe := RegEnable(allow_interrupts, canEnqueue(i))
970    }
971  }
972
973  /**
974   * read and write of data modules
975   */
976  val commitReadAddr_next = Mux(state_next === s_idle,
977    VecInit(deqPtrVec_next.map(_.value)),
978    VecInit(walkPtrVec_next.map(_.value))
979  )
980
981  exceptionGen.io.redirect <> io.redirect
982  exceptionGen.io.flush := io.flushOut.valid
983
984  val canEnqueueEG = VecInit(io.enq.req.map(req => req.valid && io.enq.canAccept))
985  for (i <- 0 until RenameWidth) {
986    exceptionGen.io.enq(i).valid := canEnqueueEG(i)
987    exceptionGen.io.enq(i).bits.robIdx := io.enq.req(i).bits.robIdx
988    exceptionGen.io.enq(i).bits.ftqPtr := io.enq.req(i).bits.ftqPtr
989    exceptionGen.io.enq(i).bits.ftqOffset := io.enq.req(i).bits.ftqOffset
990    exceptionGen.io.enq(i).bits.exceptionVec := ExceptionNO.selectFrontend(io.enq.req(i).bits.exceptionVec)
991    exceptionGen.io.enq(i).bits.flushPipe := io.enq.req(i).bits.flushPipe
992    exceptionGen.io.enq(i).bits.isVset := io.enq.req(i).bits.isVset
993    exceptionGen.io.enq(i).bits.replayInst := false.B
994    XSError(canEnqueue(i) && io.enq.req(i).bits.replayInst, "enq should not set replayInst")
995    exceptionGen.io.enq(i).bits.singleStep := io.enq.req(i).bits.singleStep
996    exceptionGen.io.enq(i).bits.crossPageIPFFix := io.enq.req(i).bits.crossPageIPFFix
997    exceptionGen.io.enq(i).bits.trigger.clear()
998    exceptionGen.io.enq(i).bits.trigger.frontendHit := io.enq.req(i).bits.trigger.frontendHit
999    exceptionGen.io.enq(i).bits.trigger.frontendCanFire := io.enq.req(i).bits.trigger.frontendCanFire
1000    exceptionGen.io.enq(i).bits.vstartEn := false.B //DontCare
1001    exceptionGen.io.enq(i).bits.vstart := 0.U //DontCare
1002  }
1003
1004  println(s"ExceptionGen:")
1005  println(s"num of exceptions: ${params.numException}")
1006  require(exceptionWBs.length == exceptionGen.io.wb.length,
1007    f"exceptionWBs.length: ${exceptionWBs.length}, " +
1008      f"exceptionGen.io.wb.length: ${exceptionGen.io.wb.length}")
1009  for (((wb, exc_wb), i) <- exceptionWBs.zip(exceptionGen.io.wb).zipWithIndex) {
1010    exc_wb.valid       := wb.valid
1011    exc_wb.bits.robIdx := wb.bits.robIdx
1012    // only enq inst use ftqPtr to read gpa
1013    exc_wb.bits.ftqPtr          := 0.U.asTypeOf(exc_wb.bits.ftqPtr)
1014    exc_wb.bits.ftqOffset       := 0.U.asTypeOf(exc_wb.bits.ftqOffset)
1015    exc_wb.bits.exceptionVec    := wb.bits.exceptionVec.get
1016    exc_wb.bits.flushPipe       := wb.bits.flushPipe.getOrElse(false.B)
1017    exc_wb.bits.isVset          := false.B
1018    exc_wb.bits.replayInst      := wb.bits.replay.getOrElse(false.B)
1019    exc_wb.bits.singleStep      := false.B
1020    exc_wb.bits.crossPageIPFFix := false.B
1021    // TODO: make trigger configurable
1022    val trigger = wb.bits.trigger.getOrElse(0.U).asTypeOf(exc_wb.bits.trigger)
1023    exc_wb.bits.trigger.clear() // Don't care frontend timing, chain, hit and canFire
1024    exc_wb.bits.trigger.backendHit := trigger.backendHit
1025    exc_wb.bits.trigger.backendCanFire := trigger.backendCanFire
1026    exc_wb.bits.vstartEn := false.B //wb.bits.vstartEn.getOrElse(false.B) // todo need add vstart in ExuOutput
1027    exc_wb.bits.vstart := 0.U //wb.bits.vstart.getOrElse(0.U)
1028    //    println(s"  [$i] ${configs.map(_.name)}: exception ${exceptionCases(i)}, " +
1029    //      s"flushPipe ${configs.exists(_.flushPipe)}, " +
1030    //      s"replayInst ${configs.exists(_.replayInst)}")
1031  }
1032
1033  fflagsDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).fflags)
1034  vxsatDataRead := (0 until CommitWidth).map(i => robEntries(deqPtrVec(i).value).vxsat)
1035
1036  val instrCntReg = RegInit(0.U(64.W))
1037  val fuseCommitCnt = PopCount(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => RegNext(v && CommitType.isFused(i.commitType)) })
1038  val trueCommitCnt = RegNext(io.commits.commitValid.zip(io.commits.info).map { case (v, i) => Mux(v, i.instrSize, 0.U) }.reduce(_ +& _)) +& fuseCommitCnt
1039  val retireCounter = Mux(RegNext(io.commits.isCommit), trueCommitCnt, 0.U)
1040  val instrCnt = instrCntReg + retireCounter
1041  instrCntReg := instrCnt
1042  io.csr.perfinfo.retiredInstr := retireCounter
1043  io.robFull := !allowEnqueue
1044  io.headNotReady := commit_vDeqGroup.head && !commit_wDeqGroup.head
1045
1046  /**
1047   * debug info
1048   */
1049  XSDebug(p"enqPtr ${enqPtr} deqPtr ${deqPtr}\n")
1050  XSDebug("")
1051  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
1052  for (i <- 0 until RobSize) {
1053    XSDebug(false, !robEntries(i).valid, "-")
1054    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w")
1055    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v")
1056  }
1057  XSDebug(false, true.B, "\n")
1058
1059  for (i <- 0 until RobSize) {
1060    if (i % 4 == 0) XSDebug("")
1061    XSDebug(false, true.B, "%x ", debug_microOp(i).pc)
1062    XSDebug(false, !robEntries(i).valid, "- ")
1063    XSDebug(false, robEntries(i).valid && robEntries(i).isWritebacked, "w ")
1064    XSDebug(false, robEntries(i).valid && !robEntries(i).isWritebacked, "v ")
1065    if (i % 4 == 3) XSDebug(false, true.B, "\n")
1066  }
1067
1068  def ifCommit(counter: UInt): UInt = Mux(io.commits.isCommit, counter, 0.U)
1069
1070  def ifCommitReg(counter: UInt): UInt = Mux(RegNext(io.commits.isCommit), counter, 0.U)
1071
1072  val commitDebugUop = deqPtrVec.map(_.value).map(debug_microOp(_))
1073  XSPerfAccumulate("clock_cycle", 1.U)
1074  QueuePerf(RobSize, numValidEntries, numValidEntries === RobSize.U)
1075  XSPerfAccumulate("commitUop", ifCommit(commitCnt))
1076  XSPerfAccumulate("commitInstr", ifCommitReg(trueCommitCnt))
1077  XSPerfRolling("ipc", ifCommitReg(trueCommitCnt), 1000, clock, reset)
1078  XSPerfRolling("cpi", perfCnt = 1.U /*Cycle*/ , eventTrigger = ifCommitReg(trueCommitCnt), granularity = 1000, clock, reset)
1079  val commitIsMove = commitInfo.map(_.isMove)
1080  XSPerfAccumulate("commitInstrMove", ifCommit(PopCount(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })))
1081  val commitMoveElim = commitDebugUop.map(_.debugInfo.eliminatedMove)
1082  XSPerfAccumulate("commitInstrMoveElim", ifCommit(PopCount(io.commits.commitValid zip commitMoveElim map { case (v, e) => v && e })))
1083  XSPerfAccumulate("commitInstrFused", ifCommitReg(fuseCommitCnt))
1084  val commitIsLoad = io.commits.info.map(_.commitType).map(_ === CommitType.LOAD)
1085  val commitLoadValid = io.commits.commitValid.zip(commitIsLoad).map { case (v, t) => v && t }
1086  XSPerfAccumulate("commitInstrLoad", ifCommit(PopCount(commitLoadValid)))
1087  val commitIsBranch = io.commits.info.map(_.commitType).map(_ === CommitType.BRANCH)
1088  val commitBranchValid = io.commits.commitValid.zip(commitIsBranch).map { case (v, t) => v && t }
1089  XSPerfAccumulate("commitInstrBranch", ifCommit(PopCount(commitBranchValid)))
1090  val commitLoadWaitBit = commitInfo.map(_.loadWaitBit)
1091  XSPerfAccumulate("commitInstrLoadWait", ifCommit(PopCount(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })))
1092  val commitIsStore = io.commits.info.map(_.commitType).map(_ === CommitType.STORE)
1093  XSPerfAccumulate("commitInstrStore", ifCommit(PopCount(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })))
1094  XSPerfAccumulate("writeback", PopCount((0 until RobSize).map(i => robEntries(i).valid && robEntries(i).isWritebacked)))
1095  // XSPerfAccumulate("enqInstr", PopCount(io.dp1Req.map(_.fire)))
1096  // XSPerfAccumulate("d2rVnR", PopCount(io.dp1Req.map(p => p.valid && !p.ready)))
1097  XSPerfAccumulate("walkInstr", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U))
1098  XSPerfAccumulate("walkCycleTotal", state === s_walk)
1099  XSPerfAccumulate("waitRabWalkEnd", state === s_walk && walkFinished && !rab.io.status.walkEnd)
1100  private val walkCycle = RegInit(0.U(8.W))
1101  private val waitRabWalkCycle = RegInit(0.U(8.W))
1102  walkCycle := Mux(io.redirect.valid, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1103  waitRabWalkCycle := Mux(state === s_walk && walkFinished, 0.U, Mux(state === s_walk, walkCycle + 1.U, 0.U))
1104
1105  XSPerfHistogram("walkRobCycleHist", walkCycle, state === s_walk && walkFinished, 0, 32)
1106  XSPerfHistogram("walkRabExtraCycleHist", waitRabWalkCycle, state === s_walk && walkFinished && rab.io.status.walkEnd, 0, 32)
1107  XSPerfHistogram("walkTotalCycleHist", walkCycle, state === s_walk && state_next === s_idle, 0, 32)
1108
1109  private val deqNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isWritebacked
1110  private val deqStdNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).stdWritebacked
1111  private val deqUopNotWritebacked = robEntries(deqPtr.value).valid && !robEntries(deqPtr.value).isUopWritebacked
1112  private val deqHeadInfo = debug_microOp(deqPtr.value)
1113  val deqUopCommitType = debug_microOp(deqPtr.value).commitType
1114
1115  XSPerfAccumulate("waitAluCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.alu.U)
1116  XSPerfAccumulate("waitMulCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.mul.U)
1117  XSPerfAccumulate("waitDivCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.div.U)
1118  XSPerfAccumulate("waitBrhCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.brh.U)
1119  XSPerfAccumulate("waitJmpCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.jmp.U)
1120  XSPerfAccumulate("waitCsrCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.csr.U)
1121  XSPerfAccumulate("waitFenCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.fence.U)
1122  XSPerfAccumulate("waitBkuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.bku.U)
1123  XSPerfAccumulate("waitLduCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.ldu.U)
1124  XSPerfAccumulate("waitStuCycle", deqNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1125  XSPerfAccumulate("waitStaCycle", deqUopNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1126  XSPerfAccumulate("waitStdCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.stu.U)
1127  XSPerfAccumulate("waitAtmCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.mou.U)
1128
1129  XSPerfAccumulate("waitVfaluCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfalu.U)
1130  XSPerfAccumulate("waitVfmaCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfma.U)
1131  XSPerfAccumulate("waitVfdivCycle", deqStdNotWritebacked && deqHeadInfo.fuType === FuType.vfdiv.U)
1132
1133  val vfalufuop = Seq(VfaluType.vfadd, VfaluType.vfwadd, VfaluType.vfwadd_w, VfaluType.vfsub, VfaluType.vfwsub, VfaluType.vfwsub_w, VfaluType.vfmin, VfaluType.vfmax,
1134    VfaluType.vfmerge, VfaluType.vfmv, VfaluType.vfsgnj, VfaluType.vfsgnjn, VfaluType.vfsgnjx, VfaluType.vfeq, VfaluType.vfne, VfaluType.vflt, VfaluType.vfle, VfaluType.vfgt,
1135    VfaluType.vfge, VfaluType.vfclass, VfaluType.vfmv_f_s, VfaluType.vfmv_s_f, VfaluType.vfredusum, VfaluType.vfredmax, VfaluType.vfredmin, VfaluType.vfredosum, VfaluType.vfwredosum)
1136
1137  vfalufuop.zipWithIndex.map{
1138    case(fuoptype,i) =>  XSPerfAccumulate(s"waitVfalu_${i}Cycle", deqStdNotWritebacked && deqHeadInfo.fuOpType === fuoptype && deqHeadInfo.fuType === FuType.vfalu.U)
1139  }
1140
1141
1142
1143  XSPerfAccumulate("waitNormalCycle", deqNotWritebacked && deqUopCommitType === CommitType.NORMAL)
1144  XSPerfAccumulate("waitBranchCycle", deqNotWritebacked && deqUopCommitType === CommitType.BRANCH)
1145  XSPerfAccumulate("waitLoadCycle", deqNotWritebacked && deqUopCommitType === CommitType.LOAD)
1146  XSPerfAccumulate("waitStoreCycle", deqNotWritebacked && deqUopCommitType === CommitType.STORE)
1147  XSPerfAccumulate("robHeadPC", io.commits.info(0).debug_pc.getOrElse(0.U))
1148  XSPerfAccumulate("commitCompressCntAll", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize > 1.U }))
1149  (2 to RenameWidth).foreach(i =>
1150    XSPerfAccumulate(s"commitCompressCnt${i}", PopCount(io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => io.commits.isCommit && valid && info.instrSize === i.U }))
1151  )
1152  XSPerfAccumulate("compressSize", io.commits.commitValid.zip(io.commits.info).map { case (valid, info) => Mux(io.commits.isCommit && valid && info.instrSize > 1.U, info.instrSize, 0.U) }.reduce(_ +& _))
1153  val dispatchLatency = commitDebugUop.map(uop => uop.debugInfo.dispatchTime - uop.debugInfo.renameTime)
1154  val enqRsLatency = commitDebugUop.map(uop => uop.debugInfo.enqRsTime - uop.debugInfo.dispatchTime)
1155  val selectLatency = commitDebugUop.map(uop => uop.debugInfo.selectTime - uop.debugInfo.enqRsTime)
1156  val issueLatency = commitDebugUop.map(uop => uop.debugInfo.issueTime - uop.debugInfo.selectTime)
1157  val executeLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.issueTime)
1158  val rsFuLatency = commitDebugUop.map(uop => uop.debugInfo.writebackTime - uop.debugInfo.enqRsTime)
1159  val commitLatency = commitDebugUop.map(uop => timer - uop.debugInfo.writebackTime)
1160
1161  def latencySum(cond: Seq[Bool], latency: Seq[UInt]): UInt = {
1162    cond.zip(latency).map(x => Mux(x._1, x._2, 0.U)).reduce(_ +& _)
1163  }
1164
1165  for (fuType <- FuType.functionNameMap.keys) {
1166    val fuName = FuType.functionNameMap(fuType)
1167    val commitIsFuType = io.commits.commitValid.zip(commitDebugUop).map(x => x._1 && x._2.fuType === fuType.U)
1168    XSPerfRolling(s"ipc_futype_${fuName}", ifCommit(PopCount(commitIsFuType)), 1000, clock, reset)
1169    XSPerfAccumulate(s"${fuName}_instr_cnt", ifCommit(PopCount(commitIsFuType)))
1170    XSPerfAccumulate(s"${fuName}_latency_dispatch", ifCommit(latencySum(commitIsFuType, dispatchLatency)))
1171    XSPerfAccumulate(s"${fuName}_latency_enq_rs", ifCommit(latencySum(commitIsFuType, enqRsLatency)))
1172    XSPerfAccumulate(s"${fuName}_latency_select", ifCommit(latencySum(commitIsFuType, selectLatency)))
1173    XSPerfAccumulate(s"${fuName}_latency_issue", ifCommit(latencySum(commitIsFuType, issueLatency)))
1174    XSPerfAccumulate(s"${fuName}_latency_execute", ifCommit(latencySum(commitIsFuType, executeLatency)))
1175    XSPerfAccumulate(s"${fuName}_latency_enq_rs_execute", ifCommit(latencySum(commitIsFuType, rsFuLatency)))
1176    XSPerfAccumulate(s"${fuName}_latency_commit", ifCommit(latencySum(commitIsFuType, commitLatency)))
1177  }
1178  XSPerfAccumulate(s"redirect_use_snapshot", io.redirect.valid && io.snpt.useSnpt)
1179
1180  // top-down info
1181  io.debugTopDown.toCore.robHeadVaddr.valid := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_valid
1182  io.debugTopDown.toCore.robHeadVaddr.bits := debug_lsTopdownInfo(deqPtr.value).s1.vaddr_bits
1183  io.debugTopDown.toCore.robHeadPaddr.valid := debug_lsTopdownInfo(deqPtr.value).s2.paddr_valid
1184  io.debugTopDown.toCore.robHeadPaddr.bits := debug_lsTopdownInfo(deqPtr.value).s2.paddr_bits
1185  io.debugTopDown.toDispatch.robTrueCommit := ifCommitReg(trueCommitCnt)
1186  io.debugTopDown.toDispatch.robHeadLsIssue := debug_lsIssue(deqPtr.value)
1187  io.debugTopDown.robHeadLqIdx.valid := debug_lqIdxValid(deqPtr.value)
1188  io.debugTopDown.robHeadLqIdx.bits := debug_microOp(deqPtr.value).lqIdx
1189
1190  // rolling
1191  io.debugRolling.robTrueCommit := ifCommitReg(trueCommitCnt)
1192
1193  /**
1194   * DataBase info:
1195   * log trigger is at writeback valid
1196   * */
1197
1198  /**
1199   * @todo add InstInfoEntry back
1200   * @author Maxpicca-Li
1201   */
1202
1203  //difftest signals
1204  val firstValidCommit = (deqPtr + PriorityMux(io.commits.commitValid, VecInit(List.tabulate(CommitWidth)(_.U(log2Up(CommitWidth).W))))).value
1205
1206  val wdata = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1207  val wpc = Wire(Vec(CommitWidth, UInt(XLEN.W)))
1208
1209  for (i <- 0 until CommitWidth) {
1210    val idx = deqPtrVec(i).value
1211    wdata(i) := debug_exuData(idx)
1212    wpc(i) := SignExt(commitDebugUop(i).pc, XLEN)
1213  }
1214
1215  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1216    // These are the structures used by difftest only and should be optimized after synthesis.
1217    val dt_eliminatedMove = Mem(RobSize, Bool())
1218    val dt_isRVC = Mem(RobSize, Bool())
1219    val dt_exuDebug = Reg(Vec(RobSize, new DebugBundle))
1220    for (i <- 0 until RenameWidth) {
1221      when(canEnqueue(i)) {
1222        dt_eliminatedMove(allocatePtrVec(i).value) := io.enq.req(i).bits.eliminatedMove
1223        dt_isRVC(allocatePtrVec(i).value) := io.enq.req(i).bits.preDecodeInfo.isRVC
1224      }
1225    }
1226    for (wb <- exuWBs) {
1227      when(wb.valid) {
1228        val wbIdx = wb.bits.robIdx.value
1229        dt_exuDebug(wbIdx) := wb.bits.debug
1230      }
1231    }
1232    // Always instantiate basic difftest modules.
1233    for (i <- 0 until CommitWidth) {
1234      val uop = commitDebugUop(i)
1235      val commitInfo = io.commits.info(i)
1236      val ptr = deqPtrVec(i).value
1237      val exuOut = dt_exuDebug(ptr)
1238      val eliminatedMove = dt_eliminatedMove(ptr)
1239      val isRVC = dt_isRVC(ptr)
1240
1241      val difftest = DifftestModule(new DiffInstrCommit(MaxPhyPregs), delay = 3, dontCare = true)
1242      difftest.coreid := io.hartId
1243      difftest.index := i.U
1244      difftest.valid := io.commits.commitValid(i) && io.commits.isCommit
1245      difftest.skip := Mux(eliminatedMove, false.B, exuOut.isMMIO || exuOut.isPerfCnt)
1246      difftest.isRVC := isRVC
1247      difftest.rfwen := io.commits.commitValid(i) && commitInfo.rfWen && commitInfo.debug_ldest.get =/= 0.U
1248      difftest.fpwen := io.commits.commitValid(i) && uop.fpWen
1249      difftest.wpdest := commitInfo.debug_pdest.get
1250      difftest.wdest := commitInfo.debug_ldest.get
1251      difftest.nFused := CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize - 1.U
1252      when(difftest.valid) {
1253        assert(CommitType.isFused(commitInfo.commitType).asUInt + commitInfo.instrSize >= 1.U)
1254      }
1255      if (env.EnableDifftest) {
1256        val uop = commitDebugUop(i)
1257        difftest.pc := SignExt(uop.pc, XLEN)
1258        difftest.instr := uop.instr
1259        difftest.robIdx := ZeroExt(ptr, 10)
1260        difftest.lqIdx := ZeroExt(uop.lqIdx.value, 7)
1261        difftest.sqIdx := ZeroExt(uop.sqIdx.value, 7)
1262        difftest.isLoad := io.commits.info(i).commitType === CommitType.LOAD
1263        difftest.isStore := io.commits.info(i).commitType === CommitType.STORE
1264      }
1265    }
1266  }
1267
1268  if (env.EnableDifftest) {
1269    for (i <- 0 until CommitWidth) {
1270      val difftest = DifftestModule(new DiffLoadEvent, delay = 3)
1271      difftest.coreid := io.hartId
1272      difftest.index := i.U
1273
1274      val ptr = deqPtrVec(i).value
1275      val uop = commitDebugUop(i)
1276      val exuOut = debug_exuDebug(ptr)
1277      difftest.valid    := io.commits.commitValid(i) && io.commits.isCommit
1278      difftest.paddr    := exuOut.paddr
1279      difftest.opType   := uop.fuOpType
1280      difftest.isAtomic := FuType.isAMO(uop.fuType)
1281      difftest.isLoad   := FuType.isLoad(uop.fuType)
1282    }
1283  }
1284
1285  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1286    val dt_isXSTrap = Mem(RobSize, Bool())
1287    for (i <- 0 until RenameWidth) {
1288      when(canEnqueue(i)) {
1289        dt_isXSTrap(allocatePtrVec(i).value) := io.enq.req(i).bits.isXSTrap
1290      }
1291    }
1292    val trapVec = io.commits.commitValid.zip(deqPtrVec).map { case (v, d) =>
1293      io.commits.isCommit && v && dt_isXSTrap(d.value)
1294    }
1295    val hitTrap = trapVec.reduce(_ || _)
1296    val difftest = DifftestModule(new DiffTrapEvent, dontCare = true)
1297    difftest.coreid := io.hartId
1298    difftest.hasTrap := hitTrap
1299    difftest.cycleCnt := timer
1300    difftest.instrCnt := instrCnt
1301    difftest.hasWFI := hasWFI
1302
1303    if (env.EnableDifftest) {
1304      val trapCode = PriorityMux(wdata.zip(trapVec).map(x => x._2 -> x._1))
1305      val trapPC = SignExt(PriorityMux(wpc.zip(trapVec).map(x => x._2 -> x._1)), XLEN)
1306      difftest.code := trapCode
1307      difftest.pc := trapPC
1308    }
1309  }
1310
1311  val validEntriesBanks = (0 until (RobSize + 31) / 32).map(i => RegNext(PopCount(robEntries.map(_.valid).drop(i * 32).take(32))))
1312  val validEntries = RegNext(VecInit(validEntriesBanks).reduceTree(_ +& _))
1313  val commitMoveVec = VecInit(io.commits.commitValid.zip(commitIsMove).map { case (v, m) => v && m })
1314  val commitLoadVec = VecInit(commitLoadValid)
1315  val commitBranchVec = VecInit(commitBranchValid)
1316  val commitLoadWaitVec = VecInit(commitLoadValid.zip(commitLoadWaitBit).map { case (v, w) => v && w })
1317  val commitStoreVec = VecInit(io.commits.commitValid.zip(commitIsStore).map { case (v, t) => v && t })
1318  val perfEvents = Seq(
1319    ("rob_interrupt_num      ", io.flushOut.valid && intrEnable),
1320    ("rob_exception_num      ", io.flushOut.valid && exceptionEnable),
1321    ("rob_flush_pipe_num     ", io.flushOut.valid && isFlushPipe),
1322    ("rob_replay_inst_num    ", io.flushOut.valid && isFlushPipe && deqHasReplayInst),
1323    ("rob_commitUop          ", ifCommit(commitCnt)),
1324    ("rob_commitInstr        ", ifCommitReg(trueCommitCnt)),
1325    ("rob_commitInstrMove    ", ifCommitReg(PopCount(RegNext(commitMoveVec)))),
1326    ("rob_commitInstrFused   ", ifCommitReg(fuseCommitCnt)),
1327    ("rob_commitInstrLoad    ", ifCommitReg(PopCount(RegNext(commitLoadVec)))),
1328    ("rob_commitInstrBranch  ", ifCommitReg(PopCount(RegNext(commitBranchVec)))),
1329    ("rob_commitInstrLoadWait", ifCommitReg(PopCount(RegNext(commitLoadWaitVec)))),
1330    ("rob_commitInstrStore   ", ifCommitReg(PopCount(RegNext(commitStoreVec)))),
1331    ("rob_walkInstr          ", Mux(io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)),
1332    ("rob_walkCycle          ", (state === s_walk)),
1333    ("rob_1_4_valid          ", validEntries <= (RobSize / 4).U),
1334    ("rob_2_4_valid          ", validEntries > (RobSize / 4).U && validEntries <= (RobSize / 2).U),
1335    ("rob_3_4_valid          ", validEntries > (RobSize / 2).U && validEntries <= (RobSize * 3 / 4).U),
1336    ("rob_4_4_valid          ", validEntries > (RobSize * 3 / 4).U),
1337  )
1338  generatePerfEvent()
1339
1340  // dontTouch for debug
1341  if (backendParams.debugEn) {
1342    dontTouch(enqPtrVec)
1343    dontTouch(deqPtrVec)
1344    dontTouch(robEntries)
1345    dontTouch(robDeqGroup)
1346    dontTouch(robBanks)
1347    dontTouch(robBanksRaddrThisLine)
1348    dontTouch(robBanksRaddrNextLine)
1349    dontTouch(robBanksRdataThisLine)
1350    dontTouch(robBanksRdataNextLine)
1351    dontTouch(robBanksRdataThisLineUpdate)
1352    dontTouch(robBanksRdataNextLineUpdate)
1353    dontTouch(commit_wDeqGroup)
1354    dontTouch(commit_vDeqGroup)
1355    dontTouch(commitSizeSumSeq)
1356    dontTouch(walkSizeSumSeq)
1357    dontTouch(commitSizeSumCond)
1358    dontTouch(walkSizeSumCond)
1359    dontTouch(commitSizeSum)
1360    dontTouch(walkSizeSum)
1361    dontTouch(realDestSizeSeq)
1362    dontTouch(walkDestSizeSeq)
1363    dontTouch(io.commits)
1364    dontTouch(commitIsVTypeVec)
1365    dontTouch(walkIsVTypeVec)
1366    dontTouch(commitValidThisLine)
1367    dontTouch(commitReadAddr_next)
1368    dontTouch(donotNeedWalk)
1369    dontTouch(walkPtrVec_next)
1370    dontTouch(walkPtrVec)
1371    dontTouch(deqPtrVec_next)
1372    dontTouch(deqPtrVecForWalk)
1373    dontTouch(snapPtrReadBank)
1374    dontTouch(snapPtrVecForWalk)
1375    dontTouch(shouldWalkVec)
1376    dontTouch(walkFinished)
1377    dontTouch(changeBankAddrToDeqPtr)
1378  }
1379  if (env.EnableDifftest) {
1380    io.commits.info.map(info => dontTouch(info.debug_pc.get))
1381  }
1382}
1383