xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rab.scala (revision a63155a6a44b3c7714e55906b55ebf92e0efc125)
1package xiangshan.backend.rob
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import xiangshan._
7import utils._
8import utility._
9import xiangshan.backend.Bundles.DynInst
10import xiangshan.backend.decode.VectorConstants
11import xiangshan.backend.rename.SnapshotGenerator
12
13class RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) {
14  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize)
15}
16
17object RenameBufferPtr {
18  def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = {
19    val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize))
20    ptr.flag := flag.B
21    ptr.value := v.U
22    ptr
23  }
24}
25
26class RenameBufferEntry(implicit p: Parameters) extends RobCommitInfo {
27  val robIdx = new RobPtr
28}
29
30class RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
31  val io = IO(new Bundle {
32    val redirect = Input(ValidIO(new Bundle {
33    }))
34
35    val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
36
37    val fromRob = new Bundle {
38      val walkSize = Input(UInt(log2Up(size).W))
39      val walkEnd = Input(Bool())
40      val commitSize = Input(UInt(log2Up(size).W))
41    }
42
43    val snpt = Input(new SnapshotPort)
44
45    val canEnq = Output(Bool())
46    val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr))
47    val vconfigPdest = Output(UInt(PhyRegIdxWidth.W))
48    val commits = Output(new RobCommitIO)
49    val diffCommits = Output(new DiffCommitIO)
50
51    val status = Output(new Bundle {
52      val walkEnd = Bool()
53    })
54  })
55
56  // pointer
57  private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx)))
58  private val enqPtr = enqPtrVec.head
59  private val enqPtrOH = RegInit(1.U(size.W))
60  private val enqPtrOHShift = CircularShift(enqPtrOH)
61  // may shift [0, RenameWidth] steps
62  private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left)
63  private val enqPtrVecNext = Wire(enqPtrVec.cloneType)
64
65  private val deqPtrVec = RegInit(VecInit.tabulate(CommitWidth)(idx => RenameBufferPtr(flag = false, idx)))
66  private val deqPtr = deqPtrVec.head
67  private val deqPtrOH = RegInit(1.U(size.W))
68  private val deqPtrOHShift = CircularShift(deqPtrOH)
69  private val deqPtrOHVec = VecInit.tabulate(CommitWidth + 1)(deqPtrOHShift.left)
70  private val deqPtrVecNext = Wire(deqPtrVec.cloneType)
71  XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH")
72
73  private val walkPtr = Reg(new RenameBufferPtr)
74  private val walkPtrOH = walkPtr.toOH
75  private val walkPtrOHVec = VecInit.tabulate(CommitWidth + 1)(CircularShift(walkPtrOH).left)
76  private val walkPtrNext = Wire(new RenameBufferPtr)
77
78  private val snptEnq = io.canEnq && io.req.head.valid && io.req.head.bits.snapshot
79  private val walkPtrSnapshots = SnapshotGenerator(enqPtr, snptEnq, io.snpt.snptDeq, io.redirect.valid)
80  // may shift [0, CommitWidth] steps
81  val headPtrOHVec2 = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => deqPtrOHShift.left(step)))
82
83  val vcfgPtrOH = RegInit(1.U(size.W))
84  val vcfgPtrOHShift = CircularShift(vcfgPtrOH)
85  // may shift [0, 2) steps
86  val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left)
87
88  val diffPtrOH = RegInit(1.U(size.W))
89  val diffPtrOHShift = CircularShift(diffPtrOH)
90  // may shift [0, CommitWidth * MaxUopSize] steps
91  val diffPtrOHVec = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => diffPtrOHShift.left(step)))
92
93  // Regs
94  val renameBuffer = RegInit(VecInit(Seq.fill(size){0.U.asTypeOf(new RenameBufferEntry)}))
95
96  val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3)
97  val state = RegInit(s_idle)
98  val stateNext = WireInit(state) // otherwise keep state value
99
100  private val robWalkEndReg = RegInit(false.B)
101  private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg
102
103  when(io.redirect.valid) {
104    robWalkEndReg := false.B
105  }.elsewhen(io.fromRob.walkEnd) {
106    robWalkEndReg := true.B
107  }
108
109  val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf)
110  val enqCount    = PopCount(realNeedAlloc)
111  val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, PopCount(io.commits.commitValid), 0.U)
112  val walkCount   = Mux(io.commits.isWalk && !io.commits.isCommit, PopCount(io.commits.walkValid), 0.U)
113  val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)
114
115  // number of pair(ldest, pdest) ready to commit to arch_rat
116  val commitSize = RegInit(0.U(log2Up(size).W))
117  val walkSize = RegInit(0.U(log2Up(size).W))
118  val specialWalkSize = RegInit(0.U(log2Up(size).W))
119
120  val newCommitSize = io.fromRob.commitSize
121  val newWalkSize = io.fromRob.walkSize
122
123  val commitSizeNxt = commitSize + newCommitSize - commitCount
124  val walkSizeNxt = walkSize + newWalkSize - walkCount
125
126  val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U)
127  val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount
128
129  commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt)
130  specialWalkSize := specialWalkSizeNext
131  walkSize := Mux(io.redirect.valid, 0.U, walkSizeNxt)
132
133  walkPtrNext := MuxCase(walkPtr, Seq(
134    (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(io.snpt.snptSelect),
135    (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head,
136    (state === s_walk) -> (walkPtr + walkCount),
137  ))
138
139  walkPtr := walkPtrNext
140
141  val walkCandidates   = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
142  val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
143  val vcfgCandidates   = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
144  val diffCandidates   = VecInit(diffPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
145
146  // update diff pointer
147  val diffPtrOHNext = Mux(state === s_idle, diffPtrOHVec(newCommitSize), diffPtrOH)
148  diffPtrOH := diffPtrOHNext
149
150  // update vcfg pointer
151  vcfgPtrOH := diffPtrOHNext
152
153  // update enq pointer
154  val enqPtrNext = Mux(
155    state === s_walk && stateNext === s_idle,
156    walkPtrNext,
157    enqPtr + enqCount
158  )
159  val enqPtrOHNext = Mux(
160    state === s_walk && stateNext === s_idle,
161    walkPtrNext.toOH,
162    enqPtrOHVec(enqCount)
163  )
164  enqPtr := enqPtrNext
165  enqPtrOH := enqPtrOHNext
166  enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U }
167  enqPtrVec := enqPtrVecNext
168
169  val deqPtrSteps = Mux1H(Seq(
170    (state === s_idle) -> commitCount,
171    (state === s_special_walk) -> specialWalkCount,
172  ))
173
174  // update deq pointer
175  val deqPtrNext = deqPtr + deqPtrSteps
176  val deqPtrOHNext = deqPtrOHVec(deqPtrSteps)
177  deqPtr := deqPtrNext
178  deqPtrOH := deqPtrOHNext
179  deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U }
180  deqPtrVec := deqPtrVecNext
181
182  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value))
183  allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) =>
184    when(realNeedAlloc){
185      renameBuffer(allocatePtr).ldest := req.bits.ldest
186      renameBuffer(allocatePtr).pdest := req.bits.pdest
187      renameBuffer(allocatePtr).rfWen := req.bits.rfWen
188      renameBuffer(allocatePtr).fpWen := req.bits.fpWen
189      renameBuffer(allocatePtr).vecWen := req.bits.vecWen
190      renameBuffer(allocatePtr).isMove := req.bits.eliminatedMove
191      renameBuffer(allocatePtr).robIdx := req.bits.robIdx
192    }
193  }
194
195  io.commits.isCommit := state === s_idle || state === s_special_walk
196  io.commits.isWalk := state === s_walk || state === s_special_walk
197
198  for(i <- 0 until CommitWidth) {
199    io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize
200    io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize
201    // special walk use commitPtr
202    io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i), walkCandidates(i))
203    // Todo: remove this
204    io.commits.robIdx(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx, walkCandidates(i).robIdx)
205  }
206
207  private val walkEndNext = walkSizeNxt === 0.U
208  private val specialWalkEndNext = specialWalkSizeNext === 0.U
209
210  // change state
211  state := stateNext
212  when(io.redirect.valid) {
213    when(io.snpt.useSnpt) {
214      stateNext := s_walk
215    }.otherwise {
216      stateNext := s_special_walk
217    }
218  }.otherwise {
219    // change stateNext
220    switch(state) {
221      // this transaction is not used actually, just list all states
222      is(s_idle) {
223        stateNext := s_idle
224      }
225      is(s_special_walk) {
226        when(specialWalkEndNext) {
227          stateNext := s_walk
228        }
229      }
230      is(s_walk) {
231        when(robWalkEnd && walkEndNext) {
232          stateNext := s_idle
233        }
234      }
235    }
236  }
237
238  val allowEnqueue = RegInit(true.B)
239  val numValidEntries = distanceBetween(enqPtr, deqPtr)
240  allowEnqueue := numValidEntries + enqCount <= (size - RenameWidth).U && state === s_idle
241  io.canEnq := allowEnqueue
242  io.enqPtrVec := enqPtrVec
243
244  io.status.walkEnd := walkEndNext
245
246  io.vconfigPdest := Mux(vcfgCandidates(0).ldest === VCONFIG_IDX.U && vcfgCandidates(0).vecWen, vcfgCandidates(0).pdest, vcfgCandidates(1).pdest)
247
248  // for difftest
249  io.diffCommits := 0.U.asTypeOf(new DiffCommitIO)
250  io.diffCommits.isCommit := state === s_idle || state === s_special_walk
251  for(i <- 0 until CommitWidth * MaxUopSize) {
252    io.diffCommits.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize
253    io.diffCommits.info(i) := diffCandidates(i)
254  }
255
256  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
257
258  QueuePerf(RabSize, numValidEntries, !allowEnqueue)
259}
260