xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rab.scala (revision 82640bc39365208aaf8ff1c9e2e9dcd64f8a1f8c)
1package xiangshan.backend.rob
2
3import org.chipsalliance.cde.config.Parameters
4import chisel3._
5import chisel3.util._
6import xiangshan._
7import utils._
8import utility._
9import xiangshan.backend.Bundles.DynInst
10import xiangshan.backend.decode.VectorConstants
11import xiangshan.backend.rename.SnapshotGenerator
12
13class RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) {
14  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize)
15}
16
17object RenameBufferPtr {
18  def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = {
19    val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize))
20    ptr.flag := flag.B
21    ptr.value := v.U
22    ptr
23  }
24}
25
26class RenameBufferEntry(implicit p: Parameters) extends RobCommitInfo {
27  val robIdx = new RobPtr
28}
29
30class RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
31  val io = IO(new Bundle {
32    val redirect = Input(ValidIO(new Bundle {
33    }))
34
35    val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
36    val fromRob = new Bundle {
37      val walkSize = Input(UInt(log2Up(size).W))
38      val walkEnd = Input(Bool())
39      val commitSize = Input(UInt(log2Up(size).W))
40    }
41
42    val snpt = Input(new SnapshotPort)
43
44    val canEnq = Output(Bool())
45    val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr))
46    val vconfigPdest = Output(UInt(PhyRegIdxWidth.W))
47    val commits = Output(new RobCommitIO)
48    val diffCommits = Output(new DiffCommitIO)
49
50    val status = Output(new Bundle {
51      val walkEnd = Bool()
52    })
53  })
54
55  // alias
56  private val snptSelect = io.snpt.snptSelect
57
58  // pointer
59  private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx)))
60  private val enqPtr = enqPtrVec.head
61  private val enqPtrOH = RegInit(1.U(size.W))
62  private val enqPtrOHShift = CircularShift(enqPtrOH)
63  // may shift [0, RenameWidth] steps
64  private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left)
65  private val enqPtrVecNext = Wire(enqPtrVec.cloneType)
66
67  private val deqPtrVec = RegInit(VecInit.tabulate(CommitWidth)(idx => RenameBufferPtr(flag = false, idx)))
68  private val deqPtr = deqPtrVec.head
69  private val deqPtrOH = RegInit(1.U(size.W))
70  private val deqPtrOHShift = CircularShift(deqPtrOH)
71  private val deqPtrOHVec = VecInit.tabulate(CommitWidth + 1)(deqPtrOHShift.left)
72  private val deqPtrVecNext = Wire(deqPtrVec.cloneType)
73  XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH")
74
75  private val walkPtr = Reg(new RenameBufferPtr)
76  private val walkPtrOH = walkPtr.toOH
77  private val walkPtrOHVec = VecInit.tabulate(CommitWidth + 1)(CircularShift(walkPtrOH).left)
78  private val walkPtrNext = Wire(new RenameBufferPtr)
79
80  private val snptEnq = io.canEnq && io.req.head.valid && io.req.head.bits.snapshot
81  private val walkPtrSnapshots = SnapshotGenerator(enqPtr, snptEnq, io.snpt.snptDeq, io.redirect.valid)
82
83  // We should extra walk these preg pairs which compressed in rob enq entry at last cycle after restored snapshots.
84  // enq firstuop: b010100 --invert--> b101011 --keep only continuous 1s from head--> b000011
85  // enq firstuop: b111101 --invert--> b000010 --keep only continuous 1s from head--> b000000
86  private val enqCompressedLastCycleMask: UInt = VecInit(io.req.indices.map(i => io.req.slice(0, i + 1).map(!_.bits.firstUop).reduce(_ && _))).asUInt
87  private val compressedLastRobEntryMaskSnapshots = SnapshotGenerator(enqCompressedLastCycleMask, snptEnq, io.snpt.snptDeq, io.redirect.valid)
88  private val compressedExtraWalkMask = compressedLastRobEntryMaskSnapshots(snptSelect)
89  // b111111 --Cat(x,1)--> b1111111 --Reverse--> b1111111 --PriorityEncoder--> 6.U
90  // b001111 --Cat(x,1)--> b0011111 --Reverse--> b1111100 --PriorityEncoder--> 4.U
91  // b000011 --Cat(x,1)--> b0000111 --Reverse--> b1110000 --PriorityEncoder--> 2.U
92  // b000000 --Cat(x,1)--> b0000001 --Reverse--> b1000000 --PriorityEncoder--> 0.U
93  private val compressedExtraWalkSize = PriorityMux(Reverse(Cat(compressedExtraWalkMask, 1.U(1.W))), (0 to RenameWidth).map(i => (RenameWidth - i).U))
94
95  // may shift [0, CommitWidth] steps
96  val headPtrOHVec2 = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => deqPtrOHShift.left(step)))
97
98  val vcfgPtrOH = RegInit(1.U(size.W))
99  val vcfgPtrOHShift = CircularShift(vcfgPtrOH)
100  // may shift [0, 2) steps
101  val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left)
102
103  val diffPtrOH = RegInit(1.U(size.W))
104  val diffPtrOHShift = CircularShift(diffPtrOH)
105  // may shift [0, CommitWidth * MaxUopSize] steps
106  val diffPtrOHVec = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => diffPtrOHShift.left(step)))
107
108  // Regs
109  val renameBuffer = Mem(size, new RenameBufferEntry)
110  val renameBufferEntries = (0 until size) map (i => renameBuffer(i))
111
112  val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3)
113  val state = RegInit(s_idle)
114  val stateNext = WireInit(state) // otherwise keep state value
115
116  private val robWalkEndReg = RegInit(false.B)
117  private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg
118
119  when(io.redirect.valid) {
120    robWalkEndReg := false.B
121  }.elsewhen(io.fromRob.walkEnd) {
122    robWalkEndReg := true.B
123  }
124
125  val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf)
126  val enqCount    = PopCount(realNeedAlloc)
127  val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, PopCount(io.commits.commitValid), 0.U)
128  val walkCount   = Mux(io.commits.isWalk && !io.commits.isCommit, PopCount(io.commits.walkValid), 0.U)
129  val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)
130
131  // number of pair(ldest, pdest) ready to commit to arch_rat
132  val commitSize = RegInit(0.U(log2Up(size).W))
133  val walkSize = RegInit(0.U(log2Up(size).W))
134  val specialWalkSize = RegInit(0.U(log2Up(size).W))
135
136  val newCommitSize = io.fromRob.commitSize
137  val newWalkSize = io.fromRob.walkSize
138
139  val commitSizeNxt = commitSize + newCommitSize - commitCount
140  val walkSizeNxt = walkSize + newWalkSize - walkCount
141
142  val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U)
143  val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount
144
145  commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt)
146  specialWalkSize := specialWalkSizeNext
147  walkSize := Mux(io.redirect.valid, Mux(io.snpt.useSnpt, compressedExtraWalkSize, 0.U), walkSizeNxt)
148
149  walkPtrNext := MuxCase(walkPtr, Seq(
150    (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect),
151    (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head,
152    (state === s_walk) -> (walkPtr + walkCount),
153  ))
154
155  walkPtr := walkPtrNext
156
157  val walkCandidates   = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
158  val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
159  val vcfgCandidates   = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
160  val diffCandidates   = VecInit(diffPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
161
162  // update diff pointer
163  val diffPtrOHNext = Mux(state === s_idle, diffPtrOHVec(newCommitSize), diffPtrOH)
164  diffPtrOH := diffPtrOHNext
165
166  // update vcfg pointer
167  vcfgPtrOH := diffPtrOHNext
168
169  // update enq pointer
170  val enqPtrNext = Mux(
171    state === s_walk && stateNext === s_idle,
172    walkPtrNext,
173    enqPtr + enqCount
174  )
175  val enqPtrOHNext = Mux(
176    state === s_walk && stateNext === s_idle,
177    walkPtrNext.toOH,
178    enqPtrOHVec(enqCount)
179  )
180  enqPtr := enqPtrNext
181  enqPtrOH := enqPtrOHNext
182  enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U }
183  enqPtrVec := enqPtrVecNext
184
185  val deqPtrSteps = Mux1H(Seq(
186    (state === s_idle) -> commitCount,
187    (state === s_special_walk) -> specialWalkCount,
188  ))
189
190  // update deq pointer
191  val deqPtrNext = deqPtr + deqPtrSteps
192  val deqPtrOHNext = deqPtrOHVec(deqPtrSteps)
193  deqPtr := deqPtrNext
194  deqPtrOH := deqPtrOHNext
195  deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U }
196  deqPtrVec := deqPtrVecNext
197
198  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value))
199  allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) =>
200    when(realNeedAlloc){
201      renameBuffer(allocatePtr).ldest := req.bits.ldest
202      renameBuffer(allocatePtr).pdest := req.bits.pdest
203      renameBuffer(allocatePtr).rfWen := req.bits.rfWen
204      renameBuffer(allocatePtr).fpWen := req.bits.fpWen
205      renameBuffer(allocatePtr).vecWen := req.bits.vecWen
206      renameBuffer(allocatePtr).isMove := req.bits.eliminatedMove
207      renameBuffer(allocatePtr).robIdx := req.bits.robIdx
208    }
209  }
210
211  io.commits.isCommit := state === s_idle || state === s_special_walk
212  io.commits.isWalk := state === s_walk || state === s_special_walk
213
214  for(i <- 0 until CommitWidth) {
215    io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize
216    io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize
217    // special walk use commitPtr
218    io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i), walkCandidates(i))
219    // Todo: remove this
220    io.commits.robIdx(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx, walkCandidates(i).robIdx)
221  }
222
223  private val walkEndNext = walkSizeNxt === 0.U
224  private val specialWalkEndNext = specialWalkSizeNext === 0.U
225
226  // change state
227  state := stateNext
228  when(io.redirect.valid) {
229    when(io.snpt.useSnpt) {
230      stateNext := s_walk
231    }.otherwise {
232      stateNext := s_special_walk
233    }
234  }.otherwise {
235    // change stateNext
236    switch(state) {
237      // this transaction is not used actually, just list all states
238      is(s_idle) {
239        stateNext := s_idle
240      }
241      is(s_special_walk) {
242        when(specialWalkEndNext) {
243          stateNext := s_walk
244        }
245      }
246      is(s_walk) {
247        when(robWalkEnd && walkEndNext) {
248          stateNext := s_idle
249        }
250      }
251    }
252  }
253
254  val numValidEntries = distanceBetween(enqPtr, deqPtr)
255  val allowEnqueue = RegNext(numValidEntries + enqCount <= (size - RenameWidth).U, true.B)
256
257  io.canEnq := allowEnqueue && state === s_idle
258  io.enqPtrVec := enqPtrVec
259
260  io.status.walkEnd := walkEndNext
261
262  io.vconfigPdest := Mux(vcfgCandidates(0).ldest === VCONFIG_IDX.U && vcfgCandidates(0).vecWen, vcfgCandidates(0).pdest, vcfgCandidates(1).pdest)
263
264  // for difftest
265  io.diffCommits := 0.U.asTypeOf(new DiffCommitIO)
266  io.diffCommits.isCommit := state === s_idle || state === s_special_walk
267  for(i <- 0 until CommitWidth * MaxUopSize) {
268    io.diffCommits.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize
269    io.diffCommits.info(i) := diffCandidates(i)
270  }
271
272  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
273
274  QueuePerf(RabSize, numValidEntries, numValidEntries === size.U)
275
276  XSPerfAccumulate("s_idle_to_idle", state === s_idle         && stateNext === s_idle)
277  XSPerfAccumulate("s_idle_to_swlk", state === s_idle         && stateNext === s_special_walk)
278  XSPerfAccumulate("s_idle_to_walk", state === s_idle         && stateNext === s_walk)
279  XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle)
280  XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk)
281  XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk)
282  XSPerfAccumulate("s_walk_to_idle", state === s_walk         && stateNext === s_idle)
283  XSPerfAccumulate("s_walk_to_swlk", state === s_walk         && stateNext === s_special_walk)
284  XSPerfAccumulate("s_walk_to_walk", state === s_walk         && stateNext === s_walk)
285
286  XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue)
287  XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U)
288  XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle)
289}
290