xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rab.scala (revision 060832030d6a3e2ba125b1280f2b40fdd0f20768)
1package xiangshan.backend.rob
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import xiangshan._
7import utils._
8import utility._
9import xiangshan.backend.Bundles.DynInst
10import xiangshan.backend.decode.VectorConstants
11import xiangshan.backend.rename.SnapshotGenerator
12
13class RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) {
14  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize)
15}
16
17object RenameBufferPtr {
18  def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = {
19    val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize))
20    ptr.flag := flag.B
21    ptr.value := v.U
22    ptr
23  }
24}
25
26class RenameBufferEntry(implicit p: Parameters) extends RobCommitInfo {
27  val robIdx = new RobPtr
28}
29
30class RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
31  val io = IO(new Bundle {
32    val redirect = Input(ValidIO(new Bundle {
33    }))
34
35    val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
36    val fromRob = new Bundle {
37      val walkSize = Input(UInt(log2Up(size).W))
38      val walkEnd = Input(Bool())
39      val commitSize = Input(UInt(log2Up(size).W))
40    }
41
42    val snpt = Input(new SnapshotPort)
43
44    val canEnq = Output(Bool())
45    val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr))
46    val vconfigPdest = Output(UInt(PhyRegIdxWidth.W))
47    val commits = Output(new RobCommitIO)
48    val diffCommits = Output(new DiffCommitIO)
49
50    val status = Output(new Bundle {
51      val walkEnd = Bool()
52    })
53  })
54
55  // alias
56  private val snptSelect = io.snpt.snptSelect
57
58  // pointer
59  private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx)))
60  private val enqPtr = enqPtrVec.head
61  private val enqPtrOH = RegInit(1.U(size.W))
62  private val enqPtrOHShift = CircularShift(enqPtrOH)
63  // may shift [0, RenameWidth] steps
64  private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left)
65  private val enqPtrVecNext = Wire(enqPtrVec.cloneType)
66
67  private val deqPtrVec = RegInit(VecInit.tabulate(CommitWidth)(idx => RenameBufferPtr(flag = false, idx)))
68  private val deqPtr = deqPtrVec.head
69  private val deqPtrOH = RegInit(1.U(size.W))
70  private val deqPtrOHShift = CircularShift(deqPtrOH)
71  private val deqPtrOHVec = VecInit.tabulate(CommitWidth + 1)(deqPtrOHShift.left)
72  private val deqPtrVecNext = Wire(deqPtrVec.cloneType)
73  XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH")
74
75  private val walkPtr = Reg(new RenameBufferPtr)
76  private val walkPtrOH = walkPtr.toOH
77  private val walkPtrOHVec = VecInit.tabulate(CommitWidth + 1)(CircularShift(walkPtrOH).left)
78  private val walkPtrNext = Wire(new RenameBufferPtr)
79
80  private val snptEnq = io.canEnq && io.req.head.valid && io.req.head.bits.snapshot
81  private val walkPtrSnapshots = SnapshotGenerator(enqPtr, snptEnq, io.snpt.snptDeq, io.redirect.valid)
82
83  // We should extra walk these preg pairs which compressed in rob enq entry at last cycle after restored snapshots.
84  // enq firstuop: b010100 --invert--> b101011 --keep only continuous 1s from head--> b000011
85  // enq firstuop: b111101 --invert--> b000010 --keep only continuous 1s from head--> b000000
86  private val enqCompressedLastCycleMask: UInt = VecInit(io.req.indices.map(i => io.req.slice(0, i + 1).map(!_.bits.firstUop).reduce(_ && _))).asUInt
87  private val compressedLastRobEntryMaskSnapshots = SnapshotGenerator(enqCompressedLastCycleMask, snptEnq, io.snpt.snptDeq, io.redirect.valid)
88  private val compressedExtraWalkMask = compressedLastRobEntryMaskSnapshots(snptSelect)
89  // b111111 --Cat(x,1)--> b1111111 --Reverse--> b1111111 --PriorityEncoder--> 6.U
90  // b001111 --Cat(x,1)--> b0011111 --Reverse--> b1111100 --PriorityEncoder--> 4.U
91  // b000011 --Cat(x,1)--> b0000111 --Reverse--> b1110000 --PriorityEncoder--> 2.U
92  // b000000 --Cat(x,1)--> b0000001 --Reverse--> b1000000 --PriorityEncoder--> 0.U
93  private val compressedExtraWalkSize = PriorityMux(Reverse(Cat(compressedExtraWalkMask, 1.U(1.W))), (0 to RenameWidth).map(i => (RenameWidth - i).U))
94
95  // may shift [0, CommitWidth] steps
96  val headPtrOHVec2 = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => deqPtrOHShift.left(step)))
97
98  val vcfgPtrOH = RegInit(1.U(size.W))
99  val vcfgPtrOHShift = CircularShift(vcfgPtrOH)
100  // may shift [0, 2) steps
101  val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left)
102
103  val diffPtrOH = RegInit(1.U(size.W))
104  val diffPtrOHShift = CircularShift(diffPtrOH)
105  // may shift [0, CommitWidth * MaxUopSize] steps
106  val diffPtrOHVec = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => diffPtrOHShift.left(step)))
107
108  // Regs
109  val renameBuffer = RegInit(VecInit(Seq.fill(size){0.U.asTypeOf(new RenameBufferEntry)}))
110
111  val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3)
112  val state = RegInit(s_idle)
113  val stateNext = WireInit(state) // otherwise keep state value
114
115  private val robWalkEndReg = RegInit(false.B)
116  private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg
117
118  when(io.redirect.valid) {
119    robWalkEndReg := false.B
120  }.elsewhen(io.fromRob.walkEnd) {
121    robWalkEndReg := true.B
122  }
123
124  val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf)
125  val enqCount    = PopCount(realNeedAlloc)
126  val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, PopCount(io.commits.commitValid), 0.U)
127  val walkCount   = Mux(io.commits.isWalk && !io.commits.isCommit, PopCount(io.commits.walkValid), 0.U)
128  val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, PopCount(io.commits.walkValid), 0.U)
129
130  // number of pair(ldest, pdest) ready to commit to arch_rat
131  val commitSize = RegInit(0.U(log2Up(size).W))
132  val walkSize = RegInit(0.U(log2Up(size).W))
133  val specialWalkSize = RegInit(0.U(log2Up(size).W))
134
135  val newCommitSize = io.fromRob.commitSize
136  val newWalkSize = io.fromRob.walkSize
137
138  val commitSizeNxt = commitSize + newCommitSize - commitCount
139  val walkSizeNxt = walkSize + newWalkSize - walkCount
140
141  val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U)
142  val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount
143
144  commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt)
145  specialWalkSize := specialWalkSizeNext
146  walkSize := Mux(io.redirect.valid, Mux(io.snpt.useSnpt, compressedExtraWalkSize, 0.U), walkSizeNxt)
147
148  walkPtrNext := MuxCase(walkPtr, Seq(
149    (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect),
150    (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head,
151    (state === s_walk) -> (walkPtr + walkCount),
152  ))
153
154  walkPtr := walkPtrNext
155
156  val walkCandidates   = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
157  val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
158  val vcfgCandidates   = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
159  val diffCandidates   = VecInit(diffPtrOHVec.map(sel => Mux1H(sel, renameBuffer)))
160
161  // update diff pointer
162  val diffPtrOHNext = Mux(state === s_idle, diffPtrOHVec(newCommitSize), diffPtrOH)
163  diffPtrOH := diffPtrOHNext
164
165  // update vcfg pointer
166  vcfgPtrOH := diffPtrOHNext
167
168  // update enq pointer
169  val enqPtrNext = Mux(
170    state === s_walk && stateNext === s_idle,
171    walkPtrNext,
172    enqPtr + enqCount
173  )
174  val enqPtrOHNext = Mux(
175    state === s_walk && stateNext === s_idle,
176    walkPtrNext.toOH,
177    enqPtrOHVec(enqCount)
178  )
179  enqPtr := enqPtrNext
180  enqPtrOH := enqPtrOHNext
181  enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U }
182  enqPtrVec := enqPtrVecNext
183
184  val deqPtrSteps = Mux1H(Seq(
185    (state === s_idle) -> commitCount,
186    (state === s_special_walk) -> specialWalkCount,
187  ))
188
189  // update deq pointer
190  val deqPtrNext = deqPtr + deqPtrSteps
191  val deqPtrOHNext = deqPtrOHVec(deqPtrSteps)
192  deqPtr := deqPtrNext
193  deqPtrOH := deqPtrOHNext
194  deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U }
195  deqPtrVec := deqPtrVecNext
196
197  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value))
198  allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) =>
199    when(realNeedAlloc){
200      renameBuffer(allocatePtr).ldest := req.bits.ldest
201      renameBuffer(allocatePtr).pdest := req.bits.pdest
202      renameBuffer(allocatePtr).rfWen := req.bits.rfWen
203      renameBuffer(allocatePtr).fpWen := req.bits.fpWen
204      renameBuffer(allocatePtr).vecWen := req.bits.vecWen
205      renameBuffer(allocatePtr).isMove := req.bits.eliminatedMove
206      renameBuffer(allocatePtr).robIdx := req.bits.robIdx
207    }
208  }
209
210  io.commits.isCommit := state === s_idle || state === s_special_walk
211  io.commits.isWalk := state === s_walk || state === s_special_walk
212
213  for(i <- 0 until CommitWidth) {
214    io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize
215    io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize
216    // special walk use commitPtr
217    io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i), walkCandidates(i))
218    // Todo: remove this
219    io.commits.robIdx(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx, walkCandidates(i).robIdx)
220  }
221
222  private val walkEndNext = walkSizeNxt === 0.U
223  private val specialWalkEndNext = specialWalkSizeNext === 0.U
224
225  // change state
226  state := stateNext
227  when(io.redirect.valid) {
228    when(io.snpt.useSnpt) {
229      stateNext := s_walk
230    }.otherwise {
231      stateNext := s_special_walk
232    }
233  }.otherwise {
234    // change stateNext
235    switch(state) {
236      // this transaction is not used actually, just list all states
237      is(s_idle) {
238        stateNext := s_idle
239      }
240      is(s_special_walk) {
241        when(specialWalkEndNext) {
242          stateNext := s_walk
243        }
244      }
245      is(s_walk) {
246        when(robWalkEnd && walkEndNext) {
247          stateNext := s_idle
248        }
249      }
250    }
251  }
252
253  val allowEnqueue = RegInit(true.B)
254  val numValidEntries = distanceBetween(enqPtr, deqPtr)
255
256  allowEnqueue := numValidEntries + enqCount <= (size - RenameWidth).U && state === s_idle
257  io.canEnq := allowEnqueue
258  io.enqPtrVec := enqPtrVec
259
260  io.status.walkEnd := walkEndNext
261
262  io.vconfigPdest := Mux(vcfgCandidates(0).ldest === VCONFIG_IDX.U && vcfgCandidates(0).vecWen, vcfgCandidates(0).pdest, vcfgCandidates(1).pdest)
263
264  // for difftest
265  io.diffCommits := 0.U.asTypeOf(new DiffCommitIO)
266  io.diffCommits.isCommit := state === s_idle || state === s_special_walk
267  for(i <- 0 until CommitWidth * MaxUopSize) {
268    io.diffCommits.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize
269    io.diffCommits.info(i) := diffCandidates(i)
270  }
271
272  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
273
274  QueuePerf(RabSize, numValidEntries, numValidEntries === size.U)
275
276  XSPerfAccumulate("s_idle_to_idle", state === s_idle         && stateNext === s_idle)
277  XSPerfAccumulate("s_idle_to_swlk", state === s_idle         && stateNext === s_special_walk)
278  XSPerfAccumulate("s_idle_to_walk", state === s_idle         && stateNext === s_walk)
279  XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle)
280  XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk)
281  XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk)
282  XSPerfAccumulate("s_walk_to_idle", state === s_walk         && stateNext === s_idle)
283  XSPerfAccumulate("s_walk_to_swlk", state === s_walk         && stateNext === s_special_walk)
284  XSPerfAccumulate("s_walk_to_walk", state === s_walk         && stateNext === s_walk)
285
286  XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue)
287  XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U)
288  XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle)
289}
290