xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rab.scala (revision ddb4906285d1963d037ca295048c258e6d443616)
1a8db15d8Sfdypackage xiangshan.backend.rob
2a8db15d8Sfdy
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4a8db15d8Sfdyimport chisel3._
5a8db15d8Sfdyimport chisel3.util._
6a8db15d8Sfdyimport xiangshan._
7a8db15d8Sfdyimport utils._
8a8db15d8Sfdyimport utility._
9a8db15d8Sfdyimport xiangshan.backend.Bundles.DynInst
10e43bb916SXuan Huimport xiangshan.backend.{RabToVecExcpMod, RegWriteFromRab}
11a8db15d8Sfdyimport xiangshan.backend.decode.VectorConstants
1244369838SXuan Huimport xiangshan.backend.rename.SnapshotGenerator
13e43bb916SXuan Huimport chisel3.experimental.BundleLiterals._
1444369838SXuan Hu
1544369838SXuan Huclass RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) {
1644369838SXuan Hu  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize)
1744369838SXuan Hu}
1844369838SXuan Hu
1944369838SXuan Huobject RenameBufferPtr {
2044369838SXuan Hu  def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = {
2144369838SXuan Hu    val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize))
2244369838SXuan Hu    ptr.flag := flag.B
2344369838SXuan Hu    ptr.value := v.U
2444369838SXuan Hu    ptr
2544369838SXuan Hu  }
2644369838SXuan Hu}
27a8db15d8Sfdy
286b102a39SHaojin Tangclass RenameBufferEntry(implicit p: Parameters) extends XSBundle {
296b102a39SHaojin Tang  val info = new RabCommitInfo
306b102a39SHaojin Tang  val robIdx = OptionWrapper(!env.FPGAPlatform, new RobPtr)
31870f462dSXuan Hu}
32870f462dSXuan Hu
33a8db15d8Sfdyclass RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
34a8db15d8Sfdy  val io = IO(new Bundle {
3544369838SXuan Hu    val redirect = Input(ValidIO(new Bundle {
3644369838SXuan Hu    }))
37a8db15d8Sfdy
38a8db15d8Sfdy    val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
3965f65924SXuan Hu    val fromRob = new Bundle {
40a8db15d8Sfdy      val walkSize = Input(UInt(log2Up(size).W))
4165f65924SXuan Hu      val walkEnd = Input(Bool())
42a8db15d8Sfdy      val commitSize = Input(UInt(log2Up(size).W))
43e43bb916SXuan Hu      val vecLoadExcp = Input(ValidIO(new Bundle{
44e43bb916SXuan Hu        val isStrided = Bool()
45e43bb916SXuan Hu        val isVlm = Bool()
46e43bb916SXuan Hu      }))
4765f65924SXuan Hu    }
4865f65924SXuan Hu
4944369838SXuan Hu    val snpt = Input(new SnapshotPort)
5044369838SXuan Hu
5144369838SXuan Hu    val canEnq = Output(Bool())
5244369838SXuan Hu    val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr))
5381535d7bSsinsanction
546b102a39SHaojin Tang    val commits = Output(new RabCommitIO)
5563d67ef3STang Haojin    val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None
5665f65924SXuan Hu
5765f65924SXuan Hu    val status = Output(new Bundle {
5865f65924SXuan Hu      val walkEnd = Bool()
59*ddb49062SXuan Hu      val commitEnd = Bool()
6065f65924SXuan Hu    })
61e43bb916SXuan Hu    val toVecExcpMod = Output(new RabToVecExcpMod)
62a8db15d8Sfdy  })
63a8db15d8Sfdy
6488034bf0SXuan Hu  // alias
6588034bf0SXuan Hu  private val snptSelect = io.snpt.snptSelect
6688034bf0SXuan Hu
67a8db15d8Sfdy  // pointer
6844369838SXuan Hu  private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx)))
6944369838SXuan Hu  private val enqPtr = enqPtrVec.head
7044369838SXuan Hu  private val enqPtrOH = RegInit(1.U(size.W))
7144369838SXuan Hu  private val enqPtrOHShift = CircularShift(enqPtrOH)
7244369838SXuan Hu  // may shift [0, RenameWidth] steps
7344369838SXuan Hu  private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left)
7444369838SXuan Hu  private val enqPtrVecNext = Wire(enqPtrVec.cloneType)
7544369838SXuan Hu
76780712aaSxiaofeibao-xjtu  private val deqPtrVec = RegInit(VecInit.tabulate(RabCommitWidth)(idx => RenameBufferPtr(flag = false, idx)))
7744369838SXuan Hu  private val deqPtr = deqPtrVec.head
7844369838SXuan Hu  private val deqPtrOH = RegInit(1.U(size.W))
7944369838SXuan Hu  private val deqPtrOHShift = CircularShift(deqPtrOH)
80780712aaSxiaofeibao-xjtu  private val deqPtrOHVec = VecInit.tabulate(RabCommitWidth + 1)(deqPtrOHShift.left)
8144369838SXuan Hu  private val deqPtrVecNext = Wire(deqPtrVec.cloneType)
8244369838SXuan Hu  XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH")
8344369838SXuan Hu
8444369838SXuan Hu  private val walkPtr = Reg(new RenameBufferPtr)
8544369838SXuan Hu  private val walkPtrOH = walkPtr.toOH
86780712aaSxiaofeibao-xjtu  private val walkPtrOHVec = VecInit.tabulate(RabCommitWidth + 1)(CircularShift(walkPtrOH).left)
8744369838SXuan Hu  private val walkPtrNext = Wire(new RenameBufferPtr)
8844369838SXuan Hu
899b9e991bSHaojin Tang  private val walkPtrSnapshots = SnapshotGenerator(enqPtr, io.snpt.snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
9088034bf0SXuan Hu
91a8db15d8Sfdy  val vcfgPtrOH = RegInit(1.U(size.W))
92a8db15d8Sfdy  val vcfgPtrOHShift = CircularShift(vcfgPtrOH)
93a8db15d8Sfdy  // may shift [0, 2) steps
94a8db15d8Sfdy  val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left)
95a8db15d8Sfdy
96ffc4f3c2SHaojin Tang  val diffPtr = RegInit(0.U.asTypeOf(new RenameBufferPtr))
97ffc4f3c2SHaojin Tang  val diffPtrNext = Wire(new RenameBufferPtr)
9844369838SXuan Hu  // Regs
99d3a32fa0Sxiaofeibao  val renameBuffer = Reg(Vec(size, new RenameBufferEntry))
100ffc4f3c2SHaojin Tang  val renameBufferEntries = VecInit((0 until size) map (i => renameBuffer(i)))
10144369838SXuan Hu
102e43bb916SXuan Hu  val vecLoadExcp = Reg(io.fromRob.vecLoadExcp.cloneType)
103e43bb916SXuan Hu
104e43bb916SXuan Hu  private val maxLMUL = 8
105e43bb916SXuan Hu  private val vdIdxWidth = log2Up(maxLMUL + 1)
106e43bb916SXuan Hu  val currentVdIdx = Reg(UInt(vdIdxWidth.W)) // store 0~8
107e43bb916SXuan Hu
10865f65924SXuan Hu  val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3)
10944369838SXuan Hu  val state = RegInit(s_idle)
11065f65924SXuan Hu  val stateNext = WireInit(state) // otherwise keep state value
11144369838SXuan Hu
11265f65924SXuan Hu  private val robWalkEndReg = RegInit(false.B)
11365f65924SXuan Hu  private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg
11444369838SXuan Hu
11544369838SXuan Hu  when(io.redirect.valid) {
11665f65924SXuan Hu    robWalkEndReg := false.B
11765f65924SXuan Hu  }.elsewhen(io.fromRob.walkEnd) {
11865f65924SXuan Hu    robWalkEndReg := true.B
11944369838SXuan Hu  }
120a8db15d8Sfdy
121a8db15d8Sfdy  val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf)
122a8db15d8Sfdy  val enqCount    = PopCount(realNeedAlloc)
1237a5f6e11Slewislzh  val commitNum = Wire(UInt(log2Up(RabCommitWidth).W))
1247a5f6e11Slewislzh  val walkNum = Wire(UInt(log2Up(RabCommitWidth).W))
1257a5f6e11Slewislzh  commitNum := Mux(io.commits.commitValid(0), PriorityMux((0 until RabCommitWidth).map(
1267a5f6e11Slewislzh    i => io.commits.commitValid(RabCommitWidth - 1 - i) -> (RabCommitWidth - i).U
127618b89e6Slewislzh  )), 0.U)
1287a5f6e11Slewislzh  walkNum := Mux(io.commits.walkValid(0), PriorityMux((0 until RabCommitWidth).map(
1297a5f6e11Slewislzh    i => io.commits.walkValid(RabCommitWidth - 1 - i) -> (RabCommitWidth-i).U
130618b89e6Slewislzh  )), 0.U)
131618b89e6Slewislzh  val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, commitNum, 0.U)
132618b89e6Slewislzh  val walkCount   = Mux(io.commits.isWalk && !io.commits.isCommit, walkNum, 0.U)
133618b89e6Slewislzh  val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, walkNum, 0.U)
134a8db15d8Sfdy
135a8db15d8Sfdy  // number of pair(ldest, pdest) ready to commit to arch_rat
136a8db15d8Sfdy  val commitSize = RegInit(0.U(log2Up(size).W))
137a8db15d8Sfdy  val walkSize = RegInit(0.U(log2Up(size).W))
13865f65924SXuan Hu  val specialWalkSize = RegInit(0.U(log2Up(size).W))
13944369838SXuan Hu
14065f65924SXuan Hu  val newCommitSize = io.fromRob.commitSize
14165f65924SXuan Hu  val newWalkSize = io.fromRob.walkSize
142a8db15d8Sfdy
14365f65924SXuan Hu  val commitSizeNxt = commitSize + newCommitSize - commitCount
14465f65924SXuan Hu  val walkSizeNxt = walkSize + newWalkSize - walkCount
14565f65924SXuan Hu
14665f65924SXuan Hu  val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U)
14765f65924SXuan Hu  val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount
14865f65924SXuan Hu
14965f65924SXuan Hu  commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt)
15065f65924SXuan Hu  specialWalkSize := specialWalkSizeNext
1517d086385SXuan Hu  walkSize := Mux(io.redirect.valid, 0.U, walkSizeNxt)
152a8db15d8Sfdy
15365f65924SXuan Hu  walkPtrNext := MuxCase(walkPtr, Seq(
15488034bf0SXuan Hu    (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect),
15565f65924SXuan Hu    (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head,
156c4b56310SHaojin Tang    (state === s_walk && io.snpt.useSnpt && io.redirect.valid) -> walkPtrSnapshots(snptSelect),
15765f65924SXuan Hu    (state === s_walk) -> (walkPtr + walkCount),
15865f65924SXuan Hu  ))
15965f65924SXuan Hu
16065f65924SXuan Hu  walkPtr := walkPtrNext
16165f65924SXuan Hu
162f1ba628bSHaojin Tang  val walkCandidates   = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
163f1ba628bSHaojin Tang  val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
164f1ba628bSHaojin Tang  val vcfgCandidates   = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
165a8db15d8Sfdy
166a8db15d8Sfdy  // update diff pointer
167ea2894c8SXuan Hu  diffPtrNext := diffPtr + newCommitSize
168ffc4f3c2SHaojin Tang  diffPtr := diffPtrNext
16944369838SXuan Hu
170a8db15d8Sfdy  // update vcfg pointer
171ffc4f3c2SHaojin Tang  // TODO: do not use diffPtrNext here
172ffc4f3c2SHaojin Tang  vcfgPtrOH := diffPtrNext.toOH
173a8db15d8Sfdy
17444369838SXuan Hu  // update enq pointer
17544369838SXuan Hu  val enqPtrNext = Mux(
17665f65924SXuan Hu    state === s_walk && stateNext === s_idle,
17744369838SXuan Hu    walkPtrNext,
17844369838SXuan Hu    enqPtr + enqCount
17944369838SXuan Hu  )
18044369838SXuan Hu  val enqPtrOHNext = Mux(
18165f65924SXuan Hu    state === s_walk && stateNext === s_idle,
18244369838SXuan Hu    walkPtrNext.toOH,
18344369838SXuan Hu    enqPtrOHVec(enqCount)
18444369838SXuan Hu  )
18544369838SXuan Hu  enqPtr := enqPtrNext
18644369838SXuan Hu  enqPtrOH := enqPtrOHNext
18744369838SXuan Hu  enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U }
18844369838SXuan Hu  enqPtrVec := enqPtrVecNext
18944369838SXuan Hu
19065f65924SXuan Hu  val deqPtrSteps = Mux1H(Seq(
19165f65924SXuan Hu    (state === s_idle) -> commitCount,
19265f65924SXuan Hu    (state === s_special_walk) -> specialWalkCount,
19365f65924SXuan Hu  ))
19465f65924SXuan Hu
19544369838SXuan Hu  // update deq pointer
19665f65924SXuan Hu  val deqPtrNext = deqPtr + deqPtrSteps
19765f65924SXuan Hu  val deqPtrOHNext = deqPtrOHVec(deqPtrSteps)
19844369838SXuan Hu  deqPtr := deqPtrNext
19944369838SXuan Hu  deqPtrOH := deqPtrOHNext
20044369838SXuan Hu  deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U }
20144369838SXuan Hu  deqPtrVec := deqPtrVecNext
20244369838SXuan Hu
20344369838SXuan Hu  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value))
204a8db15d8Sfdy  allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) =>
205a8db15d8Sfdy    when(realNeedAlloc){
2066b102a39SHaojin Tang      renameBuffer(allocatePtr).info := req.bits
2076b102a39SHaojin Tang      renameBuffer(allocatePtr).robIdx.foreach(_ := req.bits.robIdx)
208a8db15d8Sfdy    }
209a8db15d8Sfdy  }
210a8db15d8Sfdy
21165f65924SXuan Hu  io.commits.isCommit := state === s_idle || state === s_special_walk
21265f65924SXuan Hu  io.commits.isWalk := state === s_walk || state === s_special_walk
213a8db15d8Sfdy
214780712aaSxiaofeibao-xjtu  for(i <- 0 until RabCommitWidth) {
21565f65924SXuan Hu    io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize
21665f65924SXuan Hu    io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize
21765f65924SXuan Hu    // special walk use commitPtr
2186b102a39SHaojin Tang    io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).info, walkCandidates(i).info)
2196b102a39SHaojin Tang    io.commits.robIdx.foreach(_(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx.get, walkCandidates(i).robIdx.get))
220a8db15d8Sfdy  }
221a8db15d8Sfdy
22265f65924SXuan Hu  private val walkEndNext = walkSizeNxt === 0.U
223*ddb49062SXuan Hu  private val commitEndNext = commitSizeNxt === 0.U
22465d838c0Sxiaofeibao-xjtu  private val specialWalkEndNext = specialWalkSize <= RabCommitWidth.U
22565d838c0Sxiaofeibao-xjtu  // when robWalkEndReg is 1, walkSize donot increase and decrease RabCommitWidth per Cycle
22665d838c0Sxiaofeibao-xjtu  private val walkEndNextCycle = (robWalkEndReg || io.fromRob.walkEnd && io.fromRob.walkSize === 0.U) && (walkSize <= RabCommitWidth.U)
22765f65924SXuan Hu  // change state
22865f65924SXuan Hu  state := stateNext
22965f65924SXuan Hu  when(io.redirect.valid) {
23065f65924SXuan Hu    when(io.snpt.useSnpt) {
23165f65924SXuan Hu      stateNext := s_walk
23265f65924SXuan Hu    }.otherwise {
23365f65924SXuan Hu      stateNext := s_special_walk
234e43bb916SXuan Hu      vecLoadExcp := io.fromRob.vecLoadExcp
235e43bb916SXuan Hu      when(io.fromRob.vecLoadExcp.valid) {
236e43bb916SXuan Hu        currentVdIdx := 0.U
237e43bb916SXuan Hu      }
23865f65924SXuan Hu    }
23965f65924SXuan Hu  }.otherwise {
24065f65924SXuan Hu    // change stateNext
24165f65924SXuan Hu    switch(state) {
24265f65924SXuan Hu      // this transaction is not used actually, just list all states
24365f65924SXuan Hu      is(s_idle) {
24465f65924SXuan Hu        stateNext := s_idle
24565f65924SXuan Hu      }
24665f65924SXuan Hu      is(s_special_walk) {
247e43bb916SXuan Hu        currentVdIdx := currentVdIdx + specialWalkCount
24865f65924SXuan Hu        when(specialWalkEndNext) {
24965f65924SXuan Hu          stateNext := s_walk
250e43bb916SXuan Hu          vecLoadExcp.valid := false.B
25165f65924SXuan Hu        }
25265f65924SXuan Hu      }
25365f65924SXuan Hu      is(s_walk) {
25465d838c0Sxiaofeibao-xjtu        when(walkEndNextCycle) {
25565f65924SXuan Hu          stateNext := s_idle
25665f65924SXuan Hu        }
25765f65924SXuan Hu      }
25865f65924SXuan Hu    }
25965f65924SXuan Hu  }
260a8db15d8Sfdy
26144369838SXuan Hu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
2625f8b6c9eSsinceforYy  val allowEnqueue = GatedValidRegNext(numValidEntries + enqCount <= (size - RenameWidth).U, true.B)
263e986c5deSXuan Hu
26482640bc3SHaojin Tang  io.canEnq := allowEnqueue && state === s_idle
26544369838SXuan Hu  io.enqPtrVec := enqPtrVec
266a8db15d8Sfdy
26765f65924SXuan Hu  io.status.walkEnd := walkEndNext
268*ddb49062SXuan Hu  io.status.commitEnd := commitEndNext
26965f65924SXuan Hu
270e43bb916SXuan Hu  for (i <- 0 until RabCommitWidth) {
271e43bb916SXuan Hu    io.toVecExcpMod.logicPhyRegMap(i).valid := (state === s_special_walk) && vecLoadExcp.valid &&
272e43bb916SXuan Hu      io.commits.commitValid(i)
273e43bb916SXuan Hu    io.toVecExcpMod.logicPhyRegMap(i).bits match {
274e43bb916SXuan Hu      case x =>
275e43bb916SXuan Hu        x.lreg := io.commits.info(i).ldest
276e43bb916SXuan Hu        x.preg := io.commits.info(i).pdest
277e43bb916SXuan Hu    }
278e43bb916SXuan Hu  }
279e43bb916SXuan Hu
280a8db15d8Sfdy  // for difftest
281cda1c534Sxiaofeibao-xjtu  io.diffCommits.foreach(_ := 0.U.asTypeOf(new DiffCommitIO))
2828ab9d9d0SXuan Hu  io.diffCommits.foreach(_.isCommit := true.B)
283780712aaSxiaofeibao-xjtu  for(i <- 0 until RabCommitWidth * MaxUopSize) {
2848ab9d9d0SXuan Hu    io.diffCommits.foreach(_.commitValid(i) := i.U < newCommitSize)
2856b102a39SHaojin Tang    io.diffCommits.foreach(_.info(i) := renameBufferEntries((diffPtr + i.U).value).info)
286a8db15d8Sfdy  }
287a8db15d8Sfdy
28844369838SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
28989cc69c1STang Haojin
290e986c5deSXuan Hu  QueuePerf(RabSize, numValidEntries, numValidEntries === size.U)
291e986c5deSXuan Hu
292780712aaSxiaofeibao-xjtu  if (backendParams.debugEn) {
2937d086385SXuan Hu    dontTouch(deqPtrVec)
294780712aaSxiaofeibao-xjtu    dontTouch(walkPtrNext)
29565d838c0Sxiaofeibao-xjtu    dontTouch(walkSizeNxt)
29665d838c0Sxiaofeibao-xjtu    dontTouch(walkEndNext)
29765d838c0Sxiaofeibao-xjtu    dontTouch(walkEndNextCycle)
298780712aaSxiaofeibao-xjtu  }
2997d086385SXuan Hu
300e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_idle", state === s_idle         && stateNext === s_idle)
301e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_swlk", state === s_idle         && stateNext === s_special_walk)
302e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_walk", state === s_idle         && stateNext === s_walk)
303e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle)
304e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk)
305e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk)
306e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_idle", state === s_walk         && stateNext === s_idle)
307e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_swlk", state === s_walk         && stateNext === s_special_walk)
308e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_walk", state === s_walk         && stateNext === s_walk)
309e986c5deSXuan Hu
310e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue)
311e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U)
312e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle)
313a8db15d8Sfdy}
314