1a8db15d8Sfdypackage xiangshan.backend.rob 2a8db15d8Sfdy 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4a8db15d8Sfdyimport chisel3._ 5a8db15d8Sfdyimport chisel3.util._ 6a8db15d8Sfdyimport xiangshan._ 7a8db15d8Sfdyimport utils._ 8a8db15d8Sfdyimport utility._ 9a8db15d8Sfdyimport xiangshan.backend.Bundles.DynInst 10a8db15d8Sfdyimport xiangshan.backend.decode.VectorConstants 1144369838SXuan Huimport xiangshan.backend.rename.SnapshotGenerator 1244369838SXuan Hu 1344369838SXuan Huclass RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) { 1444369838SXuan Hu def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize) 1544369838SXuan Hu} 1644369838SXuan Hu 1744369838SXuan Huobject RenameBufferPtr { 1844369838SXuan Hu def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = { 1944369838SXuan Hu val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize)) 2044369838SXuan Hu ptr.flag := flag.B 2144369838SXuan Hu ptr.value := v.U 2244369838SXuan Hu ptr 2344369838SXuan Hu } 2444369838SXuan Hu} 25a8db15d8Sfdy 26870f462dSXuan Huclass RenameBufferEntry(implicit p: Parameters) extends RobCommitInfo { 27870f462dSXuan Hu val robIdx = new RobPtr 28870f462dSXuan Hu} 29870f462dSXuan Hu 30a8db15d8Sfdyclass RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 31a8db15d8Sfdy val io = IO(new Bundle { 3244369838SXuan Hu val redirect = Input(ValidIO(new Bundle { 3344369838SXuan Hu })) 34a8db15d8Sfdy 35a8db15d8Sfdy val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst))) 3665f65924SXuan Hu val fromRob = new Bundle { 37a8db15d8Sfdy val walkSize = Input(UInt(log2Up(size).W)) 3865f65924SXuan Hu val walkEnd = Input(Bool()) 39a8db15d8Sfdy val commitSize = Input(UInt(log2Up(size).W)) 4065f65924SXuan Hu } 4165f65924SXuan Hu 4244369838SXuan Hu val snpt = Input(new SnapshotPort) 4344369838SXuan Hu 4444369838SXuan Hu val canEnq = Output(Bool()) 4544369838SXuan Hu val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr)) 46a8db15d8Sfdy val vconfigPdest = Output(UInt(PhyRegIdxWidth.W)) 47a8db15d8Sfdy val commits = Output(new RobCommitIO) 48*cda1c534Sxiaofeibao-xjtu val diffCommits = if (backendParams.debugEn) Some(Output(new DiffCommitIO)) else None 4965f65924SXuan Hu 5065f65924SXuan Hu val status = Output(new Bundle { 5165f65924SXuan Hu val walkEnd = Bool() 5265f65924SXuan Hu }) 53a8db15d8Sfdy }) 54a8db15d8Sfdy 5588034bf0SXuan Hu // alias 5688034bf0SXuan Hu private val snptSelect = io.snpt.snptSelect 5788034bf0SXuan Hu 58a8db15d8Sfdy // pointer 5944369838SXuan Hu private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx))) 6044369838SXuan Hu private val enqPtr = enqPtrVec.head 6144369838SXuan Hu private val enqPtrOH = RegInit(1.U(size.W)) 6244369838SXuan Hu private val enqPtrOHShift = CircularShift(enqPtrOH) 6344369838SXuan Hu // may shift [0, RenameWidth] steps 6444369838SXuan Hu private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left) 6544369838SXuan Hu private val enqPtrVecNext = Wire(enqPtrVec.cloneType) 6644369838SXuan Hu 6744369838SXuan Hu private val deqPtrVec = RegInit(VecInit.tabulate(CommitWidth)(idx => RenameBufferPtr(flag = false, idx))) 6844369838SXuan Hu private val deqPtr = deqPtrVec.head 6944369838SXuan Hu private val deqPtrOH = RegInit(1.U(size.W)) 7044369838SXuan Hu private val deqPtrOHShift = CircularShift(deqPtrOH) 7144369838SXuan Hu private val deqPtrOHVec = VecInit.tabulate(CommitWidth + 1)(deqPtrOHShift.left) 7244369838SXuan Hu private val deqPtrVecNext = Wire(deqPtrVec.cloneType) 7344369838SXuan Hu XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH") 7444369838SXuan Hu 7544369838SXuan Hu private val walkPtr = Reg(new RenameBufferPtr) 7644369838SXuan Hu private val walkPtrOH = walkPtr.toOH 7744369838SXuan Hu private val walkPtrOHVec = VecInit.tabulate(CommitWidth + 1)(CircularShift(walkPtrOH).left) 7844369838SXuan Hu private val walkPtrNext = Wire(new RenameBufferPtr) 7944369838SXuan Hu 809b9e991bSHaojin Tang private val walkPtrSnapshots = SnapshotGenerator(enqPtr, io.snpt.snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 8188034bf0SXuan Hu 82a8db15d8Sfdy val vcfgPtrOH = RegInit(1.U(size.W)) 83a8db15d8Sfdy val vcfgPtrOHShift = CircularShift(vcfgPtrOH) 84a8db15d8Sfdy // may shift [0, 2) steps 85a8db15d8Sfdy val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left) 86a8db15d8Sfdy 87ffc4f3c2SHaojin Tang val diffPtr = RegInit(0.U.asTypeOf(new RenameBufferPtr)) 88ffc4f3c2SHaojin Tang val diffPtrNext = Wire(new RenameBufferPtr) 8944369838SXuan Hu // Regs 90f1ba628bSHaojin Tang val renameBuffer = Mem(size, new RenameBufferEntry) 91ffc4f3c2SHaojin Tang val renameBufferEntries = VecInit((0 until size) map (i => renameBuffer(i))) 9244369838SXuan Hu 9365f65924SXuan Hu val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3) 9444369838SXuan Hu val state = RegInit(s_idle) 9565f65924SXuan Hu val stateNext = WireInit(state) // otherwise keep state value 9644369838SXuan Hu 9765f65924SXuan Hu private val robWalkEndReg = RegInit(false.B) 9865f65924SXuan Hu private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg 9944369838SXuan Hu 10044369838SXuan Hu when(io.redirect.valid) { 10165f65924SXuan Hu robWalkEndReg := false.B 10265f65924SXuan Hu }.elsewhen(io.fromRob.walkEnd) { 10365f65924SXuan Hu robWalkEndReg := true.B 10444369838SXuan Hu } 105a8db15d8Sfdy 106a8db15d8Sfdy val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf) 107a8db15d8Sfdy val enqCount = PopCount(realNeedAlloc) 10865f65924SXuan Hu val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, PopCount(io.commits.commitValid), 0.U) 10965f65924SXuan Hu val walkCount = Mux(io.commits.isWalk && !io.commits.isCommit, PopCount(io.commits.walkValid), 0.U) 11065f65924SXuan Hu val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, PopCount(io.commits.walkValid), 0.U) 111a8db15d8Sfdy 112a8db15d8Sfdy // number of pair(ldest, pdest) ready to commit to arch_rat 113a8db15d8Sfdy val commitSize = RegInit(0.U(log2Up(size).W)) 114a8db15d8Sfdy val walkSize = RegInit(0.U(log2Up(size).W)) 11565f65924SXuan Hu val specialWalkSize = RegInit(0.U(log2Up(size).W)) 11644369838SXuan Hu 11765f65924SXuan Hu val newCommitSize = io.fromRob.commitSize 11865f65924SXuan Hu val newWalkSize = io.fromRob.walkSize 119a8db15d8Sfdy 12065f65924SXuan Hu val commitSizeNxt = commitSize + newCommitSize - commitCount 12165f65924SXuan Hu val walkSizeNxt = walkSize + newWalkSize - walkCount 12265f65924SXuan Hu 12365f65924SXuan Hu val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U) 12465f65924SXuan Hu val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount 12565f65924SXuan Hu 12665f65924SXuan Hu commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt) 12765f65924SXuan Hu specialWalkSize := specialWalkSizeNext 1287d086385SXuan Hu walkSize := Mux(io.redirect.valid, 0.U, walkSizeNxt) 129a8db15d8Sfdy 13065f65924SXuan Hu walkPtrNext := MuxCase(walkPtr, Seq( 13188034bf0SXuan Hu (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect), 13265f65924SXuan Hu (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head, 133c4b56310SHaojin Tang (state === s_walk && io.snpt.useSnpt && io.redirect.valid) -> walkPtrSnapshots(snptSelect), 13465f65924SXuan Hu (state === s_walk) -> (walkPtr + walkCount), 13565f65924SXuan Hu )) 13665f65924SXuan Hu 13765f65924SXuan Hu walkPtr := walkPtrNext 13865f65924SXuan Hu 139f1ba628bSHaojin Tang val walkCandidates = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 140f1ba628bSHaojin Tang val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 141f1ba628bSHaojin Tang val vcfgCandidates = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 142a8db15d8Sfdy 143a8db15d8Sfdy // update diff pointer 144ffc4f3c2SHaojin Tang diffPtrNext := Mux(state === s_idle, diffPtr + newCommitSize, diffPtr) 145ffc4f3c2SHaojin Tang diffPtr := diffPtrNext 14644369838SXuan Hu 147a8db15d8Sfdy // update vcfg pointer 148ffc4f3c2SHaojin Tang // TODO: do not use diffPtrNext here 149ffc4f3c2SHaojin Tang vcfgPtrOH := diffPtrNext.toOH 150a8db15d8Sfdy 15144369838SXuan Hu // update enq pointer 15244369838SXuan Hu val enqPtrNext = Mux( 15365f65924SXuan Hu state === s_walk && stateNext === s_idle, 15444369838SXuan Hu walkPtrNext, 15544369838SXuan Hu enqPtr + enqCount 15644369838SXuan Hu ) 15744369838SXuan Hu val enqPtrOHNext = Mux( 15865f65924SXuan Hu state === s_walk && stateNext === s_idle, 15944369838SXuan Hu walkPtrNext.toOH, 16044369838SXuan Hu enqPtrOHVec(enqCount) 16144369838SXuan Hu ) 16244369838SXuan Hu enqPtr := enqPtrNext 16344369838SXuan Hu enqPtrOH := enqPtrOHNext 16444369838SXuan Hu enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U } 16544369838SXuan Hu enqPtrVec := enqPtrVecNext 16644369838SXuan Hu 16765f65924SXuan Hu val deqPtrSteps = Mux1H(Seq( 16865f65924SXuan Hu (state === s_idle) -> commitCount, 16965f65924SXuan Hu (state === s_special_walk) -> specialWalkCount, 17065f65924SXuan Hu )) 17165f65924SXuan Hu 17244369838SXuan Hu // update deq pointer 17365f65924SXuan Hu val deqPtrNext = deqPtr + deqPtrSteps 17465f65924SXuan Hu val deqPtrOHNext = deqPtrOHVec(deqPtrSteps) 17544369838SXuan Hu deqPtr := deqPtrNext 17644369838SXuan Hu deqPtrOH := deqPtrOHNext 17744369838SXuan Hu deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U } 17844369838SXuan Hu deqPtrVec := deqPtrVecNext 17944369838SXuan Hu 18044369838SXuan Hu val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value)) 181a8db15d8Sfdy allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) => 182a8db15d8Sfdy when(realNeedAlloc){ 183a8db15d8Sfdy renameBuffer(allocatePtr).ldest := req.bits.ldest 184a8db15d8Sfdy renameBuffer(allocatePtr).pdest := req.bits.pdest 185a8db15d8Sfdy renameBuffer(allocatePtr).rfWen := req.bits.rfWen 186a8db15d8Sfdy renameBuffer(allocatePtr).fpWen := req.bits.fpWen 187a8db15d8Sfdy renameBuffer(allocatePtr).vecWen := req.bits.vecWen 188a8db15d8Sfdy renameBuffer(allocatePtr).isMove := req.bits.eliminatedMove 189870f462dSXuan Hu renameBuffer(allocatePtr).robIdx := req.bits.robIdx 190a8db15d8Sfdy } 191a8db15d8Sfdy } 192a8db15d8Sfdy 19365f65924SXuan Hu io.commits.isCommit := state === s_idle || state === s_special_walk 19465f65924SXuan Hu io.commits.isWalk := state === s_walk || state === s_special_walk 195a8db15d8Sfdy 196a8db15d8Sfdy for(i <- 0 until CommitWidth) { 19765f65924SXuan Hu io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize 19865f65924SXuan Hu io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize 19965f65924SXuan Hu // special walk use commitPtr 20065f65924SXuan Hu io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i), walkCandidates(i)) 20165f65924SXuan Hu // Todo: remove this 20265f65924SXuan Hu io.commits.robIdx(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx, walkCandidates(i).robIdx) 203a8db15d8Sfdy } 204a8db15d8Sfdy 20565f65924SXuan Hu private val walkEndNext = walkSizeNxt === 0.U 20665f65924SXuan Hu private val specialWalkEndNext = specialWalkSizeNext === 0.U 207a8db15d8Sfdy 20865f65924SXuan Hu // change state 20965f65924SXuan Hu state := stateNext 21065f65924SXuan Hu when(io.redirect.valid) { 21165f65924SXuan Hu when(io.snpt.useSnpt) { 21265f65924SXuan Hu stateNext := s_walk 21365f65924SXuan Hu }.otherwise { 21465f65924SXuan Hu stateNext := s_special_walk 21565f65924SXuan Hu } 21665f65924SXuan Hu }.otherwise { 21765f65924SXuan Hu // change stateNext 21865f65924SXuan Hu switch(state) { 21965f65924SXuan Hu // this transaction is not used actually, just list all states 22065f65924SXuan Hu is(s_idle) { 22165f65924SXuan Hu stateNext := s_idle 22265f65924SXuan Hu } 22365f65924SXuan Hu is(s_special_walk) { 22465f65924SXuan Hu when(specialWalkEndNext) { 22565f65924SXuan Hu stateNext := s_walk 22665f65924SXuan Hu } 22765f65924SXuan Hu } 22865f65924SXuan Hu is(s_walk) { 22965f65924SXuan Hu when(robWalkEnd && walkEndNext) { 23065f65924SXuan Hu stateNext := s_idle 23165f65924SXuan Hu } 23265f65924SXuan Hu } 23365f65924SXuan Hu } 23465f65924SXuan Hu } 235a8db15d8Sfdy 23644369838SXuan Hu val numValidEntries = distanceBetween(enqPtr, deqPtr) 23782640bc3SHaojin Tang val allowEnqueue = RegNext(numValidEntries + enqCount <= (size - RenameWidth).U, true.B) 238e986c5deSXuan Hu 23982640bc3SHaojin Tang io.canEnq := allowEnqueue && state === s_idle 24044369838SXuan Hu io.enqPtrVec := enqPtrVec 241a8db15d8Sfdy 24265f65924SXuan Hu io.status.walkEnd := walkEndNext 24365f65924SXuan Hu 244*cda1c534Sxiaofeibao-xjtu io.vconfigPdest := 0.U 245a8db15d8Sfdy 246a8db15d8Sfdy // for difftest 247*cda1c534Sxiaofeibao-xjtu io.diffCommits.foreach(_ := 0.U.asTypeOf(new DiffCommitIO)) 248*cda1c534Sxiaofeibao-xjtu io.diffCommits.foreach(_.isCommit := state === s_idle || state === s_special_walk) 249a8db15d8Sfdy for(i <- 0 until CommitWidth * MaxUopSize) { 250*cda1c534Sxiaofeibao-xjtu io.diffCommits.foreach(_.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize) 251*cda1c534Sxiaofeibao-xjtu io.diffCommits.foreach(_.info(i) := renameBufferEntries((diffPtr + i.U).value)) 252a8db15d8Sfdy } 253a8db15d8Sfdy 25444369838SXuan Hu XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 25589cc69c1STang Haojin 256e986c5deSXuan Hu QueuePerf(RabSize, numValidEntries, numValidEntries === size.U) 257e986c5deSXuan Hu 2587d086385SXuan Hu dontTouch(deqPtrVec) 2597d086385SXuan Hu 260e986c5deSXuan Hu XSPerfAccumulate("s_idle_to_idle", state === s_idle && stateNext === s_idle) 261e986c5deSXuan Hu XSPerfAccumulate("s_idle_to_swlk", state === s_idle && stateNext === s_special_walk) 262e986c5deSXuan Hu XSPerfAccumulate("s_idle_to_walk", state === s_idle && stateNext === s_walk) 263e986c5deSXuan Hu XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle) 264e986c5deSXuan Hu XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk) 265e986c5deSXuan Hu XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk) 266e986c5deSXuan Hu XSPerfAccumulate("s_walk_to_idle", state === s_walk && stateNext === s_idle) 267e986c5deSXuan Hu XSPerfAccumulate("s_walk_to_swlk", state === s_walk && stateNext === s_special_walk) 268e986c5deSXuan Hu XSPerfAccumulate("s_walk_to_walk", state === s_walk && stateNext === s_walk) 269e986c5deSXuan Hu 270e986c5deSXuan Hu XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue) 271e986c5deSXuan Hu XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U) 272e986c5deSXuan Hu XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle) 273a8db15d8Sfdy} 274