1a8db15d8Sfdypackage xiangshan.backend.rob 2a8db15d8Sfdy 383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters 4a8db15d8Sfdyimport chisel3._ 5a8db15d8Sfdyimport chisel3.util._ 6a8db15d8Sfdyimport xiangshan._ 7a8db15d8Sfdyimport utils._ 8a8db15d8Sfdyimport utility._ 9a8db15d8Sfdyimport xiangshan.backend.Bundles.DynInst 10a8db15d8Sfdyimport xiangshan.backend.decode.VectorConstants 1144369838SXuan Huimport xiangshan.backend.rename.SnapshotGenerator 1244369838SXuan Hu 1344369838SXuan Huclass RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) { 1444369838SXuan Hu def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize) 1544369838SXuan Hu} 1644369838SXuan Hu 1744369838SXuan Huobject RenameBufferPtr { 1844369838SXuan Hu def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = { 1944369838SXuan Hu val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize)) 2044369838SXuan Hu ptr.flag := flag.B 2144369838SXuan Hu ptr.value := v.U 2244369838SXuan Hu ptr 2344369838SXuan Hu } 2444369838SXuan Hu} 25a8db15d8Sfdy 26870f462dSXuan Huclass RenameBufferEntry(implicit p: Parameters) extends RobCommitInfo { 27870f462dSXuan Hu val robIdx = new RobPtr 28870f462dSXuan Hu} 29870f462dSXuan Hu 30a8db15d8Sfdyclass RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 31a8db15d8Sfdy val io = IO(new Bundle { 3244369838SXuan Hu val redirect = Input(ValidIO(new Bundle { 3344369838SXuan Hu })) 34a8db15d8Sfdy 35a8db15d8Sfdy val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst))) 3665f65924SXuan Hu val fromRob = new Bundle { 37a8db15d8Sfdy val walkSize = Input(UInt(log2Up(size).W)) 3865f65924SXuan Hu val walkEnd = Input(Bool()) 39a8db15d8Sfdy val commitSize = Input(UInt(log2Up(size).W)) 4065f65924SXuan Hu } 4165f65924SXuan Hu 4244369838SXuan Hu val snpt = Input(new SnapshotPort) 4344369838SXuan Hu 4444369838SXuan Hu val canEnq = Output(Bool()) 4544369838SXuan Hu val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr)) 46a8db15d8Sfdy val vconfigPdest = Output(UInt(PhyRegIdxWidth.W)) 47a8db15d8Sfdy val commits = Output(new RobCommitIO) 48a8db15d8Sfdy val diffCommits = Output(new DiffCommitIO) 4965f65924SXuan Hu 5065f65924SXuan Hu val status = Output(new Bundle { 5165f65924SXuan Hu val walkEnd = Bool() 5265f65924SXuan Hu }) 53a8db15d8Sfdy }) 54a8db15d8Sfdy 5588034bf0SXuan Hu // alias 5688034bf0SXuan Hu private val snptSelect = io.snpt.snptSelect 5788034bf0SXuan Hu 58a8db15d8Sfdy // pointer 5944369838SXuan Hu private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx))) 6044369838SXuan Hu private val enqPtr = enqPtrVec.head 6144369838SXuan Hu private val enqPtrOH = RegInit(1.U(size.W)) 6244369838SXuan Hu private val enqPtrOHShift = CircularShift(enqPtrOH) 6344369838SXuan Hu // may shift [0, RenameWidth] steps 6444369838SXuan Hu private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left) 6544369838SXuan Hu private val enqPtrVecNext = Wire(enqPtrVec.cloneType) 6644369838SXuan Hu 6744369838SXuan Hu private val deqPtrVec = RegInit(VecInit.tabulate(CommitWidth)(idx => RenameBufferPtr(flag = false, idx))) 6844369838SXuan Hu private val deqPtr = deqPtrVec.head 6944369838SXuan Hu private val deqPtrOH = RegInit(1.U(size.W)) 7044369838SXuan Hu private val deqPtrOHShift = CircularShift(deqPtrOH) 7144369838SXuan Hu private val deqPtrOHVec = VecInit.tabulate(CommitWidth + 1)(deqPtrOHShift.left) 7244369838SXuan Hu private val deqPtrVecNext = Wire(deqPtrVec.cloneType) 7344369838SXuan Hu XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH") 7444369838SXuan Hu 7544369838SXuan Hu private val walkPtr = Reg(new RenameBufferPtr) 7644369838SXuan Hu private val walkPtrOH = walkPtr.toOH 7744369838SXuan Hu private val walkPtrOHVec = VecInit.tabulate(CommitWidth + 1)(CircularShift(walkPtrOH).left) 7844369838SXuan Hu private val walkPtrNext = Wire(new RenameBufferPtr) 7944369838SXuan Hu 80*9b9e991bSHaojin Tang private val walkPtrSnapshots = SnapshotGenerator(enqPtr, io.snpt.snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 8188034bf0SXuan Hu 8288034bf0SXuan Hu // We should extra walk these preg pairs which compressed in rob enq entry at last cycle after restored snapshots. 8388034bf0SXuan Hu // enq firstuop: b010100 --invert--> b101011 --keep only continuous 1s from head--> b000011 8488034bf0SXuan Hu // enq firstuop: b111101 --invert--> b000010 --keep only continuous 1s from head--> b000000 8588034bf0SXuan Hu private val enqCompressedLastCycleMask: UInt = VecInit(io.req.indices.map(i => io.req.slice(0, i + 1).map(!_.bits.firstUop).reduce(_ && _))).asUInt 86*9b9e991bSHaojin Tang private val compressedLastRobEntryMaskSnapshots = SnapshotGenerator(enqCompressedLastCycleMask, io.snpt.snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec) 8788034bf0SXuan Hu private val compressedExtraWalkMask = compressedLastRobEntryMaskSnapshots(snptSelect) 8888034bf0SXuan Hu // b111111 --Cat(x,1)--> b1111111 --Reverse--> b1111111 --PriorityEncoder--> 6.U 8988034bf0SXuan Hu // b001111 --Cat(x,1)--> b0011111 --Reverse--> b1111100 --PriorityEncoder--> 4.U 9088034bf0SXuan Hu // b000011 --Cat(x,1)--> b0000111 --Reverse--> b1110000 --PriorityEncoder--> 2.U 9188034bf0SXuan Hu // b000000 --Cat(x,1)--> b0000001 --Reverse--> b1000000 --PriorityEncoder--> 0.U 9288034bf0SXuan Hu private val compressedExtraWalkSize = PriorityMux(Reverse(Cat(compressedExtraWalkMask, 1.U(1.W))), (0 to RenameWidth).map(i => (RenameWidth - i).U)) 9388034bf0SXuan Hu 94a8db15d8Sfdy val vcfgPtrOH = RegInit(1.U(size.W)) 95a8db15d8Sfdy val vcfgPtrOHShift = CircularShift(vcfgPtrOH) 96a8db15d8Sfdy // may shift [0, 2) steps 97a8db15d8Sfdy val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left) 98a8db15d8Sfdy 99a8db15d8Sfdy val diffPtrOH = RegInit(1.U(size.W)) 100a8db15d8Sfdy val diffPtrOHShift = CircularShift(diffPtrOH) 101a8db15d8Sfdy // may shift [0, CommitWidth * MaxUopSize] steps 1023938b56dSzhanglyGit val diffPtrOHVec = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => diffPtrOHShift.left(step))) 103a8db15d8Sfdy 10444369838SXuan Hu // Regs 105f1ba628bSHaojin Tang val renameBuffer = Mem(size, new RenameBufferEntry) 106f1ba628bSHaojin Tang val renameBufferEntries = (0 until size) map (i => renameBuffer(i)) 10744369838SXuan Hu 10865f65924SXuan Hu val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3) 10944369838SXuan Hu val state = RegInit(s_idle) 11065f65924SXuan Hu val stateNext = WireInit(state) // otherwise keep state value 11144369838SXuan Hu 11265f65924SXuan Hu private val robWalkEndReg = RegInit(false.B) 11365f65924SXuan Hu private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg 11444369838SXuan Hu 11544369838SXuan Hu when(io.redirect.valid) { 11665f65924SXuan Hu robWalkEndReg := false.B 11765f65924SXuan Hu }.elsewhen(io.fromRob.walkEnd) { 11865f65924SXuan Hu robWalkEndReg := true.B 11944369838SXuan Hu } 120a8db15d8Sfdy 121a8db15d8Sfdy val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf) 122a8db15d8Sfdy val enqCount = PopCount(realNeedAlloc) 12365f65924SXuan Hu val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, PopCount(io.commits.commitValid), 0.U) 12465f65924SXuan Hu val walkCount = Mux(io.commits.isWalk && !io.commits.isCommit, PopCount(io.commits.walkValid), 0.U) 12565f65924SXuan Hu val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, PopCount(io.commits.walkValid), 0.U) 126a8db15d8Sfdy 127a8db15d8Sfdy // number of pair(ldest, pdest) ready to commit to arch_rat 128a8db15d8Sfdy val commitSize = RegInit(0.U(log2Up(size).W)) 129a8db15d8Sfdy val walkSize = RegInit(0.U(log2Up(size).W)) 13065f65924SXuan Hu val specialWalkSize = RegInit(0.U(log2Up(size).W)) 13144369838SXuan Hu 13265f65924SXuan Hu val newCommitSize = io.fromRob.commitSize 13365f65924SXuan Hu val newWalkSize = io.fromRob.walkSize 134a8db15d8Sfdy 13565f65924SXuan Hu val commitSizeNxt = commitSize + newCommitSize - commitCount 13665f65924SXuan Hu val walkSizeNxt = walkSize + newWalkSize - walkCount 13765f65924SXuan Hu 13865f65924SXuan Hu val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U) 13965f65924SXuan Hu val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount 14065f65924SXuan Hu 14165f65924SXuan Hu commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt) 14265f65924SXuan Hu specialWalkSize := specialWalkSizeNext 14388034bf0SXuan Hu walkSize := Mux(io.redirect.valid, Mux(io.snpt.useSnpt, compressedExtraWalkSize, 0.U), walkSizeNxt) 144a8db15d8Sfdy 14565f65924SXuan Hu walkPtrNext := MuxCase(walkPtr, Seq( 14688034bf0SXuan Hu (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect), 14765f65924SXuan Hu (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head, 148c4b56310SHaojin Tang (state === s_walk && io.snpt.useSnpt && io.redirect.valid) -> walkPtrSnapshots(snptSelect), 14965f65924SXuan Hu (state === s_walk) -> (walkPtr + walkCount), 15065f65924SXuan Hu )) 15165f65924SXuan Hu 15265f65924SXuan Hu walkPtr := walkPtrNext 15365f65924SXuan Hu 154f1ba628bSHaojin Tang val walkCandidates = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 155f1ba628bSHaojin Tang val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 156f1ba628bSHaojin Tang val vcfgCandidates = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 157f1ba628bSHaojin Tang val diffCandidates = VecInit(diffPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries))) 158a8db15d8Sfdy 159a8db15d8Sfdy // update diff pointer 16065f65924SXuan Hu val diffPtrOHNext = Mux(state === s_idle, diffPtrOHVec(newCommitSize), diffPtrOH) 161a8db15d8Sfdy diffPtrOH := diffPtrOHNext 16244369838SXuan Hu 163a8db15d8Sfdy // update vcfg pointer 164a8db15d8Sfdy vcfgPtrOH := diffPtrOHNext 165a8db15d8Sfdy 16644369838SXuan Hu // update enq pointer 16744369838SXuan Hu val enqPtrNext = Mux( 16865f65924SXuan Hu state === s_walk && stateNext === s_idle, 16944369838SXuan Hu walkPtrNext, 17044369838SXuan Hu enqPtr + enqCount 17144369838SXuan Hu ) 17244369838SXuan Hu val enqPtrOHNext = Mux( 17365f65924SXuan Hu state === s_walk && stateNext === s_idle, 17444369838SXuan Hu walkPtrNext.toOH, 17544369838SXuan Hu enqPtrOHVec(enqCount) 17644369838SXuan Hu ) 17744369838SXuan Hu enqPtr := enqPtrNext 17844369838SXuan Hu enqPtrOH := enqPtrOHNext 17944369838SXuan Hu enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U } 18044369838SXuan Hu enqPtrVec := enqPtrVecNext 18144369838SXuan Hu 18265f65924SXuan Hu val deqPtrSteps = Mux1H(Seq( 18365f65924SXuan Hu (state === s_idle) -> commitCount, 18465f65924SXuan Hu (state === s_special_walk) -> specialWalkCount, 18565f65924SXuan Hu )) 18665f65924SXuan Hu 18744369838SXuan Hu // update deq pointer 18865f65924SXuan Hu val deqPtrNext = deqPtr + deqPtrSteps 18965f65924SXuan Hu val deqPtrOHNext = deqPtrOHVec(deqPtrSteps) 19044369838SXuan Hu deqPtr := deqPtrNext 19144369838SXuan Hu deqPtrOH := deqPtrOHNext 19244369838SXuan Hu deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U } 19344369838SXuan Hu deqPtrVec := deqPtrVecNext 19444369838SXuan Hu 19544369838SXuan Hu val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value)) 196a8db15d8Sfdy allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) => 197a8db15d8Sfdy when(realNeedAlloc){ 198a8db15d8Sfdy renameBuffer(allocatePtr).ldest := req.bits.ldest 199a8db15d8Sfdy renameBuffer(allocatePtr).pdest := req.bits.pdest 200a8db15d8Sfdy renameBuffer(allocatePtr).rfWen := req.bits.rfWen 201a8db15d8Sfdy renameBuffer(allocatePtr).fpWen := req.bits.fpWen 202a8db15d8Sfdy renameBuffer(allocatePtr).vecWen := req.bits.vecWen 203a8db15d8Sfdy renameBuffer(allocatePtr).isMove := req.bits.eliminatedMove 204870f462dSXuan Hu renameBuffer(allocatePtr).robIdx := req.bits.robIdx 205a8db15d8Sfdy } 206a8db15d8Sfdy } 207a8db15d8Sfdy 20865f65924SXuan Hu io.commits.isCommit := state === s_idle || state === s_special_walk 20965f65924SXuan Hu io.commits.isWalk := state === s_walk || state === s_special_walk 210a8db15d8Sfdy 211a8db15d8Sfdy for(i <- 0 until CommitWidth) { 21265f65924SXuan Hu io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize 21365f65924SXuan Hu io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize 21465f65924SXuan Hu // special walk use commitPtr 21565f65924SXuan Hu io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i), walkCandidates(i)) 21665f65924SXuan Hu // Todo: remove this 21765f65924SXuan Hu io.commits.robIdx(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx, walkCandidates(i).robIdx) 218a8db15d8Sfdy } 219a8db15d8Sfdy 22065f65924SXuan Hu private val walkEndNext = walkSizeNxt === 0.U 22165f65924SXuan Hu private val specialWalkEndNext = specialWalkSizeNext === 0.U 222a8db15d8Sfdy 22365f65924SXuan Hu // change state 22465f65924SXuan Hu state := stateNext 22565f65924SXuan Hu when(io.redirect.valid) { 22665f65924SXuan Hu when(io.snpt.useSnpt) { 22765f65924SXuan Hu stateNext := s_walk 22865f65924SXuan Hu }.otherwise { 22965f65924SXuan Hu stateNext := s_special_walk 23065f65924SXuan Hu } 23165f65924SXuan Hu }.otherwise { 23265f65924SXuan Hu // change stateNext 23365f65924SXuan Hu switch(state) { 23465f65924SXuan Hu // this transaction is not used actually, just list all states 23565f65924SXuan Hu is(s_idle) { 23665f65924SXuan Hu stateNext := s_idle 23765f65924SXuan Hu } 23865f65924SXuan Hu is(s_special_walk) { 23965f65924SXuan Hu when(specialWalkEndNext) { 24065f65924SXuan Hu stateNext := s_walk 24165f65924SXuan Hu } 24265f65924SXuan Hu } 24365f65924SXuan Hu is(s_walk) { 24465f65924SXuan Hu when(robWalkEnd && walkEndNext) { 24565f65924SXuan Hu stateNext := s_idle 24665f65924SXuan Hu } 24765f65924SXuan Hu } 24865f65924SXuan Hu } 24965f65924SXuan Hu } 250a8db15d8Sfdy 25144369838SXuan Hu val numValidEntries = distanceBetween(enqPtr, deqPtr) 25282640bc3SHaojin Tang val allowEnqueue = RegNext(numValidEntries + enqCount <= (size - RenameWidth).U, true.B) 253e986c5deSXuan Hu 25482640bc3SHaojin Tang io.canEnq := allowEnqueue && state === s_idle 25544369838SXuan Hu io.enqPtrVec := enqPtrVec 256a8db15d8Sfdy 25765f65924SXuan Hu io.status.walkEnd := walkEndNext 25865f65924SXuan Hu 259fe60541bSXuan Hu io.vconfigPdest := Mux(vcfgCandidates(0).ldest === VCONFIG_IDX.U && vcfgCandidates(0).vecWen, vcfgCandidates(0).pdest, vcfgCandidates(1).pdest) 260a8db15d8Sfdy 261a8db15d8Sfdy // for difftest 262a8db15d8Sfdy io.diffCommits := 0.U.asTypeOf(new DiffCommitIO) 26365f65924SXuan Hu io.diffCommits.isCommit := state === s_idle || state === s_special_walk 264a8db15d8Sfdy for(i <- 0 until CommitWidth * MaxUopSize) { 26565f65924SXuan Hu io.diffCommits.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize 266a8db15d8Sfdy io.diffCommits.info(i) := diffCandidates(i) 267a8db15d8Sfdy } 268a8db15d8Sfdy 26944369838SXuan Hu XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 27089cc69c1STang Haojin 271e986c5deSXuan Hu QueuePerf(RabSize, numValidEntries, numValidEntries === size.U) 272e986c5deSXuan Hu 273e986c5deSXuan Hu XSPerfAccumulate("s_idle_to_idle", state === s_idle && stateNext === s_idle) 274e986c5deSXuan Hu XSPerfAccumulate("s_idle_to_swlk", state === s_idle && stateNext === s_special_walk) 275e986c5deSXuan Hu XSPerfAccumulate("s_idle_to_walk", state === s_idle && stateNext === s_walk) 276e986c5deSXuan Hu XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle) 277e986c5deSXuan Hu XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk) 278e986c5deSXuan Hu XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk) 279e986c5deSXuan Hu XSPerfAccumulate("s_walk_to_idle", state === s_walk && stateNext === s_idle) 280e986c5deSXuan Hu XSPerfAccumulate("s_walk_to_swlk", state === s_walk && stateNext === s_special_walk) 281e986c5deSXuan Hu XSPerfAccumulate("s_walk_to_walk", state === s_walk && stateNext === s_walk) 282e986c5deSXuan Hu 283e986c5deSXuan Hu XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue) 284e986c5deSXuan Hu XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U) 285e986c5deSXuan Hu XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle) 286a8db15d8Sfdy} 287