xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rab.scala (revision 8ab9d9d04c48ad2abec22811b21fe64f8c244f8f)
1a8db15d8Sfdypackage xiangshan.backend.rob
2a8db15d8Sfdy
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4a8db15d8Sfdyimport chisel3._
5a8db15d8Sfdyimport chisel3.util._
6a8db15d8Sfdyimport xiangshan._
7a8db15d8Sfdyimport utils._
8a8db15d8Sfdyimport utility._
9a8db15d8Sfdyimport xiangshan.backend.Bundles.DynInst
10e43bb916SXuan Huimport xiangshan.backend.{RabToVecExcpMod, RegWriteFromRab}
11a8db15d8Sfdyimport xiangshan.backend.decode.VectorConstants
1244369838SXuan Huimport xiangshan.backend.rename.SnapshotGenerator
13e43bb916SXuan Huimport chisel3.experimental.BundleLiterals._
1444369838SXuan Hu
1544369838SXuan Huclass RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) {
1644369838SXuan Hu  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize)
1744369838SXuan Hu}
1844369838SXuan Hu
1944369838SXuan Huobject RenameBufferPtr {
2044369838SXuan Hu  def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = {
2144369838SXuan Hu    val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize))
2244369838SXuan Hu    ptr.flag := flag.B
2344369838SXuan Hu    ptr.value := v.U
2444369838SXuan Hu    ptr
2544369838SXuan Hu  }
2644369838SXuan Hu}
27a8db15d8Sfdy
286b102a39SHaojin Tangclass RenameBufferEntry(implicit p: Parameters) extends XSBundle {
296b102a39SHaojin Tang  val info = new RabCommitInfo
306b102a39SHaojin Tang  val robIdx = OptionWrapper(!env.FPGAPlatform, new RobPtr)
31870f462dSXuan Hu}
32870f462dSXuan Hu
33a8db15d8Sfdyclass RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
34a8db15d8Sfdy  val io = IO(new Bundle {
3544369838SXuan Hu    val redirect = Input(ValidIO(new Bundle {
3644369838SXuan Hu    }))
37a8db15d8Sfdy
38a8db15d8Sfdy    val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
3965f65924SXuan Hu    val fromRob = new Bundle {
40a8db15d8Sfdy      val walkSize = Input(UInt(log2Up(size).W))
4165f65924SXuan Hu      val walkEnd = Input(Bool())
42a8db15d8Sfdy      val commitSize = Input(UInt(log2Up(size).W))
43e43bb916SXuan Hu      val vecLoadExcp = Input(ValidIO(new Bundle{
44e43bb916SXuan Hu        val isStrided = Bool()
45e43bb916SXuan Hu        val isVlm = Bool()
46e43bb916SXuan Hu      }))
4765f65924SXuan Hu    }
4865f65924SXuan Hu
4944369838SXuan Hu    val snpt = Input(new SnapshotPort)
5044369838SXuan Hu
5144369838SXuan Hu    val canEnq = Output(Bool())
5244369838SXuan Hu    val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr))
5381535d7bSsinsanction
546b102a39SHaojin Tang    val commits = Output(new RabCommitIO)
5563d67ef3STang Haojin    val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None
5665f65924SXuan Hu
5765f65924SXuan Hu    val status = Output(new Bundle {
5865f65924SXuan Hu      val walkEnd = Bool()
5965f65924SXuan Hu    })
60e43bb916SXuan Hu    val toVecExcpMod = Output(new RabToVecExcpMod)
61a8db15d8Sfdy  })
62a8db15d8Sfdy
6388034bf0SXuan Hu  // alias
6488034bf0SXuan Hu  private val snptSelect = io.snpt.snptSelect
6588034bf0SXuan Hu
66a8db15d8Sfdy  // pointer
6744369838SXuan Hu  private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx)))
6844369838SXuan Hu  private val enqPtr = enqPtrVec.head
6944369838SXuan Hu  private val enqPtrOH = RegInit(1.U(size.W))
7044369838SXuan Hu  private val enqPtrOHShift = CircularShift(enqPtrOH)
7144369838SXuan Hu  // may shift [0, RenameWidth] steps
7244369838SXuan Hu  private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left)
7344369838SXuan Hu  private val enqPtrVecNext = Wire(enqPtrVec.cloneType)
7444369838SXuan Hu
75780712aaSxiaofeibao-xjtu  private val deqPtrVec = RegInit(VecInit.tabulate(RabCommitWidth)(idx => RenameBufferPtr(flag = false, idx)))
7644369838SXuan Hu  private val deqPtr = deqPtrVec.head
7744369838SXuan Hu  private val deqPtrOH = RegInit(1.U(size.W))
7844369838SXuan Hu  private val deqPtrOHShift = CircularShift(deqPtrOH)
79780712aaSxiaofeibao-xjtu  private val deqPtrOHVec = VecInit.tabulate(RabCommitWidth + 1)(deqPtrOHShift.left)
8044369838SXuan Hu  private val deqPtrVecNext = Wire(deqPtrVec.cloneType)
8144369838SXuan Hu  XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH")
8244369838SXuan Hu
8344369838SXuan Hu  private val walkPtr = Reg(new RenameBufferPtr)
8444369838SXuan Hu  private val walkPtrOH = walkPtr.toOH
85780712aaSxiaofeibao-xjtu  private val walkPtrOHVec = VecInit.tabulate(RabCommitWidth + 1)(CircularShift(walkPtrOH).left)
8644369838SXuan Hu  private val walkPtrNext = Wire(new RenameBufferPtr)
8744369838SXuan Hu
889b9e991bSHaojin Tang  private val walkPtrSnapshots = SnapshotGenerator(enqPtr, io.snpt.snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
8988034bf0SXuan Hu
90a8db15d8Sfdy  val vcfgPtrOH = RegInit(1.U(size.W))
91a8db15d8Sfdy  val vcfgPtrOHShift = CircularShift(vcfgPtrOH)
92a8db15d8Sfdy  // may shift [0, 2) steps
93a8db15d8Sfdy  val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left)
94a8db15d8Sfdy
95ffc4f3c2SHaojin Tang  val diffPtr = RegInit(0.U.asTypeOf(new RenameBufferPtr))
96ffc4f3c2SHaojin Tang  val diffPtrNext = Wire(new RenameBufferPtr)
9744369838SXuan Hu  // Regs
98d3a32fa0Sxiaofeibao  val renameBuffer = Reg(Vec(size, new RenameBufferEntry))
99ffc4f3c2SHaojin Tang  val renameBufferEntries = VecInit((0 until size) map (i => renameBuffer(i)))
10044369838SXuan Hu
101e43bb916SXuan Hu  val vecLoadExcp = Reg(io.fromRob.vecLoadExcp.cloneType)
102e43bb916SXuan Hu
103e43bb916SXuan Hu  private val maxLMUL = 8
104e43bb916SXuan Hu  private val vdIdxWidth = log2Up(maxLMUL + 1)
105e43bb916SXuan Hu  val currentVdIdx = Reg(UInt(vdIdxWidth.W)) // store 0~8
106e43bb916SXuan Hu
10765f65924SXuan Hu  val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3)
10844369838SXuan Hu  val state = RegInit(s_idle)
10965f65924SXuan Hu  val stateNext = WireInit(state) // otherwise keep state value
11044369838SXuan Hu
11165f65924SXuan Hu  private val robWalkEndReg = RegInit(false.B)
11265f65924SXuan Hu  private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg
11344369838SXuan Hu
11444369838SXuan Hu  when(io.redirect.valid) {
11565f65924SXuan Hu    robWalkEndReg := false.B
11665f65924SXuan Hu  }.elsewhen(io.fromRob.walkEnd) {
11765f65924SXuan Hu    robWalkEndReg := true.B
11844369838SXuan Hu  }
119a8db15d8Sfdy
120a8db15d8Sfdy  val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf)
121a8db15d8Sfdy  val enqCount    = PopCount(realNeedAlloc)
1227a5f6e11Slewislzh  val commitNum = Wire(UInt(log2Up(RabCommitWidth).W))
1237a5f6e11Slewislzh  val walkNum = Wire(UInt(log2Up(RabCommitWidth).W))
1247a5f6e11Slewislzh  commitNum := Mux(io.commits.commitValid(0), PriorityMux((0 until RabCommitWidth).map(
1257a5f6e11Slewislzh    i => io.commits.commitValid(RabCommitWidth - 1 - i) -> (RabCommitWidth - i).U
126618b89e6Slewislzh  )), 0.U)
1277a5f6e11Slewislzh  walkNum := Mux(io.commits.walkValid(0), PriorityMux((0 until RabCommitWidth).map(
1287a5f6e11Slewislzh    i => io.commits.walkValid(RabCommitWidth - 1 - i) -> (RabCommitWidth-i).U
129618b89e6Slewislzh  )), 0.U)
130618b89e6Slewislzh  val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, commitNum, 0.U)
131618b89e6Slewislzh  val walkCount   = Mux(io.commits.isWalk && !io.commits.isCommit, walkNum, 0.U)
132618b89e6Slewislzh  val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, walkNum, 0.U)
133a8db15d8Sfdy
134a8db15d8Sfdy  // number of pair(ldest, pdest) ready to commit to arch_rat
135a8db15d8Sfdy  val commitSize = RegInit(0.U(log2Up(size).W))
136a8db15d8Sfdy  val walkSize = RegInit(0.U(log2Up(size).W))
13765f65924SXuan Hu  val specialWalkSize = RegInit(0.U(log2Up(size).W))
13844369838SXuan Hu
13965f65924SXuan Hu  val newCommitSize = io.fromRob.commitSize
14065f65924SXuan Hu  val newWalkSize = io.fromRob.walkSize
141a8db15d8Sfdy
14265f65924SXuan Hu  val commitSizeNxt = commitSize + newCommitSize - commitCount
14365f65924SXuan Hu  val walkSizeNxt = walkSize + newWalkSize - walkCount
14465f65924SXuan Hu
14565f65924SXuan Hu  val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U)
14665f65924SXuan Hu  val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount
14765f65924SXuan Hu
14865f65924SXuan Hu  commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt)
14965f65924SXuan Hu  specialWalkSize := specialWalkSizeNext
1507d086385SXuan Hu  walkSize := Mux(io.redirect.valid, 0.U, walkSizeNxt)
151a8db15d8Sfdy
15265f65924SXuan Hu  walkPtrNext := MuxCase(walkPtr, Seq(
15388034bf0SXuan Hu    (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect),
15465f65924SXuan Hu    (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head,
155c4b56310SHaojin Tang    (state === s_walk && io.snpt.useSnpt && io.redirect.valid) -> walkPtrSnapshots(snptSelect),
15665f65924SXuan Hu    (state === s_walk) -> (walkPtr + walkCount),
15765f65924SXuan Hu  ))
15865f65924SXuan Hu
15965f65924SXuan Hu  walkPtr := walkPtrNext
16065f65924SXuan Hu
161f1ba628bSHaojin Tang  val walkCandidates   = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
162f1ba628bSHaojin Tang  val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
163f1ba628bSHaojin Tang  val vcfgCandidates   = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
164a8db15d8Sfdy
165a8db15d8Sfdy  // update diff pointer
166ea2894c8SXuan Hu  diffPtrNext := diffPtr + newCommitSize
167ffc4f3c2SHaojin Tang  diffPtr := diffPtrNext
16844369838SXuan Hu
169a8db15d8Sfdy  // update vcfg pointer
170ffc4f3c2SHaojin Tang  // TODO: do not use diffPtrNext here
171ffc4f3c2SHaojin Tang  vcfgPtrOH := diffPtrNext.toOH
172a8db15d8Sfdy
17344369838SXuan Hu  // update enq pointer
17444369838SXuan Hu  val enqPtrNext = Mux(
17565f65924SXuan Hu    state === s_walk && stateNext === s_idle,
17644369838SXuan Hu    walkPtrNext,
17744369838SXuan Hu    enqPtr + enqCount
17844369838SXuan Hu  )
17944369838SXuan Hu  val enqPtrOHNext = Mux(
18065f65924SXuan Hu    state === s_walk && stateNext === s_idle,
18144369838SXuan Hu    walkPtrNext.toOH,
18244369838SXuan Hu    enqPtrOHVec(enqCount)
18344369838SXuan Hu  )
18444369838SXuan Hu  enqPtr := enqPtrNext
18544369838SXuan Hu  enqPtrOH := enqPtrOHNext
18644369838SXuan Hu  enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U }
18744369838SXuan Hu  enqPtrVec := enqPtrVecNext
18844369838SXuan Hu
18965f65924SXuan Hu  val deqPtrSteps = Mux1H(Seq(
19065f65924SXuan Hu    (state === s_idle) -> commitCount,
19165f65924SXuan Hu    (state === s_special_walk) -> specialWalkCount,
19265f65924SXuan Hu  ))
19365f65924SXuan Hu
19444369838SXuan Hu  // update deq pointer
19565f65924SXuan Hu  val deqPtrNext = deqPtr + deqPtrSteps
19665f65924SXuan Hu  val deqPtrOHNext = deqPtrOHVec(deqPtrSteps)
19744369838SXuan Hu  deqPtr := deqPtrNext
19844369838SXuan Hu  deqPtrOH := deqPtrOHNext
19944369838SXuan Hu  deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U }
20044369838SXuan Hu  deqPtrVec := deqPtrVecNext
20144369838SXuan Hu
20244369838SXuan Hu  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value))
203a8db15d8Sfdy  allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) =>
204a8db15d8Sfdy    when(realNeedAlloc){
2056b102a39SHaojin Tang      renameBuffer(allocatePtr).info := req.bits
2066b102a39SHaojin Tang      renameBuffer(allocatePtr).robIdx.foreach(_ := req.bits.robIdx)
207a8db15d8Sfdy    }
208a8db15d8Sfdy  }
209a8db15d8Sfdy
21065f65924SXuan Hu  io.commits.isCommit := state === s_idle || state === s_special_walk
21165f65924SXuan Hu  io.commits.isWalk := state === s_walk || state === s_special_walk
212a8db15d8Sfdy
213780712aaSxiaofeibao-xjtu  for(i <- 0 until RabCommitWidth) {
21465f65924SXuan Hu    io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize
21565f65924SXuan Hu    io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize
21665f65924SXuan Hu    // special walk use commitPtr
2176b102a39SHaojin Tang    io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).info, walkCandidates(i).info)
2186b102a39SHaojin Tang    io.commits.robIdx.foreach(_(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx.get, walkCandidates(i).robIdx.get))
219a8db15d8Sfdy  }
220a8db15d8Sfdy
22165f65924SXuan Hu  private val walkEndNext = walkSizeNxt === 0.U
22265d838c0Sxiaofeibao-xjtu  private val specialWalkEndNext = specialWalkSize <= RabCommitWidth.U
22365d838c0Sxiaofeibao-xjtu  // when robWalkEndReg is 1, walkSize donot increase and decrease RabCommitWidth per Cycle
22465d838c0Sxiaofeibao-xjtu  private val walkEndNextCycle = (robWalkEndReg || io.fromRob.walkEnd && io.fromRob.walkSize === 0.U) && (walkSize <= RabCommitWidth.U)
22565f65924SXuan Hu  // change state
22665f65924SXuan Hu  state := stateNext
22765f65924SXuan Hu  when(io.redirect.valid) {
22865f65924SXuan Hu    when(io.snpt.useSnpt) {
22965f65924SXuan Hu      stateNext := s_walk
23065f65924SXuan Hu    }.otherwise {
23165f65924SXuan Hu      stateNext := s_special_walk
232e43bb916SXuan Hu      vecLoadExcp := io.fromRob.vecLoadExcp
233e43bb916SXuan Hu      when(io.fromRob.vecLoadExcp.valid) {
234e43bb916SXuan Hu        currentVdIdx := 0.U
235e43bb916SXuan Hu      }
23665f65924SXuan Hu    }
23765f65924SXuan Hu  }.otherwise {
23865f65924SXuan Hu    // change stateNext
23965f65924SXuan Hu    switch(state) {
24065f65924SXuan Hu      // this transaction is not used actually, just list all states
24165f65924SXuan Hu      is(s_idle) {
24265f65924SXuan Hu        stateNext := s_idle
24365f65924SXuan Hu      }
24465f65924SXuan Hu      is(s_special_walk) {
245e43bb916SXuan Hu        currentVdIdx := currentVdIdx + specialWalkCount
24665f65924SXuan Hu        when(specialWalkEndNext) {
24765f65924SXuan Hu          stateNext := s_walk
248e43bb916SXuan Hu          vecLoadExcp.valid := false.B
24965f65924SXuan Hu        }
25065f65924SXuan Hu      }
25165f65924SXuan Hu      is(s_walk) {
25265d838c0Sxiaofeibao-xjtu        when(walkEndNextCycle) {
25365f65924SXuan Hu          stateNext := s_idle
25465f65924SXuan Hu        }
25565f65924SXuan Hu      }
25665f65924SXuan Hu    }
25765f65924SXuan Hu  }
258a8db15d8Sfdy
25944369838SXuan Hu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
2605f8b6c9eSsinceforYy  val allowEnqueue = GatedValidRegNext(numValidEntries + enqCount <= (size - RenameWidth).U, true.B)
261e986c5deSXuan Hu
26282640bc3SHaojin Tang  io.canEnq := allowEnqueue && state === s_idle
26344369838SXuan Hu  io.enqPtrVec := enqPtrVec
264a8db15d8Sfdy
26565f65924SXuan Hu  io.status.walkEnd := walkEndNext
26665f65924SXuan Hu
267e43bb916SXuan Hu  for (i <- 0 until RabCommitWidth) {
268e43bb916SXuan Hu    io.toVecExcpMod.logicPhyRegMap(i).valid := (state === s_special_walk) && vecLoadExcp.valid &&
269e43bb916SXuan Hu      io.commits.commitValid(i)
270e43bb916SXuan Hu    io.toVecExcpMod.logicPhyRegMap(i).bits match {
271e43bb916SXuan Hu      case x =>
272e43bb916SXuan Hu        x.lreg := io.commits.info(i).ldest
273e43bb916SXuan Hu        x.preg := io.commits.info(i).pdest
274e43bb916SXuan Hu    }
275e43bb916SXuan Hu  }
276e43bb916SXuan Hu
277a8db15d8Sfdy  // for difftest
278cda1c534Sxiaofeibao-xjtu  io.diffCommits.foreach(_ := 0.U.asTypeOf(new DiffCommitIO))
279*8ab9d9d0SXuan Hu  io.diffCommits.foreach(_.isCommit := true.B)
280780712aaSxiaofeibao-xjtu  for(i <- 0 until RabCommitWidth * MaxUopSize) {
281*8ab9d9d0SXuan Hu    io.diffCommits.foreach(_.commitValid(i) := i.U < newCommitSize)
2826b102a39SHaojin Tang    io.diffCommits.foreach(_.info(i) := renameBufferEntries((diffPtr + i.U).value).info)
283a8db15d8Sfdy  }
284a8db15d8Sfdy
28544369838SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
28689cc69c1STang Haojin
287e986c5deSXuan Hu  QueuePerf(RabSize, numValidEntries, numValidEntries === size.U)
288e986c5deSXuan Hu
289780712aaSxiaofeibao-xjtu  if (backendParams.debugEn) {
2907d086385SXuan Hu    dontTouch(deqPtrVec)
291780712aaSxiaofeibao-xjtu    dontTouch(walkPtrNext)
29265d838c0Sxiaofeibao-xjtu    dontTouch(walkSizeNxt)
29365d838c0Sxiaofeibao-xjtu    dontTouch(walkEndNext)
29465d838c0Sxiaofeibao-xjtu    dontTouch(walkEndNextCycle)
295780712aaSxiaofeibao-xjtu  }
2967d086385SXuan Hu
297e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_idle", state === s_idle         && stateNext === s_idle)
298e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_swlk", state === s_idle         && stateNext === s_special_walk)
299e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_walk", state === s_idle         && stateNext === s_walk)
300e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle)
301e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk)
302e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk)
303e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_idle", state === s_walk         && stateNext === s_idle)
304e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_swlk", state === s_walk         && stateNext === s_special_walk)
305e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_walk", state === s_walk         && stateNext === s_walk)
306e986c5deSXuan Hu
307e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue)
308e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U)
309e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle)
310a8db15d8Sfdy}
311