1a8db15d8Sfdypackage xiangshan.backend.rob 2a8db15d8Sfdy 3a8db15d8Sfdyimport chipsalliance.rocketchip.config.Parameters 4a8db15d8Sfdyimport chisel3._ 5a8db15d8Sfdyimport chisel3.util._ 6a8db15d8Sfdyimport xiangshan._ 7a8db15d8Sfdyimport utils._ 8a8db15d8Sfdyimport utility._ 9a8db15d8Sfdyimport xiangshan.backend.Bundles.DynInst 10a8db15d8Sfdyimport xiangshan.backend.decode.VectorConstants 1144369838SXuan Huimport xiangshan.backend.rename.SnapshotGenerator 1244369838SXuan Hu 1344369838SXuan Huclass RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) { 1444369838SXuan Hu def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize) 1544369838SXuan Hu} 1644369838SXuan Hu 1744369838SXuan Huobject RenameBufferPtr { 1844369838SXuan Hu def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = { 1944369838SXuan Hu val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize)) 2044369838SXuan Hu ptr.flag := flag.B 2144369838SXuan Hu ptr.value := v.U 2244369838SXuan Hu ptr 2344369838SXuan Hu } 2444369838SXuan Hu} 25a8db15d8Sfdy 26870f462dSXuan Huclass RenameBufferEntry(implicit p: Parameters) extends RobCommitInfo { 27870f462dSXuan Hu val robIdx = new RobPtr 28870f462dSXuan Hu} 29870f462dSXuan Hu 30a8db15d8Sfdyclass RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 31a8db15d8Sfdy val io = IO(new Bundle { 3244369838SXuan Hu val redirect = Input(ValidIO(new Bundle { 3344369838SXuan Hu })) 34a8db15d8Sfdy 35a8db15d8Sfdy val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst))) 36a8db15d8Sfdy 37*65f65924SXuan Hu val fromRob = new Bundle { 38a8db15d8Sfdy val walkSize = Input(UInt(log2Up(size).W)) 39*65f65924SXuan Hu val walkEnd = Input(Bool()) 40a8db15d8Sfdy val commitSize = Input(UInt(log2Up(size).W)) 41*65f65924SXuan Hu } 42*65f65924SXuan Hu 4344369838SXuan Hu val snpt = Input(new SnapshotPort) 4444369838SXuan Hu 4544369838SXuan Hu val canEnq = Output(Bool()) 4644369838SXuan Hu val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr)) 47a8db15d8Sfdy val vconfigPdest = Output(UInt(PhyRegIdxWidth.W)) 48a8db15d8Sfdy val commits = Output(new RobCommitIO) 49a8db15d8Sfdy val diffCommits = Output(new DiffCommitIO) 50*65f65924SXuan Hu 51*65f65924SXuan Hu val status = Output(new Bundle { 52*65f65924SXuan Hu val walkEnd = Bool() 53*65f65924SXuan Hu }) 54a8db15d8Sfdy }) 55a8db15d8Sfdy 56a8db15d8Sfdy // pointer 5744369838SXuan Hu private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx))) 5844369838SXuan Hu private val enqPtr = enqPtrVec.head 5944369838SXuan Hu private val enqPtrOH = RegInit(1.U(size.W)) 6044369838SXuan Hu private val enqPtrOHShift = CircularShift(enqPtrOH) 6144369838SXuan Hu // may shift [0, RenameWidth] steps 6244369838SXuan Hu private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left) 6344369838SXuan Hu private val enqPtrVecNext = Wire(enqPtrVec.cloneType) 6444369838SXuan Hu 6544369838SXuan Hu private val deqPtrVec = RegInit(VecInit.tabulate(CommitWidth)(idx => RenameBufferPtr(flag = false, idx))) 6644369838SXuan Hu private val deqPtr = deqPtrVec.head 6744369838SXuan Hu private val deqPtrOH = RegInit(1.U(size.W)) 6844369838SXuan Hu private val deqPtrOHShift = CircularShift(deqPtrOH) 6944369838SXuan Hu private val deqPtrOHVec = VecInit.tabulate(CommitWidth + 1)(deqPtrOHShift.left) 7044369838SXuan Hu private val deqPtrVecNext = Wire(deqPtrVec.cloneType) 7144369838SXuan Hu XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH") 7244369838SXuan Hu 7344369838SXuan Hu private val walkPtr = Reg(new RenameBufferPtr) 7444369838SXuan Hu private val walkPtrOH = walkPtr.toOH 7544369838SXuan Hu private val walkPtrOHVec = VecInit.tabulate(CommitWidth + 1)(CircularShift(walkPtrOH).left) 7644369838SXuan Hu private val walkPtrNext = Wire(new RenameBufferPtr) 7744369838SXuan Hu 7844369838SXuan Hu private val snptEnq = io.canEnq && io.req.head.valid && io.req.head.bits.snapshot 7944369838SXuan Hu private val walkPtrSnapshots = SnapshotGenerator(enqPtr, snptEnq, io.snpt.snptDeq, io.redirect.valid) 80a8db15d8Sfdy // may shift [0, CommitWidth] steps 8144369838SXuan Hu val headPtrOHVec2 = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => deqPtrOHShift.left(step))) 82a8db15d8Sfdy 83a8db15d8Sfdy val vcfgPtrOH = RegInit(1.U(size.W)) 84a8db15d8Sfdy val vcfgPtrOHShift = CircularShift(vcfgPtrOH) 85a8db15d8Sfdy // may shift [0, 2) steps 86a8db15d8Sfdy val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left) 87a8db15d8Sfdy 88a8db15d8Sfdy val diffPtrOH = RegInit(1.U(size.W)) 89a8db15d8Sfdy val diffPtrOHShift = CircularShift(diffPtrOH) 90a8db15d8Sfdy // may shift [0, CommitWidth * MaxUopSize] steps 913938b56dSzhanglyGit val diffPtrOHVec = VecInit(Seq.tabulate(CommitWidth * MaxUopSize + 1)(_ % size).map(step => diffPtrOHShift.left(step))) 92a8db15d8Sfdy 9344369838SXuan Hu // Regs 9444369838SXuan Hu val renameBuffer = RegInit(VecInit(Seq.fill(size){0.U.asTypeOf(new RenameBufferEntry)})) 9544369838SXuan Hu 96*65f65924SXuan Hu val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3) 9744369838SXuan Hu val state = RegInit(s_idle) 98*65f65924SXuan Hu val stateNext = WireInit(state) // otherwise keep state value 9944369838SXuan Hu 100*65f65924SXuan Hu private val robWalkEndReg = RegInit(false.B) 101*65f65924SXuan Hu private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg 10244369838SXuan Hu 10344369838SXuan Hu when(io.redirect.valid) { 104*65f65924SXuan Hu robWalkEndReg := false.B 105*65f65924SXuan Hu }.elsewhen(io.fromRob.walkEnd) { 106*65f65924SXuan Hu robWalkEndReg := true.B 10744369838SXuan Hu } 108a8db15d8Sfdy 109a8db15d8Sfdy val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf) 110a8db15d8Sfdy val enqCount = PopCount(realNeedAlloc) 111*65f65924SXuan Hu val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, PopCount(io.commits.commitValid), 0.U) 112*65f65924SXuan Hu val walkCount = Mux(io.commits.isWalk && !io.commits.isCommit, PopCount(io.commits.walkValid), 0.U) 113*65f65924SXuan Hu val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, PopCount(io.commits.walkValid), 0.U) 114a8db15d8Sfdy 115a8db15d8Sfdy // number of pair(ldest, pdest) ready to commit to arch_rat 116a8db15d8Sfdy val commitSize = RegInit(0.U(log2Up(size).W)) 117a8db15d8Sfdy val walkSize = RegInit(0.U(log2Up(size).W)) 118*65f65924SXuan Hu val specialWalkSize = RegInit(0.U(log2Up(size).W)) 11944369838SXuan Hu 120*65f65924SXuan Hu val newCommitSize = io.fromRob.commitSize 121*65f65924SXuan Hu val newWalkSize = io.fromRob.walkSize 122a8db15d8Sfdy 123*65f65924SXuan Hu val commitSizeNxt = commitSize + newCommitSize - commitCount 124*65f65924SXuan Hu val walkSizeNxt = walkSize + newWalkSize - walkCount 125*65f65924SXuan Hu 126*65f65924SXuan Hu val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U) 127*65f65924SXuan Hu val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount 128*65f65924SXuan Hu 129*65f65924SXuan Hu commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt) 130*65f65924SXuan Hu specialWalkSize := specialWalkSizeNext 13144369838SXuan Hu walkSize := Mux(io.redirect.valid, 0.U, walkSizeNxt) 132a8db15d8Sfdy 133*65f65924SXuan Hu walkPtrNext := MuxCase(walkPtr, Seq( 134*65f65924SXuan Hu (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(io.snpt.snptSelect), 135*65f65924SXuan Hu (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head, 136*65f65924SXuan Hu (state === s_walk) -> (walkPtr + walkCount), 137*65f65924SXuan Hu )) 138*65f65924SXuan Hu 139*65f65924SXuan Hu walkPtr := walkPtrNext 140*65f65924SXuan Hu 14144369838SXuan Hu val walkCandidates = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBuffer))) 14244369838SXuan Hu val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBuffer))) 143a8db15d8Sfdy val vcfgCandidates = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBuffer))) 144a8db15d8Sfdy val diffCandidates = VecInit(diffPtrOHVec.map(sel => Mux1H(sel, renameBuffer))) 145a8db15d8Sfdy 146a8db15d8Sfdy // update diff pointer 147*65f65924SXuan Hu val diffPtrOHNext = Mux(state === s_idle, diffPtrOHVec(newCommitSize), diffPtrOH) 148a8db15d8Sfdy diffPtrOH := diffPtrOHNext 14944369838SXuan Hu 150a8db15d8Sfdy // update vcfg pointer 151a8db15d8Sfdy vcfgPtrOH := diffPtrOHNext 152a8db15d8Sfdy 15344369838SXuan Hu // update enq pointer 15444369838SXuan Hu val enqPtrNext = Mux( 155*65f65924SXuan Hu state === s_walk && stateNext === s_idle, 15644369838SXuan Hu walkPtrNext, 15744369838SXuan Hu enqPtr + enqCount 15844369838SXuan Hu ) 15944369838SXuan Hu val enqPtrOHNext = Mux( 160*65f65924SXuan Hu state === s_walk && stateNext === s_idle, 16144369838SXuan Hu walkPtrNext.toOH, 16244369838SXuan Hu enqPtrOHVec(enqCount) 16344369838SXuan Hu ) 16444369838SXuan Hu enqPtr := enqPtrNext 16544369838SXuan Hu enqPtrOH := enqPtrOHNext 16644369838SXuan Hu enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U } 16744369838SXuan Hu enqPtrVec := enqPtrVecNext 16844369838SXuan Hu 169*65f65924SXuan Hu val deqPtrSteps = Mux1H(Seq( 170*65f65924SXuan Hu (state === s_idle) -> commitCount, 171*65f65924SXuan Hu (state === s_special_walk) -> specialWalkCount, 172*65f65924SXuan Hu )) 173*65f65924SXuan Hu 17444369838SXuan Hu // update deq pointer 175*65f65924SXuan Hu val deqPtrNext = deqPtr + deqPtrSteps 176*65f65924SXuan Hu val deqPtrOHNext = deqPtrOHVec(deqPtrSteps) 17744369838SXuan Hu deqPtr := deqPtrNext 17844369838SXuan Hu deqPtrOH := deqPtrOHNext 17944369838SXuan Hu deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U } 18044369838SXuan Hu deqPtrVec := deqPtrVecNext 18144369838SXuan Hu 18244369838SXuan Hu val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value)) 183a8db15d8Sfdy allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) => 184a8db15d8Sfdy when(realNeedAlloc){ 185a8db15d8Sfdy renameBuffer(allocatePtr).ldest := req.bits.ldest 186a8db15d8Sfdy renameBuffer(allocatePtr).pdest := req.bits.pdest 187a8db15d8Sfdy renameBuffer(allocatePtr).rfWen := req.bits.rfWen 188a8db15d8Sfdy renameBuffer(allocatePtr).fpWen := req.bits.fpWen 189a8db15d8Sfdy renameBuffer(allocatePtr).vecWen := req.bits.vecWen 190a8db15d8Sfdy renameBuffer(allocatePtr).isMove := req.bits.eliminatedMove 191870f462dSXuan Hu renameBuffer(allocatePtr).robIdx := req.bits.robIdx 192a8db15d8Sfdy } 193a8db15d8Sfdy } 194a8db15d8Sfdy 195*65f65924SXuan Hu io.commits.isCommit := state === s_idle || state === s_special_walk 196*65f65924SXuan Hu io.commits.isWalk := state === s_walk || state === s_special_walk 197a8db15d8Sfdy 198a8db15d8Sfdy for(i <- 0 until CommitWidth) { 199*65f65924SXuan Hu io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize 200*65f65924SXuan Hu io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize 201*65f65924SXuan Hu // special walk use commitPtr 202*65f65924SXuan Hu io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i), walkCandidates(i)) 203*65f65924SXuan Hu // Todo: remove this 204*65f65924SXuan Hu io.commits.robIdx(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx, walkCandidates(i).robIdx) 205a8db15d8Sfdy } 206a8db15d8Sfdy 207*65f65924SXuan Hu private val walkEndNext = walkSizeNxt === 0.U 208*65f65924SXuan Hu private val specialWalkEndNext = specialWalkSizeNext === 0.U 209a8db15d8Sfdy 210*65f65924SXuan Hu // change state 211*65f65924SXuan Hu state := stateNext 212*65f65924SXuan Hu when(io.redirect.valid) { 213*65f65924SXuan Hu when(io.snpt.useSnpt) { 214*65f65924SXuan Hu stateNext := s_walk 215*65f65924SXuan Hu }.otherwise { 216*65f65924SXuan Hu stateNext := s_special_walk 217*65f65924SXuan Hu } 218*65f65924SXuan Hu }.otherwise { 219*65f65924SXuan Hu // change stateNext 220*65f65924SXuan Hu switch(state) { 221*65f65924SXuan Hu // this transaction is not used actually, just list all states 222*65f65924SXuan Hu is(s_idle) { 223*65f65924SXuan Hu stateNext := s_idle 224*65f65924SXuan Hu } 225*65f65924SXuan Hu is(s_special_walk) { 226*65f65924SXuan Hu when(specialWalkEndNext) { 227*65f65924SXuan Hu stateNext := s_walk 228*65f65924SXuan Hu } 229*65f65924SXuan Hu } 230*65f65924SXuan Hu is(s_walk) { 231*65f65924SXuan Hu when(robWalkEnd && walkEndNext) { 232*65f65924SXuan Hu stateNext := s_idle 233*65f65924SXuan Hu } 234*65f65924SXuan Hu } 235*65f65924SXuan Hu } 236*65f65924SXuan Hu } 237a8db15d8Sfdy 238a8db15d8Sfdy val allowEnqueue = RegInit(true.B) 23944369838SXuan Hu val numValidEntries = distanceBetween(enqPtr, deqPtr) 240*65f65924SXuan Hu allowEnqueue := numValidEntries + enqCount <= (size - RenameWidth).U && state === s_idle 241a8db15d8Sfdy io.canEnq := allowEnqueue 24244369838SXuan Hu io.enqPtrVec := enqPtrVec 243a8db15d8Sfdy 244*65f65924SXuan Hu io.status.walkEnd := walkEndNext 245*65f65924SXuan Hu 246fe60541bSXuan Hu io.vconfigPdest := Mux(vcfgCandidates(0).ldest === VCONFIG_IDX.U && vcfgCandidates(0).vecWen, vcfgCandidates(0).pdest, vcfgCandidates(1).pdest) 247a8db15d8Sfdy 248a8db15d8Sfdy // for difftest 249a8db15d8Sfdy io.diffCommits := 0.U.asTypeOf(new DiffCommitIO) 250*65f65924SXuan Hu io.diffCommits.isCommit := state === s_idle || state === s_special_walk 251a8db15d8Sfdy for(i <- 0 until CommitWidth * MaxUopSize) { 252*65f65924SXuan Hu io.diffCommits.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize 253a8db15d8Sfdy io.diffCommits.info(i) := diffCandidates(i) 254a8db15d8Sfdy } 255a8db15d8Sfdy 25644369838SXuan Hu XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n") 25789cc69c1STang Haojin 25889cc69c1STang Haojin QueuePerf(RabSize, numValidEntries, !allowEnqueue) 259a8db15d8Sfdy} 260