xref: /XiangShan/src/main/scala/xiangshan/backend/rob/Rab.scala (revision 63d67ef394a75d15e5563d86c0d007cfc3c1d9d3)
1a8db15d8Sfdypackage xiangshan.backend.rob
2a8db15d8Sfdy
383ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
4a8db15d8Sfdyimport chisel3._
5a8db15d8Sfdyimport chisel3.util._
6a8db15d8Sfdyimport xiangshan._
7a8db15d8Sfdyimport utils._
8a8db15d8Sfdyimport utility._
9a8db15d8Sfdyimport xiangshan.backend.Bundles.DynInst
10a8db15d8Sfdyimport xiangshan.backend.decode.VectorConstants
1144369838SXuan Huimport xiangshan.backend.rename.SnapshotGenerator
1244369838SXuan Hu
1344369838SXuan Huclass RenameBufferPtr(size: Int) extends CircularQueuePtr[RenameBufferPtr](size) {
1444369838SXuan Hu  def this()(implicit p: Parameters) = this(p(XSCoreParamsKey).RabSize)
1544369838SXuan Hu}
1644369838SXuan Hu
1744369838SXuan Huobject RenameBufferPtr {
1844369838SXuan Hu  def apply(flag: Boolean = false, v: Int = 0)(implicit p: Parameters): RenameBufferPtr = {
1944369838SXuan Hu    val ptr = Wire(new RenameBufferPtr(p(XSCoreParamsKey).RabSize))
2044369838SXuan Hu    ptr.flag := flag.B
2144369838SXuan Hu    ptr.value := v.U
2244369838SXuan Hu    ptr
2344369838SXuan Hu  }
2444369838SXuan Hu}
25a8db15d8Sfdy
266b102a39SHaojin Tangclass RenameBufferEntry(implicit p: Parameters) extends XSBundle {
276b102a39SHaojin Tang  val info = new RabCommitInfo
286b102a39SHaojin Tang  val robIdx = OptionWrapper(!env.FPGAPlatform, new RobPtr)
29870f462dSXuan Hu}
30870f462dSXuan Hu
31a8db15d8Sfdyclass RenameBuffer(size: Int)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
32a8db15d8Sfdy  val io = IO(new Bundle {
3344369838SXuan Hu    val redirect = Input(ValidIO(new Bundle {
3444369838SXuan Hu    }))
35a8db15d8Sfdy
36a8db15d8Sfdy    val req = Vec(RenameWidth, Flipped(ValidIO(new DynInst)))
3765f65924SXuan Hu    val fromRob = new Bundle {
38a8db15d8Sfdy      val walkSize = Input(UInt(log2Up(size).W))
3965f65924SXuan Hu      val walkEnd = Input(Bool())
40a8db15d8Sfdy      val commitSize = Input(UInt(log2Up(size).W))
4165f65924SXuan Hu    }
4265f65924SXuan Hu
4344369838SXuan Hu    val snpt = Input(new SnapshotPort)
4444369838SXuan Hu
4544369838SXuan Hu    val canEnq = Output(Bool())
4644369838SXuan Hu    val enqPtrVec = Output(Vec(RenameWidth, new RenameBufferPtr))
4781535d7bSsinsanction
486b102a39SHaojin Tang    val commits = Output(new RabCommitIO)
49*63d67ef3STang Haojin    val diffCommits = if (backendParams.basicDebugEn) Some(Output(new DiffCommitIO)) else None
5065f65924SXuan Hu
5165f65924SXuan Hu    val status = Output(new Bundle {
5265f65924SXuan Hu      val walkEnd = Bool()
5365f65924SXuan Hu    })
54a8db15d8Sfdy  })
55a8db15d8Sfdy
5688034bf0SXuan Hu  // alias
5788034bf0SXuan Hu  private val snptSelect = io.snpt.snptSelect
5888034bf0SXuan Hu
59a8db15d8Sfdy  // pointer
6044369838SXuan Hu  private val enqPtrVec = RegInit(VecInit.tabulate(RenameWidth)(idx => RenameBufferPtr(flag = false, idx)))
6144369838SXuan Hu  private val enqPtr = enqPtrVec.head
6244369838SXuan Hu  private val enqPtrOH = RegInit(1.U(size.W))
6344369838SXuan Hu  private val enqPtrOHShift = CircularShift(enqPtrOH)
6444369838SXuan Hu  // may shift [0, RenameWidth] steps
6544369838SXuan Hu  private val enqPtrOHVec = VecInit.tabulate(RenameWidth + 1)(enqPtrOHShift.left)
6644369838SXuan Hu  private val enqPtrVecNext = Wire(enqPtrVec.cloneType)
6744369838SXuan Hu
68780712aaSxiaofeibao-xjtu  private val deqPtrVec = RegInit(VecInit.tabulate(RabCommitWidth)(idx => RenameBufferPtr(flag = false, idx)))
6944369838SXuan Hu  private val deqPtr = deqPtrVec.head
7044369838SXuan Hu  private val deqPtrOH = RegInit(1.U(size.W))
7144369838SXuan Hu  private val deqPtrOHShift = CircularShift(deqPtrOH)
72780712aaSxiaofeibao-xjtu  private val deqPtrOHVec = VecInit.tabulate(RabCommitWidth + 1)(deqPtrOHShift.left)
7344369838SXuan Hu  private val deqPtrVecNext = Wire(deqPtrVec.cloneType)
7444369838SXuan Hu  XSError(deqPtr.toOH =/= deqPtrOH, p"wrong one-hot reg between $deqPtr and $deqPtrOH")
7544369838SXuan Hu
7644369838SXuan Hu  private val walkPtr = Reg(new RenameBufferPtr)
7744369838SXuan Hu  private val walkPtrOH = walkPtr.toOH
78780712aaSxiaofeibao-xjtu  private val walkPtrOHVec = VecInit.tabulate(RabCommitWidth + 1)(CircularShift(walkPtrOH).left)
7944369838SXuan Hu  private val walkPtrNext = Wire(new RenameBufferPtr)
8044369838SXuan Hu
819b9e991bSHaojin Tang  private val walkPtrSnapshots = SnapshotGenerator(enqPtr, io.snpt.snptEnq, io.snpt.snptDeq, io.redirect.valid, io.snpt.flushVec)
8288034bf0SXuan Hu
83a8db15d8Sfdy  val vcfgPtrOH = RegInit(1.U(size.W))
84a8db15d8Sfdy  val vcfgPtrOHShift = CircularShift(vcfgPtrOH)
85a8db15d8Sfdy  // may shift [0, 2) steps
86a8db15d8Sfdy  val vcfgPtrOHVec = VecInit.tabulate(2)(vcfgPtrOHShift.left)
87a8db15d8Sfdy
88ffc4f3c2SHaojin Tang  val diffPtr = RegInit(0.U.asTypeOf(new RenameBufferPtr))
89ffc4f3c2SHaojin Tang  val diffPtrNext = Wire(new RenameBufferPtr)
9044369838SXuan Hu  // Regs
91d3a32fa0Sxiaofeibao  val renameBuffer = Reg(Vec(size, new RenameBufferEntry))
92ffc4f3c2SHaojin Tang  val renameBufferEntries = VecInit((0 until size) map (i => renameBuffer(i)))
9344369838SXuan Hu
9465f65924SXuan Hu  val s_idle :: s_special_walk :: s_walk :: Nil = Enum(3)
9544369838SXuan Hu  val state = RegInit(s_idle)
9665f65924SXuan Hu  val stateNext = WireInit(state) // otherwise keep state value
9744369838SXuan Hu
9865f65924SXuan Hu  private val robWalkEndReg = RegInit(false.B)
9965f65924SXuan Hu  private val robWalkEnd = io.fromRob.walkEnd || robWalkEndReg
10044369838SXuan Hu
10144369838SXuan Hu  when(io.redirect.valid) {
10265f65924SXuan Hu    robWalkEndReg := false.B
10365f65924SXuan Hu  }.elsewhen(io.fromRob.walkEnd) {
10465f65924SXuan Hu    robWalkEndReg := true.B
10544369838SXuan Hu  }
106a8db15d8Sfdy
107a8db15d8Sfdy  val realNeedAlloc = io.req.map(req => req.valid && req.bits.needWriteRf)
108a8db15d8Sfdy  val enqCount    = PopCount(realNeedAlloc)
109618b89e6Slewislzh  val commitNum = Wire(UInt(3.W))
110618b89e6Slewislzh  val walkNum = Wire(UInt(3.W))
111618b89e6Slewislzh  commitNum := Mux(io.commits.commitValid(0), PriorityMux((0 until 6).map(
112618b89e6Slewislzh    i => io.commits.commitValid(5-i) -> (6-i).U
113618b89e6Slewislzh  )), 0.U)
114618b89e6Slewislzh  walkNum := Mux(io.commits.walkValid(0), PriorityMux((0 until 6).map(
115618b89e6Slewislzh    i => io.commits.walkValid(5-i) -> (6-i).U
116618b89e6Slewislzh  )), 0.U)
117618b89e6Slewislzh  val commitCount = Mux(io.commits.isCommit && !io.commits.isWalk, commitNum, 0.U)
118618b89e6Slewislzh  val walkCount   = Mux(io.commits.isWalk && !io.commits.isCommit, walkNum, 0.U)
119618b89e6Slewislzh  val specialWalkCount = Mux(io.commits.isCommit && io.commits.isWalk, walkNum, 0.U)
120a8db15d8Sfdy
121a8db15d8Sfdy  // number of pair(ldest, pdest) ready to commit to arch_rat
122a8db15d8Sfdy  val commitSize = RegInit(0.U(log2Up(size).W))
123a8db15d8Sfdy  val walkSize = RegInit(0.U(log2Up(size).W))
12465f65924SXuan Hu  val specialWalkSize = RegInit(0.U(log2Up(size).W))
12544369838SXuan Hu
12665f65924SXuan Hu  val newCommitSize = io.fromRob.commitSize
12765f65924SXuan Hu  val newWalkSize = io.fromRob.walkSize
128a8db15d8Sfdy
12965f65924SXuan Hu  val commitSizeNxt = commitSize + newCommitSize - commitCount
13065f65924SXuan Hu  val walkSizeNxt = walkSize + newWalkSize - walkCount
13165f65924SXuan Hu
13265f65924SXuan Hu  val newSpecialWalkSize = Mux(io.redirect.valid && !io.snpt.useSnpt, commitSizeNxt, 0.U)
13365f65924SXuan Hu  val specialWalkSizeNext = specialWalkSize + newSpecialWalkSize - specialWalkCount
13465f65924SXuan Hu
13565f65924SXuan Hu  commitSize := Mux(io.redirect.valid && !io.snpt.useSnpt, 0.U, commitSizeNxt)
13665f65924SXuan Hu  specialWalkSize := specialWalkSizeNext
1377d086385SXuan Hu  walkSize := Mux(io.redirect.valid, 0.U, walkSizeNxt)
138a8db15d8Sfdy
13965f65924SXuan Hu  walkPtrNext := MuxCase(walkPtr, Seq(
14088034bf0SXuan Hu    (state === s_idle && stateNext === s_walk) -> walkPtrSnapshots(snptSelect),
14165f65924SXuan Hu    (state === s_special_walk && stateNext === s_walk) -> deqPtrVecNext.head,
142c4b56310SHaojin Tang    (state === s_walk && io.snpt.useSnpt && io.redirect.valid) -> walkPtrSnapshots(snptSelect),
14365f65924SXuan Hu    (state === s_walk) -> (walkPtr + walkCount),
14465f65924SXuan Hu  ))
14565f65924SXuan Hu
14665f65924SXuan Hu  walkPtr := walkPtrNext
14765f65924SXuan Hu
148f1ba628bSHaojin Tang  val walkCandidates   = VecInit(walkPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
149f1ba628bSHaojin Tang  val commitCandidates = VecInit(deqPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
150f1ba628bSHaojin Tang  val vcfgCandidates   = VecInit(vcfgPtrOHVec.map(sel => Mux1H(sel, renameBufferEntries)))
151a8db15d8Sfdy
152a8db15d8Sfdy  // update diff pointer
153ffc4f3c2SHaojin Tang  diffPtrNext := Mux(state === s_idle, diffPtr + newCommitSize, diffPtr)
154ffc4f3c2SHaojin Tang  diffPtr := diffPtrNext
15544369838SXuan Hu
156a8db15d8Sfdy  // update vcfg pointer
157ffc4f3c2SHaojin Tang  // TODO: do not use diffPtrNext here
158ffc4f3c2SHaojin Tang  vcfgPtrOH := diffPtrNext.toOH
159a8db15d8Sfdy
16044369838SXuan Hu  // update enq pointer
16144369838SXuan Hu  val enqPtrNext = Mux(
16265f65924SXuan Hu    state === s_walk && stateNext === s_idle,
16344369838SXuan Hu    walkPtrNext,
16444369838SXuan Hu    enqPtr + enqCount
16544369838SXuan Hu  )
16644369838SXuan Hu  val enqPtrOHNext = Mux(
16765f65924SXuan Hu    state === s_walk && stateNext === s_idle,
16844369838SXuan Hu    walkPtrNext.toOH,
16944369838SXuan Hu    enqPtrOHVec(enqCount)
17044369838SXuan Hu  )
17144369838SXuan Hu  enqPtr := enqPtrNext
17244369838SXuan Hu  enqPtrOH := enqPtrOHNext
17344369838SXuan Hu  enqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := enqPtrNext + i.U }
17444369838SXuan Hu  enqPtrVec := enqPtrVecNext
17544369838SXuan Hu
17665f65924SXuan Hu  val deqPtrSteps = Mux1H(Seq(
17765f65924SXuan Hu    (state === s_idle) -> commitCount,
17865f65924SXuan Hu    (state === s_special_walk) -> specialWalkCount,
17965f65924SXuan Hu  ))
18065f65924SXuan Hu
18144369838SXuan Hu  // update deq pointer
18265f65924SXuan Hu  val deqPtrNext = deqPtr + deqPtrSteps
18365f65924SXuan Hu  val deqPtrOHNext = deqPtrOHVec(deqPtrSteps)
18444369838SXuan Hu  deqPtr := deqPtrNext
18544369838SXuan Hu  deqPtrOH := deqPtrOHNext
18644369838SXuan Hu  deqPtrVecNext.zipWithIndex.map{ case(ptr, i) => ptr := deqPtrNext + i.U }
18744369838SXuan Hu  deqPtrVec := deqPtrVecNext
18844369838SXuan Hu
18944369838SXuan Hu  val allocatePtrVec = VecInit((0 until RenameWidth).map(i => enqPtrVec(PopCount(realNeedAlloc.take(i))).value))
190a8db15d8Sfdy  allocatePtrVec.zip(io.req).zip(realNeedAlloc).map{ case((allocatePtr, req), realNeedAlloc) =>
191a8db15d8Sfdy    when(realNeedAlloc){
1926b102a39SHaojin Tang      renameBuffer(allocatePtr).info := req.bits
1936b102a39SHaojin Tang      renameBuffer(allocatePtr).robIdx.foreach(_ := req.bits.robIdx)
194a8db15d8Sfdy    }
195a8db15d8Sfdy  }
196a8db15d8Sfdy
19765f65924SXuan Hu  io.commits.isCommit := state === s_idle || state === s_special_walk
19865f65924SXuan Hu  io.commits.isWalk := state === s_walk || state === s_special_walk
199a8db15d8Sfdy
200780712aaSxiaofeibao-xjtu  for(i <- 0 until RabCommitWidth) {
20165f65924SXuan Hu    io.commits.commitValid(i) := state === s_idle && i.U < commitSize || state === s_special_walk && i.U < specialWalkSize
20265f65924SXuan Hu    io.commits.walkValid(i) := state === s_walk && i.U < walkSize || state === s_special_walk && i.U < specialWalkSize
20365f65924SXuan Hu    // special walk use commitPtr
2046b102a39SHaojin Tang    io.commits.info(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).info, walkCandidates(i).info)
2056b102a39SHaojin Tang    io.commits.robIdx.foreach(_(i) := Mux(state === s_idle || state === s_special_walk, commitCandidates(i).robIdx.get, walkCandidates(i).robIdx.get))
206a8db15d8Sfdy  }
207a8db15d8Sfdy
20865f65924SXuan Hu  private val walkEndNext = walkSizeNxt === 0.U
20965d838c0Sxiaofeibao-xjtu  private val specialWalkEndNext = specialWalkSize <= RabCommitWidth.U
21065d838c0Sxiaofeibao-xjtu  // when robWalkEndReg is 1, walkSize donot increase and decrease RabCommitWidth per Cycle
21165d838c0Sxiaofeibao-xjtu  private val walkEndNextCycle = (robWalkEndReg || io.fromRob.walkEnd && io.fromRob.walkSize === 0.U) && (walkSize <= RabCommitWidth.U)
21265f65924SXuan Hu  // change state
21365f65924SXuan Hu  state := stateNext
21465f65924SXuan Hu  when(io.redirect.valid) {
21565f65924SXuan Hu    when(io.snpt.useSnpt) {
21665f65924SXuan Hu      stateNext := s_walk
21765f65924SXuan Hu    }.otherwise {
21865f65924SXuan Hu      stateNext := s_special_walk
21965f65924SXuan Hu    }
22065f65924SXuan Hu  }.otherwise {
22165f65924SXuan Hu    // change stateNext
22265f65924SXuan Hu    switch(state) {
22365f65924SXuan Hu      // this transaction is not used actually, just list all states
22465f65924SXuan Hu      is(s_idle) {
22565f65924SXuan Hu        stateNext := s_idle
22665f65924SXuan Hu      }
22765f65924SXuan Hu      is(s_special_walk) {
22865f65924SXuan Hu        when(specialWalkEndNext) {
22965f65924SXuan Hu          stateNext := s_walk
23065f65924SXuan Hu        }
23165f65924SXuan Hu      }
23265f65924SXuan Hu      is(s_walk) {
23365d838c0Sxiaofeibao-xjtu        when(walkEndNextCycle) {
23465f65924SXuan Hu          stateNext := s_idle
23565f65924SXuan Hu        }
23665f65924SXuan Hu      }
23765f65924SXuan Hu    }
23865f65924SXuan Hu  }
239a8db15d8Sfdy
24044369838SXuan Hu  val numValidEntries = distanceBetween(enqPtr, deqPtr)
2415f8b6c9eSsinceforYy  val allowEnqueue = GatedValidRegNext(numValidEntries + enqCount <= (size - RenameWidth).U, true.B)
242e986c5deSXuan Hu
24382640bc3SHaojin Tang  io.canEnq := allowEnqueue && state === s_idle
24444369838SXuan Hu  io.enqPtrVec := enqPtrVec
245a8db15d8Sfdy
24665f65924SXuan Hu  io.status.walkEnd := walkEndNext
24765f65924SXuan Hu
248a8db15d8Sfdy  // for difftest
249cda1c534Sxiaofeibao-xjtu  io.diffCommits.foreach(_ := 0.U.asTypeOf(new DiffCommitIO))
250cda1c534Sxiaofeibao-xjtu  io.diffCommits.foreach(_.isCommit := state === s_idle || state === s_special_walk)
251780712aaSxiaofeibao-xjtu  for(i <- 0 until RabCommitWidth * MaxUopSize) {
252cda1c534Sxiaofeibao-xjtu    io.diffCommits.foreach(_.commitValid(i) := (state === s_idle || state === s_special_walk) && i.U < newCommitSize)
2536b102a39SHaojin Tang    io.diffCommits.foreach(_.info(i) := renameBufferEntries((diffPtr + i.U).value).info)
254a8db15d8Sfdy  }
255a8db15d8Sfdy
25644369838SXuan Hu  XSError(isBefore(enqPtr, deqPtr) && !isFull(enqPtr, deqPtr), "\ndeqPtr is older than enqPtr!\n")
25789cc69c1STang Haojin
258e986c5deSXuan Hu  QueuePerf(RabSize, numValidEntries, numValidEntries === size.U)
259e986c5deSXuan Hu
260780712aaSxiaofeibao-xjtu  if (backendParams.debugEn) {
2617d086385SXuan Hu    dontTouch(deqPtrVec)
262780712aaSxiaofeibao-xjtu    dontTouch(walkPtrNext)
26365d838c0Sxiaofeibao-xjtu    dontTouch(walkSizeNxt)
26465d838c0Sxiaofeibao-xjtu    dontTouch(walkEndNext)
26565d838c0Sxiaofeibao-xjtu    dontTouch(walkEndNextCycle)
266780712aaSxiaofeibao-xjtu  }
2677d086385SXuan Hu
268e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_idle", state === s_idle         && stateNext === s_idle)
269e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_swlk", state === s_idle         && stateNext === s_special_walk)
270e986c5deSXuan Hu  XSPerfAccumulate("s_idle_to_walk", state === s_idle         && stateNext === s_walk)
271e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_idle", state === s_special_walk && stateNext === s_idle)
272e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_swlk", state === s_special_walk && stateNext === s_special_walk)
273e986c5deSXuan Hu  XSPerfAccumulate("s_swlk_to_walk", state === s_special_walk && stateNext === s_walk)
274e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_idle", state === s_walk         && stateNext === s_idle)
275e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_swlk", state === s_walk         && stateNext === s_special_walk)
276e986c5deSXuan Hu  XSPerfAccumulate("s_walk_to_walk", state === s_walk         && stateNext === s_walk)
277e986c5deSXuan Hu
278e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_cycle", !allowEnqueue)
279e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_full_cycle", numValidEntries + enqCount > (size - RenameWidth).U)
280e986c5deSXuan Hu  XSPerfAccumulate("disallow_enq_not_idle_cycle", state =/= s_idle)
281a8db15d8Sfdy}
282