xref: /XiangShan/src/main/scala/xiangshan/backend/rename/RenameTable.scala (revision deb6421e9ab9b7980dc6c429456fc7bd2161357b)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17b034d3b9SLinJiaweipackage xiangshan.backend.rename
18b034d3b9SLinJiawei
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20b034d3b9SLinJiaweiimport chisel3._
21b034d3b9SLinJiaweiimport chisel3.util._
227fa2c198SYinan Xuimport utils.{ParallelPriorityMux, XSError}
23b034d3b9SLinJiaweiimport xiangshan._
24b034d3b9SLinJiawei
252225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle {
267fa2c198SYinan Xu  val hold = Input(Bool())
27b034d3b9SLinJiawei  val addr = Input(UInt(5.W))
287fa2c198SYinan Xu  val data = Output(UInt(PhyRegIdxWidth.W))
29b034d3b9SLinJiawei}
30b034d3b9SLinJiawei
312225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle {
327fa2c198SYinan Xu  val wen = Bool()
337fa2c198SYinan Xu  val addr = UInt(5.W)
347fa2c198SYinan Xu  val data = UInt(PhyRegIdxWidth.W)
35b034d3b9SLinJiawei}
36b034d3b9SLinJiawei
37*deb6421eSHaojin Tangclass RenameTable(int: Boolean, init: Int = 0)(implicit p: Parameters) extends XSModule {
3866b2c4a4SYinan Xu  val io = IO(new Bundle {
39ccfddc82SHaojin Tang    val redirect = Input(Bool())
40*deb6421eSHaojin Tang    val readPorts = Vec({ if (int) 3 else 4 } * RenameWidth, new RatReadPort)
417fa2c198SYinan Xu    val specWritePorts = Vec(CommitWidth, Input(new RatWritePort))
427fa2c198SYinan Xu    val archWritePorts = Vec(CommitWidth, Input(new RatWritePort))
432225d46eSJiawei Lin    val debug_rdata = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
44b034d3b9SLinJiawei  })
45b034d3b9SLinJiawei
46b034d3b9SLinJiawei  // speculative rename table
47*deb6421eSHaojin Tang  val rename_table_init = VecInit.tabulate(32)(i => (if (int) 0 else i + init).U(PhyRegIdxWidth.W))
4866b2c4a4SYinan Xu  val spec_table = RegInit(rename_table_init)
497fa2c198SYinan Xu  val spec_table_next = WireInit(spec_table)
50b034d3b9SLinJiawei  // arch state rename table
5166b2c4a4SYinan Xu  val arch_table = RegInit(rename_table_init)
52ccfddc82SHaojin Tang  val arch_table_next = WireDefault(arch_table)
53b034d3b9SLinJiawei
547fa2c198SYinan Xu  // For better timing, we optimize reading and writing to RenameTable as follows:
557fa2c198SYinan Xu  // (1) Writing at T0 will be actually processed at T1.
567fa2c198SYinan Xu  // (2) Reading is synchronous now.
577fa2c198SYinan Xu  // (3) RAddr at T0 will be used to access the table and get data at T0.
587fa2c198SYinan Xu  // (4) WData at T0 is bypassed to RData at T1.
59ccfddc82SHaojin Tang  val t1_redirect = RegNext(io.redirect, false.B)
607fa2c198SYinan Xu  val t1_rdata = io.readPorts.map(p => RegNext(Mux(p.hold, p.data, spec_table_next(p.addr))))
617fa2c198SYinan Xu  val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold))
62ccfddc82SHaojin Tang  val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts))
63b034d3b9SLinJiawei
647fa2c198SYinan Xu  // WRITE: when instruction commits or walking
657fa2c198SYinan Xu  val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U))
667fa2c198SYinan Xu  for ((next, i) <- spec_table_next.zipWithIndex) {
677fa2c198SYinan Xu    val matchVec = t1_wSpec_addr.map(w => w(i))
687fa2c198SYinan Xu    val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse)
697fa2c198SYinan Xu    // When there's a flush, we use arch_table to update spec_table.
70ccfddc82SHaojin Tang    next := Mux(t1_redirect, arch_table(i), Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i)))
717fa2c198SYinan Xu  }
727fa2c198SYinan Xu  spec_table := spec_table_next
737fa2c198SYinan Xu
747fa2c198SYinan Xu  // READ: decode-rename stage
75b034d3b9SLinJiawei  for ((r, i) <- io.readPorts.zipWithIndex) {
767fa2c198SYinan Xu    // We use two comparisons here because r.hold has bad timing but addrs have better timing.
777fa2c198SYinan Xu    val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr))
78ccfddc82SHaojin Tang    val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass)))
797fa2c198SYinan Xu    val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse)
807fa2c198SYinan Xu    r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata(i))
81b034d3b9SLinJiawei  }
82b034d3b9SLinJiawei
83b034d3b9SLinJiawei  for (w <- io.archWritePorts) {
847fa2c198SYinan Xu    when (w.wen) {
85ccfddc82SHaojin Tang      arch_table_next(w.addr) := w.data
86ce4949a0SYinan Xu    }
87b034d3b9SLinJiawei  }
88ccfddc82SHaojin Tang  arch_table := arch_table_next
89b034d3b9SLinJiawei
902225d46eSJiawei Lin  io.debug_rdata := arch_table
9144dead2fSZhangZifei}
927fa2c198SYinan Xu
937fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule {
947fa2c198SYinan Xu  val io = IO(new Bundle() {
95ccfddc82SHaojin Tang    val redirect = Input(Bool())
96ccfddc82SHaojin Tang    val robCommits = Input(new RobCommitIO)
977fa2c198SYinan Xu    val intReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort))
987fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
997fa2c198SYinan Xu    val fpReadPorts = Vec(RenameWidth, Vec(4, new RatReadPort))
1007fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
101*deb6421eSHaojin Tang    val vecReadPorts = Vec(RenameWidth, Vec(4, new RatReadPort))
102*deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
1037fa2c198SYinan Xu    // for debug printing
1047fa2c198SYinan Xu    val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
1057fa2c198SYinan Xu    val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
106*deb6421eSHaojin Tang    val debug_vec_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W)))
1077fa2c198SYinan Xu  })
1087fa2c198SYinan Xu
109*deb6421eSHaojin Tang  val intRat = Module(new RenameTable(int = true))
110*deb6421eSHaojin Tang  val fpRat = Module(new RenameTable(int = false))
111*deb6421eSHaojin Tang  val vecRat = Module(new RenameTable(int = false, init = 32))
1127fa2c198SYinan Xu
1137fa2c198SYinan Xu  intRat.io.debug_rdata <> io.debug_int_rat
1147fa2c198SYinan Xu  intRat.io.readPorts <> io.intReadPorts.flatten
115ccfddc82SHaojin Tang  intRat.io.redirect := io.redirect
116c3abb8b6SYinan Xu  val intDestValid = io.robCommits.info.map(_.rfWen)
1177fa2c198SYinan Xu  for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) {
1186474c47fSYinan Xu    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && intDestValid(i)
1197fa2c198SYinan Xu    arch.addr := io.robCommits.info(i).ldest
1207fa2c198SYinan Xu    arch.data := io.robCommits.info(i).pdest
121c3abb8b6SYinan Xu    XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n")
1227fa2c198SYinan Xu  }
1237fa2c198SYinan Xu  for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) {
1246474c47fSYinan Xu    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && intDestValid(i)
1257fa2c198SYinan Xu    spec.addr := io.robCommits.info(i).ldest
126ccfddc82SHaojin Tang    spec.data := io.robCommits.info(i).pdest
127c3abb8b6SYinan Xu    XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n")
1287fa2c198SYinan Xu  }
1297fa2c198SYinan Xu  for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) {
1307fa2c198SYinan Xu    when (rename.wen) {
1317fa2c198SYinan Xu      spec.wen  := true.B
1327fa2c198SYinan Xu      spec.addr := rename.addr
1337fa2c198SYinan Xu      spec.data := rename.data
1347fa2c198SYinan Xu    }
1357fa2c198SYinan Xu  }
1367fa2c198SYinan Xu
1377fa2c198SYinan Xu  // debug read ports for difftest
1387fa2c198SYinan Xu  fpRat.io.debug_rdata <> io.debug_fp_rat
1397fa2c198SYinan Xu  fpRat.io.readPorts <> io.fpReadPorts.flatten
140*deb6421eSHaojin Tang  fpRat.io.redirect := io.redirect
1417fa2c198SYinan Xu  for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) {
1426474c47fSYinan Xu    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).fpWen
1437fa2c198SYinan Xu    arch.addr := io.robCommits.info(i).ldest
1447fa2c198SYinan Xu    arch.data := io.robCommits.info(i).pdest
1457fa2c198SYinan Xu  }
1467fa2c198SYinan Xu  for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) {
1476474c47fSYinan Xu    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).fpWen
1487fa2c198SYinan Xu    spec.addr := io.robCommits.info(i).ldest
149ccfddc82SHaojin Tang    spec.data := io.robCommits.info(i).pdest
1507fa2c198SYinan Xu  }
1517fa2c198SYinan Xu  for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) {
1527fa2c198SYinan Xu    when (rename.wen) {
1537fa2c198SYinan Xu      spec.wen  := true.B
1547fa2c198SYinan Xu      spec.addr := rename.addr
1557fa2c198SYinan Xu      spec.data := rename.data
1567fa2c198SYinan Xu    }
1577fa2c198SYinan Xu  }
1587fa2c198SYinan Xu
159*deb6421eSHaojin Tang  // debug read ports for difftest
160*deb6421eSHaojin Tang  vecRat.io.debug_rdata <> io.debug_vec_rat
161*deb6421eSHaojin Tang  vecRat.io.readPorts <> io.vecReadPorts.flatten
162*deb6421eSHaojin Tang  vecRat.io.redirect := io.redirect
163*deb6421eSHaojin Tang  for ((arch, i) <- vecRat.io.archWritePorts.zipWithIndex) {
164*deb6421eSHaojin Tang    arch.wen  := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).vecWen
165*deb6421eSHaojin Tang    arch.addr := io.robCommits.info(i).ldest
166*deb6421eSHaojin Tang    arch.data := io.robCommits.info(i).pdest
167*deb6421eSHaojin Tang  }
168*deb6421eSHaojin Tang  for ((spec, i) <- vecRat.io.specWritePorts.zipWithIndex) {
169*deb6421eSHaojin Tang    spec.wen  := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).vecWen
170*deb6421eSHaojin Tang    spec.addr := io.robCommits.info(i).ldest
171*deb6421eSHaojin Tang    spec.data := io.robCommits.info(i).pdest
172*deb6421eSHaojin Tang  }
173*deb6421eSHaojin Tang  for ((spec, rename) <- vecRat.io.specWritePorts.zip(io.vecRenamePorts)) {
174*deb6421eSHaojin Tang    when (rename.wen) {
175*deb6421eSHaojin Tang      spec.wen  := true.B
176*deb6421eSHaojin Tang      spec.addr := rename.addr
177*deb6421eSHaojin Tang      spec.data := rename.data
178*deb6421eSHaojin Tang    }
179*deb6421eSHaojin Tang  }
180*deb6421eSHaojin Tang
1817fa2c198SYinan Xu}
182