1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17b034d3b9SLinJiaweipackage xiangshan.backend.rename 18b034d3b9SLinJiawei 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20b034d3b9SLinJiaweiimport chisel3._ 21b034d3b9SLinJiaweiimport chisel3.util._ 223c02ee8fSwakafaimport utility.ParallelPriorityMux 233c02ee8fSwakafaimport utils.XSError 24b034d3b9SLinJiaweiimport xiangshan._ 25b034d3b9SLinJiawei 26a7a8a6ccSHaojin Tangabstract class RegType 27a7a8a6ccSHaojin Tangcase object Reg_I extends RegType 28a7a8a6ccSHaojin Tangcase object Reg_F extends RegType 29a7a8a6ccSHaojin Tangcase object Reg_V extends RegType 30a7a8a6ccSHaojin Tang 312225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle { 327fa2c198SYinan Xu val hold = Input(Bool()) 33a7a8a6ccSHaojin Tang val addr = Input(UInt(6.W)) 347fa2c198SYinan Xu val data = Output(UInt(PhyRegIdxWidth.W)) 35b034d3b9SLinJiawei} 36b034d3b9SLinJiawei 372225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle { 387fa2c198SYinan Xu val wen = Bool() 39a7a8a6ccSHaojin Tang val addr = UInt(6.W) 407fa2c198SYinan Xu val data = UInt(PhyRegIdxWidth.W) 41b034d3b9SLinJiawei} 42b034d3b9SLinJiawei 43a7a8a6ccSHaojin Tangclass RenameTable(reg_t: RegType)(implicit p: Parameters) extends XSModule { 44a7a8a6ccSHaojin Tang val readPortsNum = reg_t match { 45a7a8a6ccSHaojin Tang case Reg_I => 3 46a7a8a6ccSHaojin Tang case Reg_F => 4 47a7a8a6ccSHaojin Tang case Reg_V => 5 48a7a8a6ccSHaojin Tang } 4966b2c4a4SYinan Xu val io = IO(new Bundle { 50ccfddc82SHaojin Tang val redirect = Input(Bool()) 51a7a8a6ccSHaojin Tang val readPorts = Vec(readPortsNum * RenameWidth, new RatReadPort) 527fa2c198SYinan Xu val specWritePorts = Vec(CommitWidth, Input(new RatWritePort)) 537fa2c198SYinan Xu val archWritePorts = Vec(CommitWidth, Input(new RatWritePort)) 542225d46eSJiawei Lin val debug_rdata = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 55a7a8a6ccSHaojin Tang val debug_vconfig = reg_t match { // vconfig is implemented as int reg[32] 56a7a8a6ccSHaojin Tang case Reg_I => Some(Output(UInt(PhyRegIdxWidth.W))) 57a7a8a6ccSHaojin Tang case _ => None 58a7a8a6ccSHaojin Tang } 59b034d3b9SLinJiawei }) 60b034d3b9SLinJiawei 61b034d3b9SLinJiawei // speculative rename table 62a7a8a6ccSHaojin Tang // fp and vec share the same free list, so the first init value of vecRAT is 32 63a7a8a6ccSHaojin Tang val rename_table_init = reg_t match { 64*d91483a6Sfdy case Reg_I => VecInit.fill (IntLogicRegs)(0.U(PhyRegIdxWidth.W)) 65*d91483a6Sfdy case Reg_F => VecInit.tabulate(FpLogicRegs)(_.U(PhyRegIdxWidth.W)) 66*d91483a6Sfdy case Reg_V => VecInit.tabulate(VecLogicRegs)(x => (x + FpLogicRegs).U(PhyRegIdxWidth.W)) 67a7a8a6ccSHaojin Tang } 6866b2c4a4SYinan Xu val spec_table = RegInit(rename_table_init) 697fa2c198SYinan Xu val spec_table_next = WireInit(spec_table) 70b034d3b9SLinJiawei // arch state rename table 7166b2c4a4SYinan Xu val arch_table = RegInit(rename_table_init) 72ccfddc82SHaojin Tang val arch_table_next = WireDefault(arch_table) 73b034d3b9SLinJiawei 747fa2c198SYinan Xu // For better timing, we optimize reading and writing to RenameTable as follows: 757fa2c198SYinan Xu // (1) Writing at T0 will be actually processed at T1. 767fa2c198SYinan Xu // (2) Reading is synchronous now. 777fa2c198SYinan Xu // (3) RAddr at T0 will be used to access the table and get data at T0. 787fa2c198SYinan Xu // (4) WData at T0 is bypassed to RData at T1. 79ccfddc82SHaojin Tang val t1_redirect = RegNext(io.redirect, false.B) 807fa2c198SYinan Xu val t1_rdata = io.readPorts.map(p => RegNext(Mux(p.hold, p.data, spec_table_next(p.addr)))) 817fa2c198SYinan Xu val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold)) 82ccfddc82SHaojin Tang val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts)) 83b034d3b9SLinJiawei 847fa2c198SYinan Xu // WRITE: when instruction commits or walking 857fa2c198SYinan Xu val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U)) 867fa2c198SYinan Xu for ((next, i) <- spec_table_next.zipWithIndex) { 877fa2c198SYinan Xu val matchVec = t1_wSpec_addr.map(w => w(i)) 887fa2c198SYinan Xu val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse) 897fa2c198SYinan Xu // When there's a flush, we use arch_table to update spec_table. 90ccfddc82SHaojin Tang next := Mux(t1_redirect, arch_table(i), Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i))) 917fa2c198SYinan Xu } 927fa2c198SYinan Xu spec_table := spec_table_next 937fa2c198SYinan Xu 947fa2c198SYinan Xu // READ: decode-rename stage 95b034d3b9SLinJiawei for ((r, i) <- io.readPorts.zipWithIndex) { 967fa2c198SYinan Xu // We use two comparisons here because r.hold has bad timing but addrs have better timing. 977fa2c198SYinan Xu val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr)) 98ccfddc82SHaojin Tang val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass))) 997fa2c198SYinan Xu val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse) 1007fa2c198SYinan Xu r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata(i)) 101b034d3b9SLinJiawei } 102b034d3b9SLinJiawei 103b034d3b9SLinJiawei for (w <- io.archWritePorts) { 1047fa2c198SYinan Xu when (w.wen) { 105ccfddc82SHaojin Tang arch_table_next(w.addr) := w.data 106ce4949a0SYinan Xu } 107b034d3b9SLinJiawei } 108ccfddc82SHaojin Tang arch_table := arch_table_next 109b034d3b9SLinJiawei 110a7a8a6ccSHaojin Tang io.debug_rdata := arch_table.take(32) 111a7a8a6ccSHaojin Tang io.debug_vconfig match { 112a7a8a6ccSHaojin Tang case None => Unit 113a7a8a6ccSHaojin Tang case x => x.get := arch_table.last 114a7a8a6ccSHaojin Tang } 11544dead2fSZhangZifei} 1167fa2c198SYinan Xu 1177fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule { 1187fa2c198SYinan Xu val io = IO(new Bundle() { 119ccfddc82SHaojin Tang val redirect = Input(Bool()) 120ccfddc82SHaojin Tang val robCommits = Input(new RobCommitIO) 1217fa2c198SYinan Xu val intReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort)) 1227fa2c198SYinan Xu val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 1237fa2c198SYinan Xu val fpReadPorts = Vec(RenameWidth, Vec(4, new RatReadPort)) 1247fa2c198SYinan Xu val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 125a7a8a6ccSHaojin Tang val vecReadPorts = Vec(RenameWidth, Vec(5, new RatReadPort)) 126deb6421eSHaojin Tang val vecRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 1277fa2c198SYinan Xu // for debug printing 1287fa2c198SYinan Xu val debug_int_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 1297fa2c198SYinan Xu val debug_fp_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 130deb6421eSHaojin Tang val debug_vec_rat = Vec(32, Output(UInt(PhyRegIdxWidth.W))) 131a7a8a6ccSHaojin Tang val debug_vconfig_rat = Output(UInt(PhyRegIdxWidth.W)) 1327fa2c198SYinan Xu }) 1337fa2c198SYinan Xu 134a7a8a6ccSHaojin Tang val intRat = Module(new RenameTable(Reg_I)) 135a7a8a6ccSHaojin Tang val fpRat = Module(new RenameTable(Reg_F)) 136a7a8a6ccSHaojin Tang val vecRat = Module(new RenameTable(Reg_V)) 1377fa2c198SYinan Xu 138a7a8a6ccSHaojin Tang io.debug_int_rat := intRat.io.debug_rdata 139a7a8a6ccSHaojin Tang io.debug_vconfig_rat := intRat.io.debug_vconfig.get 1407fa2c198SYinan Xu intRat.io.readPorts <> io.intReadPorts.flatten 141ccfddc82SHaojin Tang intRat.io.redirect := io.redirect 142c3abb8b6SYinan Xu val intDestValid = io.robCommits.info.map(_.rfWen) 1437fa2c198SYinan Xu for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) { 1446474c47fSYinan Xu arch.wen := io.robCommits.isCommit && io.robCommits.commitValid(i) && intDestValid(i) 1457fa2c198SYinan Xu arch.addr := io.robCommits.info(i).ldest 1467fa2c198SYinan Xu arch.data := io.robCommits.info(i).pdest 147c3abb8b6SYinan Xu XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n") 1487fa2c198SYinan Xu } 1497fa2c198SYinan Xu for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) { 1506474c47fSYinan Xu spec.wen := io.robCommits.isWalk && io.robCommits.walkValid(i) && intDestValid(i) 1517fa2c198SYinan Xu spec.addr := io.robCommits.info(i).ldest 152ccfddc82SHaojin Tang spec.data := io.robCommits.info(i).pdest 153c3abb8b6SYinan Xu XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n") 1547fa2c198SYinan Xu } 1557fa2c198SYinan Xu for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) { 1567fa2c198SYinan Xu when (rename.wen) { 1577fa2c198SYinan Xu spec.wen := true.B 1587fa2c198SYinan Xu spec.addr := rename.addr 1597fa2c198SYinan Xu spec.data := rename.data 1607fa2c198SYinan Xu } 1617fa2c198SYinan Xu } 1627fa2c198SYinan Xu 1637fa2c198SYinan Xu // debug read ports for difftest 164a7a8a6ccSHaojin Tang io.debug_fp_rat := fpRat.io.debug_rdata 1657fa2c198SYinan Xu fpRat.io.readPorts <> io.fpReadPorts.flatten 166deb6421eSHaojin Tang fpRat.io.redirect := io.redirect 1677fa2c198SYinan Xu for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) { 1686474c47fSYinan Xu arch.wen := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).fpWen 1697fa2c198SYinan Xu arch.addr := io.robCommits.info(i).ldest 1707fa2c198SYinan Xu arch.data := io.robCommits.info(i).pdest 1717fa2c198SYinan Xu } 1727fa2c198SYinan Xu for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) { 1736474c47fSYinan Xu spec.wen := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).fpWen 1747fa2c198SYinan Xu spec.addr := io.robCommits.info(i).ldest 175ccfddc82SHaojin Tang spec.data := io.robCommits.info(i).pdest 1767fa2c198SYinan Xu } 1777fa2c198SYinan Xu for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) { 1787fa2c198SYinan Xu when (rename.wen) { 1797fa2c198SYinan Xu spec.wen := true.B 1807fa2c198SYinan Xu spec.addr := rename.addr 1817fa2c198SYinan Xu spec.data := rename.data 1827fa2c198SYinan Xu } 1837fa2c198SYinan Xu } 1847fa2c198SYinan Xu 185deb6421eSHaojin Tang // debug read ports for difftest 186a7a8a6ccSHaojin Tang io.debug_vec_rat := vecRat.io.debug_rdata 187deb6421eSHaojin Tang vecRat.io.readPorts <> io.vecReadPorts.flatten 188deb6421eSHaojin Tang vecRat.io.redirect := io.redirect 18940a70bd6SZhangZifei //TODO: RM the donTouch 19040a70bd6SZhangZifei dontTouch(vecRat.io) 191deb6421eSHaojin Tang for ((arch, i) <- vecRat.io.archWritePorts.zipWithIndex) { 192deb6421eSHaojin Tang arch.wen := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).vecWen 193deb6421eSHaojin Tang arch.addr := io.robCommits.info(i).ldest 194deb6421eSHaojin Tang arch.data := io.robCommits.info(i).pdest 195deb6421eSHaojin Tang } 196deb6421eSHaojin Tang for ((spec, i) <- vecRat.io.specWritePorts.zipWithIndex) { 197deb6421eSHaojin Tang spec.wen := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).vecWen 198deb6421eSHaojin Tang spec.addr := io.robCommits.info(i).ldest 199deb6421eSHaojin Tang spec.data := io.robCommits.info(i).pdest 200deb6421eSHaojin Tang } 201deb6421eSHaojin Tang for ((spec, rename) <- vecRat.io.specWritePorts.zip(io.vecRenamePorts)) { 202deb6421eSHaojin Tang when (rename.wen) { 203deb6421eSHaojin Tang spec.wen := true.B 204deb6421eSHaojin Tang spec.addr := rename.addr 205deb6421eSHaojin Tang spec.data := rename.data 206deb6421eSHaojin Tang } 207deb6421eSHaojin Tang } 208deb6421eSHaojin Tang 2097fa2c198SYinan Xu} 210