xref: /XiangShan/src/main/scala/xiangshan/backend/rename/RenameTable.scala (revision d1e473c98925fd5d733d050f210709495aa8b92b)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17b034d3b9SLinJiaweipackage xiangshan.backend.rename
18b034d3b9SLinJiawei
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20b034d3b9SLinJiaweiimport chisel3._
21b034d3b9SLinJiaweiimport chisel3.util._
22fa7f2c26STang Haojinimport utility.HasCircularQueuePtrHelper
233c02ee8fSwakafaimport utility.ParallelPriorityMux
245f8b6c9eSsinceforYyimport utility.GatedValidRegNext
253c02ee8fSwakafaimport utils.XSError
26b034d3b9SLinJiaweiimport xiangshan._
27b034d3b9SLinJiawei
28a7a8a6ccSHaojin Tangabstract class RegType
29a7a8a6ccSHaojin Tangcase object Reg_I extends RegType
30a7a8a6ccSHaojin Tangcase object Reg_F extends RegType
31a7a8a6ccSHaojin Tangcase object Reg_V extends RegType
32368cbcecSxiaofeibaocase object Reg_V0 extends RegType
33368cbcecSxiaofeibaocase object Reg_Vl extends RegType
34a7a8a6ccSHaojin Tang
352225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle {
367fa2c198SYinan Xu  val hold = Input(Bool())
37a7a8a6ccSHaojin Tang  val addr = Input(UInt(6.W))
387fa2c198SYinan Xu  val data = Output(UInt(PhyRegIdxWidth.W))
39b034d3b9SLinJiawei}
40b034d3b9SLinJiawei
412225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle {
427fa2c198SYinan Xu  val wen = Bool()
43a7a8a6ccSHaojin Tang  val addr = UInt(6.W)
447fa2c198SYinan Xu  val data = UInt(PhyRegIdxWidth.W)
45b034d3b9SLinJiawei}
46b034d3b9SLinJiawei
47c61abc0cSXuan Huclass RenameTable(reg_t: RegType)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
48d6f9198fSXuan Hu
49d6f9198fSXuan Hu  // params alias
50d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
515718c384SHaojin Tang  private val numVecRatPorts = numVecRegSrc
52d6f9198fSXuan Hu
53a7a8a6ccSHaojin Tang  val readPortsNum = reg_t match {
545718c384SHaojin Tang    case Reg_I => 2
555718c384SHaojin Tang    case Reg_F => 3
56d6f9198fSXuan Hu    case Reg_V => numVecRatPorts // +1 ldest
57368cbcecSxiaofeibao    case Reg_V0 => 1
58368cbcecSxiaofeibao    case Reg_Vl => 1
59368cbcecSxiaofeibao  }
60368cbcecSxiaofeibao  val rdataNums = reg_t match {
61368cbcecSxiaofeibao    case Reg_I => 32
62368cbcecSxiaofeibao    case Reg_F => 32
63368cbcecSxiaofeibao    case Reg_V => 31 // no v0
64368cbcecSxiaofeibao    case Reg_V0 => 1 // v0
65368cbcecSxiaofeibao    case Reg_Vl => 1 // vl
66a7a8a6ccSHaojin Tang  }
6766b2c4a4SYinan Xu  val io = IO(new Bundle {
68ccfddc82SHaojin Tang    val redirect = Input(Bool())
69a7a8a6ccSHaojin Tang    val readPorts = Vec(readPortsNum * RenameWidth, new RatReadPort)
70780712aaSxiaofeibao-xjtu    val specWritePorts = Vec(RabCommitWidth, Input(new RatWritePort))
71780712aaSxiaofeibao-xjtu    val archWritePorts = Vec(RabCommitWidth, Input(new RatWritePort))
72780712aaSxiaofeibao-xjtu    val old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W)))
73780712aaSxiaofeibao-xjtu    val need_free = Vec(RabCommitWidth, Output(Bool()))
74fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
75780712aaSxiaofeibao-xjtu    val diffWritePorts = if (backendParams.debugEn) Some(Vec(RabCommitWidth * MaxUopSize, Input(new RatWritePort))) else None
76368cbcecSxiaofeibao    val debug_rdata = if (backendParams.debugEn) Some(Vec(rdataNums, Output(UInt(PhyRegIdxWidth.W)))) else None
77368cbcecSxiaofeibao    val diff_rdata = if (backendParams.debugEn) Some(Vec(rdataNums, Output(UInt(PhyRegIdxWidth.W)))) else None
78368cbcecSxiaofeibao    val debug_v0 = if (backendParams.debugEn) reg_t match {
79368cbcecSxiaofeibao      case Reg_V0 => Some(Output(UInt(PhyRegIdxWidth.W)))
80a8db15d8Sfdy      case _ => None
81b7d9e8d5Sxiaofeibao-xjtu    } else None
82368cbcecSxiaofeibao    val diff_v0 = if (backendParams.debugEn) reg_t match {
83368cbcecSxiaofeibao      case Reg_V0 => Some(Output(UInt(PhyRegIdxWidth.W)))
84368cbcecSxiaofeibao      case _ => None
85368cbcecSxiaofeibao    } else None
86368cbcecSxiaofeibao    val debug_vl = if (backendParams.debugEn) reg_t match {
87368cbcecSxiaofeibao      case Reg_Vl => Some(Output(UInt(PhyRegIdxWidth.W)))
88368cbcecSxiaofeibao      case _ => None
89368cbcecSxiaofeibao    } else None
90368cbcecSxiaofeibao    val diff_vl = if (backendParams.debugEn) reg_t match {
91368cbcecSxiaofeibao      case Reg_Vl => Some(Output(UInt(PhyRegIdxWidth.W)))
92a7a8a6ccSHaojin Tang      case _ => None
93b7d9e8d5Sxiaofeibao-xjtu    } else None
94b034d3b9SLinJiawei  })
95b034d3b9SLinJiawei
96b034d3b9SLinJiawei  // speculative rename table
97a7a8a6ccSHaojin Tang  val rename_table_init = reg_t match {
98d91483a6Sfdy    case Reg_I => VecInit.fill    (IntLogicRegs)(0.U(PhyRegIdxWidth.W))
99d91483a6Sfdy    case Reg_F => VecInit.tabulate(FpLogicRegs)(_.U(PhyRegIdxWidth.W))
1004eebf274Ssinsanction    case Reg_V => VecInit.tabulate(VecLogicRegs)(_.U(PhyRegIdxWidth.W))
101435f48a8Sxiaofeibao    case Reg_V0 => VecInit.tabulate(V0LogicRegs)(_.U(PhyRegIdxWidth.W))
102435f48a8Sxiaofeibao    case Reg_Vl => VecInit.tabulate(VlLogicRegs)(_.U(PhyRegIdxWidth.W))
103a7a8a6ccSHaojin Tang  }
10466b2c4a4SYinan Xu  val spec_table = RegInit(rename_table_init)
1057fa2c198SYinan Xu  val spec_table_next = WireInit(spec_table)
106b034d3b9SLinJiawei  // arch state rename table
10766b2c4a4SYinan Xu  val arch_table = RegInit(rename_table_init)
108ccfddc82SHaojin Tang  val arch_table_next = WireDefault(arch_table)
109dcf3a679STang Haojin  // old_pdest
110780712aaSxiaofeibao-xjtu  val old_pdest = RegInit(VecInit.fill(RabCommitWidth)(0.U(PhyRegIdxWidth.W)))
111780712aaSxiaofeibao-xjtu  val need_free = RegInit(VecInit.fill(RabCommitWidth)(false.B))
112b034d3b9SLinJiawei
1137fa2c198SYinan Xu  // For better timing, we optimize reading and writing to RenameTable as follows:
1147fa2c198SYinan Xu  // (1) Writing at T0 will be actually processed at T1.
1157fa2c198SYinan Xu  // (2) Reading is synchronous now.
1167fa2c198SYinan Xu  // (3) RAddr at T0 will be used to access the table and get data at T0.
1177fa2c198SYinan Xu  // (4) WData at T0 is bypassed to RData at T1.
1185f8b6c9eSsinceforYy  val t1_redirect = GatedValidRegNext(io.redirect, false.B)
1197fa2c198SYinan Xu  val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold))
12063a2eab5SzhanglyGit  val t1_rdata_use_t1_raddr = VecInit(t1_raddr.map(spec_table(_)))
121ccfddc82SHaojin Tang  val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts))
122b034d3b9SLinJiawei
123fa7f2c26STang Haojin  val t1_snpt = RegNext(io.snpt, 0.U.asTypeOf(io.snpt))
124fa7f2c26STang Haojin
125c4b56310SHaojin Tang  val snapshots = SnapshotGenerator(spec_table, t1_snpt.snptEnq, t1_snpt.snptDeq, t1_redirect, t1_snpt.flushVec)
126fa7f2c26STang Haojin
1277fa2c198SYinan Xu  // WRITE: when instruction commits or walking
1287fa2c198SYinan Xu  val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U))
1297fa2c198SYinan Xu  for ((next, i) <- spec_table_next.zipWithIndex) {
1307fa2c198SYinan Xu    val matchVec = t1_wSpec_addr.map(w => w(i))
1317fa2c198SYinan Xu    val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse)
1327fa2c198SYinan Xu    // When there's a flush, we use arch_table to update spec_table.
133fa7f2c26STang Haojin    next := Mux(
134fa7f2c26STang Haojin      t1_redirect,
135fa7f2c26STang Haojin      Mux(t1_snpt.useSnpt, snapshots(t1_snpt.snptSelect)(i), arch_table(i)),
136fa7f2c26STang Haojin      Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i))
137fa7f2c26STang Haojin    )
1387fa2c198SYinan Xu  }
1397fa2c198SYinan Xu  spec_table := spec_table_next
1407fa2c198SYinan Xu
1417fa2c198SYinan Xu  // READ: decode-rename stage
142b034d3b9SLinJiawei  for ((r, i) <- io.readPorts.zipWithIndex) {
14363a2eab5SzhanglyGit    val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr))
14463a2eab5SzhanglyGit    val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass)))
14563a2eab5SzhanglyGit    val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse)
14663a2eab5SzhanglyGit    r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata_use_t1_raddr(i))
147b034d3b9SLinJiawei  }
148b034d3b9SLinJiawei
149dcf3a679STang Haojin  for ((w, i) <- io.archWritePorts.zipWithIndex) {
1507fa2c198SYinan Xu    when (w.wen) {
151ccfddc82SHaojin Tang      arch_table_next(w.addr) := w.data
152ce4949a0SYinan Xu    }
153dcf3a679STang Haojin    val arch_mask = VecInit.fill(PhyRegIdxWidth)(w.wen).asUInt
154dcf3a679STang Haojin    old_pdest(i) :=
155dcf3a679STang Haojin      MuxCase(arch_table(w.addr) & arch_mask,
156dcf3a679STang Haojin              io.archWritePorts.take(i).reverse.map(x => (x.wen && x.addr === w.addr, x.data & arch_mask)))
157b034d3b9SLinJiawei  }
158ccfddc82SHaojin Tang  arch_table := arch_table_next
159b034d3b9SLinJiawei
160dcf3a679STang Haojin  for (((old, free), i) <- (old_pdest zip need_free).zipWithIndex) {
161dcf3a679STang Haojin    val hasDuplicate = old_pdest.take(i).map(_ === old)
162dcf3a679STang Haojin    val blockedByDup = if (i == 0) false.B else VecInit(hasDuplicate).asUInt.orR
163dcf3a679STang Haojin    free := VecInit(arch_table.map(_ =/= old)).asUInt.andR && !blockedByDup
164dcf3a679STang Haojin  }
165dcf3a679STang Haojin
166dcf3a679STang Haojin  io.old_pdest := old_pdest
167dcf3a679STang Haojin  io.need_free := need_free
168368cbcecSxiaofeibao  io.debug_rdata.foreach(_ := arch_table.take(rdataNums))
169368cbcecSxiaofeibao  io.debug_v0.foreach(_ := arch_table(0))
170368cbcecSxiaofeibao  io.debug_vl.foreach(_ := arch_table(0))
1713691c4dfSfdy  if (env.EnableDifftest || env.AlwaysBasicDiff) {
1723691c4dfSfdy    val difftest_table = RegInit(rename_table_init)
1733691c4dfSfdy    val difftest_table_next = WireDefault(difftest_table)
1743691c4dfSfdy
175cda1c534Sxiaofeibao-xjtu    for (w <- io.diffWritePorts.get) {
176a8db15d8Sfdy      when(w.wen) {
177a8db15d8Sfdy        difftest_table_next(w.addr) := w.data
178a8db15d8Sfdy      }
179a8db15d8Sfdy    }
180a8db15d8Sfdy    difftest_table := difftest_table_next
181a8db15d8Sfdy
182368cbcecSxiaofeibao    io.diff_rdata.foreach(_ := difftest_table.take(rdataNums))
183368cbcecSxiaofeibao    io.diff_v0.foreach(_ := difftest_table(0))
184368cbcecSxiaofeibao    io.diff_vl.foreach(_ := difftest_table(0))
18544dead2fSZhangZifei  }
1863691c4dfSfdy  else {
187b7d9e8d5Sxiaofeibao-xjtu    io.diff_rdata.foreach(_ := 0.U.asTypeOf(io.debug_rdata.get))
188368cbcecSxiaofeibao    io.diff_v0.foreach(_ := 0.U)
189368cbcecSxiaofeibao    io.diff_vl.foreach(_ := 0.U)
1903691c4dfSfdy  }
1913691c4dfSfdy}
1927fa2c198SYinan Xu
1937fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule {
194d6f9198fSXuan Hu
195d6f9198fSXuan Hu  // params alias
196d6f9198fSXuan Hu  private val numVecRegSrc = backendParams.numVecRegSrc
1975718c384SHaojin Tang  private val numVecRatPorts = numVecRegSrc
198d6f9198fSXuan Hu
1997fa2c198SYinan Xu  val io = IO(new Bundle() {
200ccfddc82SHaojin Tang    val redirect = Input(Bool())
2016b102a39SHaojin Tang    val rabCommits = Input(new RabCommitIO)
202cda1c534Sxiaofeibao-xjtu    val diffCommits = if (backendParams.debugEn) Some(Input(new DiffCommitIO)) else None
2035718c384SHaojin Tang    val intReadPorts = Vec(RenameWidth, Vec(2, new RatReadPort))
2047fa2c198SYinan Xu    val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
2055718c384SHaojin Tang    val fpReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort))
2067fa2c198SYinan Xu    val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
207d6f9198fSXuan Hu    val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, new RatReadPort))
208deb6421eSHaojin Tang    val vecRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
209368cbcecSxiaofeibao    val v0ReadPorts = Vec(RenameWidth, new RatReadPort)
210368cbcecSxiaofeibao    val v0RenamePorts = Vec(RenameWidth, Input(new RatWritePort))
211368cbcecSxiaofeibao    val vlReadPorts = Vec(RenameWidth, new RatReadPort)
212368cbcecSxiaofeibao    val vlRenamePorts = Vec(RenameWidth, Input(new RatWritePort))
213c61abc0cSXuan Hu
214780712aaSxiaofeibao-xjtu    val int_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W)))
215780712aaSxiaofeibao-xjtu    val fp_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W)))
216780712aaSxiaofeibao-xjtu    val vec_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W)))
217368cbcecSxiaofeibao    val v0_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W)))
218368cbcecSxiaofeibao    val vl_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W)))
219780712aaSxiaofeibao-xjtu    val int_need_free = Vec(RabCommitWidth, Output(Bool()))
220fa7f2c26STang Haojin    val snpt = Input(new SnapshotPort)
221c61abc0cSXuan Hu
2227fa2c198SYinan Xu    // for debug printing
223b7d9e8d5Sxiaofeibao-xjtu    val debug_int_rat     = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
224b7d9e8d5Sxiaofeibao-xjtu    val debug_fp_rat      = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
225368cbcecSxiaofeibao    val debug_vec_rat     = if (backendParams.debugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None
226*d1e473c9Sxiaofeibao    val debug_v0_rat      = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None
227*d1e473c9Sxiaofeibao    val debug_vl_rat      = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None
228a8db15d8Sfdy
229b7d9e8d5Sxiaofeibao-xjtu    val diff_int_rat     = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
230b7d9e8d5Sxiaofeibao-xjtu    val diff_fp_rat      = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None
231368cbcecSxiaofeibao    val diff_vec_rat     = if (backendParams.debugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None
232*d1e473c9Sxiaofeibao    val diff_v0_rat      = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None
233*d1e473c9Sxiaofeibao    val diff_vl_rat      = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None
2347fa2c198SYinan Xu  })
2357fa2c198SYinan Xu
236a7a8a6ccSHaojin Tang  val intRat = Module(new RenameTable(Reg_I))
237a7a8a6ccSHaojin Tang  val fpRat  = Module(new RenameTable(Reg_F))
238a7a8a6ccSHaojin Tang  val vecRat = Module(new RenameTable(Reg_V))
239368cbcecSxiaofeibao  val v0Rat  = Module(new RenameTable(Reg_V0))
240368cbcecSxiaofeibao  val vlRat  = Module(new RenameTable(Reg_Vl))
2417fa2c198SYinan Xu
242b7d9e8d5Sxiaofeibao-xjtu  io.debug_int_rat .foreach(_ := intRat.io.debug_rdata.get)
243b7d9e8d5Sxiaofeibao-xjtu  io.diff_int_rat  .foreach(_ := intRat.io.diff_rdata.get)
2447fa2c198SYinan Xu  intRat.io.readPorts <> io.intReadPorts.flatten
245ccfddc82SHaojin Tang  intRat.io.redirect := io.redirect
246fa7f2c26STang Haojin  intRat.io.snpt := io.snpt
247dcf3a679STang Haojin  io.int_old_pdest := intRat.io.old_pdest
248dcf3a679STang Haojin  io.int_need_free := intRat.io.need_free
2496b102a39SHaojin Tang  val intDestValid = io.rabCommits.info.map(_.rfWen)
2507fa2c198SYinan Xu  for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) {
2516b102a39SHaojin Tang    arch.wen  := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && intDestValid(i)
2526b102a39SHaojin Tang    arch.addr := io.rabCommits.info(i).ldest
2536b102a39SHaojin Tang    arch.data := io.rabCommits.info(i).pdest
254c3abb8b6SYinan Xu    XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n")
2557fa2c198SYinan Xu  }
2567fa2c198SYinan Xu  for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) {
2576b102a39SHaojin Tang    spec.wen  := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && intDestValid(i)
2586b102a39SHaojin Tang    spec.addr := io.rabCommits.info(i).ldest
2596b102a39SHaojin Tang    spec.data := io.rabCommits.info(i).pdest
260c3abb8b6SYinan Xu    XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n")
2617fa2c198SYinan Xu  }
2627fa2c198SYinan Xu  for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) {
2637fa2c198SYinan Xu    when (rename.wen) {
2647fa2c198SYinan Xu      spec.wen  := true.B
2657fa2c198SYinan Xu      spec.addr := rename.addr
2667fa2c198SYinan Xu      spec.data := rename.data
2677fa2c198SYinan Xu    }
2687fa2c198SYinan Xu  }
269cda1c534Sxiaofeibao-xjtu  if (backendParams.debugEn) {
270cda1c534Sxiaofeibao-xjtu    for ((diff, i) <- intRat.io.diffWritePorts.get.zipWithIndex) {
271cda1c534Sxiaofeibao-xjtu      diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).rfWen
272cda1c534Sxiaofeibao-xjtu      diff.addr := io.diffCommits.get.info(i).ldest
273cda1c534Sxiaofeibao-xjtu      diff.data := io.diffCommits.get.info(i).pdest
274cda1c534Sxiaofeibao-xjtu    }
275a8db15d8Sfdy  }
2767fa2c198SYinan Xu
2777fa2c198SYinan Xu  // debug read ports for difftest
278b7d9e8d5Sxiaofeibao-xjtu  io.debug_fp_rat.foreach(_ := fpRat.io.debug_rdata.get)
279b7d9e8d5Sxiaofeibao-xjtu  io.diff_fp_rat .foreach(_ := fpRat.io.diff_rdata.get)
2807fa2c198SYinan Xu  fpRat.io.readPorts <> io.fpReadPorts.flatten
281deb6421eSHaojin Tang  fpRat.io.redirect := io.redirect
282c61abc0cSXuan Hu  fpRat.io.snpt := io.snpt
283c61abc0cSXuan Hu  io.fp_old_pdest := fpRat.io.old_pdest
284c61abc0cSXuan Hu
2857fa2c198SYinan Xu  for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) {
2866b102a39SHaojin Tang    arch.wen  := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).fpWen
2876b102a39SHaojin Tang    arch.addr := io.rabCommits.info(i).ldest
2886b102a39SHaojin Tang    arch.data := io.rabCommits.info(i).pdest
2897fa2c198SYinan Xu  }
2907fa2c198SYinan Xu  for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) {
2916b102a39SHaojin Tang    spec.wen  := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).fpWen
2926b102a39SHaojin Tang    spec.addr := io.rabCommits.info(i).ldest
2936b102a39SHaojin Tang    spec.data := io.rabCommits.info(i).pdest
2947fa2c198SYinan Xu  }
2957fa2c198SYinan Xu  for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) {
2967fa2c198SYinan Xu    when (rename.wen) {
2977fa2c198SYinan Xu      spec.wen  := true.B
2987fa2c198SYinan Xu      spec.addr := rename.addr
2997fa2c198SYinan Xu      spec.data := rename.data
3007fa2c198SYinan Xu    }
3017fa2c198SYinan Xu  }
302cda1c534Sxiaofeibao-xjtu  if (backendParams.debugEn) {
303cda1c534Sxiaofeibao-xjtu    for ((diff, i) <- fpRat.io.diffWritePorts.get.zipWithIndex) {
304cda1c534Sxiaofeibao-xjtu      diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).fpWen
305cda1c534Sxiaofeibao-xjtu      diff.addr := io.diffCommits.get.info(i).ldest
306cda1c534Sxiaofeibao-xjtu      diff.data := io.diffCommits.get.info(i).pdest
307a8db15d8Sfdy    }
308cda1c534Sxiaofeibao-xjtu  }
309368cbcecSxiaofeibao
310deb6421eSHaojin Tang  // debug read ports for difftest
311b7d9e8d5Sxiaofeibao-xjtu  io.debug_vec_rat    .foreach(_ := vecRat.io.debug_rdata.get)
312b7d9e8d5Sxiaofeibao-xjtu  io.diff_vec_rat     .foreach(_ := vecRat.io.diff_rdata.get)
313deb6421eSHaojin Tang  vecRat.io.readPorts <> io.vecReadPorts.flatten
314deb6421eSHaojin Tang  vecRat.io.redirect := io.redirect
315870f462dSXuan Hu  vecRat.io.snpt := io.snpt
3163cf50307SZiyue Zhang  io.vec_old_pdest := vecRat.io.old_pdest
317870f462dSXuan Hu
31840a70bd6SZhangZifei  //TODO: RM the donTouch
3198d081717Sszw_kaixin  if(backendParams.debugEn) {
32040a70bd6SZhangZifei    dontTouch(vecRat.io)
3218d081717Sszw_kaixin  }
322deb6421eSHaojin Tang  for ((arch, i) <- vecRat.io.archWritePorts.zipWithIndex) {
3236b102a39SHaojin Tang    arch.wen  := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).vecWen
3246b102a39SHaojin Tang    arch.addr := io.rabCommits.info(i).ldest
3256b102a39SHaojin Tang    arch.data := io.rabCommits.info(i).pdest
326deb6421eSHaojin Tang  }
327deb6421eSHaojin Tang  for ((spec, i) <- vecRat.io.specWritePorts.zipWithIndex) {
3286b102a39SHaojin Tang    spec.wen  := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).vecWen
3296b102a39SHaojin Tang    spec.addr := io.rabCommits.info(i).ldest
3306b102a39SHaojin Tang    spec.data := io.rabCommits.info(i).pdest
331deb6421eSHaojin Tang  }
332deb6421eSHaojin Tang  for ((spec, rename) <- vecRat.io.specWritePorts.zip(io.vecRenamePorts)) {
333deb6421eSHaojin Tang    when (rename.wen) {
334deb6421eSHaojin Tang      spec.wen  := true.B
335deb6421eSHaojin Tang      spec.addr := rename.addr
336deb6421eSHaojin Tang      spec.data := rename.data
337deb6421eSHaojin Tang    }
338deb6421eSHaojin Tang  }
339cda1c534Sxiaofeibao-xjtu  if (backendParams.debugEn) {
340cda1c534Sxiaofeibao-xjtu    for ((diff, i) <- vecRat.io.diffWritePorts.get.zipWithIndex) {
341cda1c534Sxiaofeibao-xjtu      diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).vecWen
342cda1c534Sxiaofeibao-xjtu      diff.addr := io.diffCommits.get.info(i).ldest
343cda1c534Sxiaofeibao-xjtu      diff.data := io.diffCommits.get.info(i).pdest
344a8db15d8Sfdy    }
345cda1c534Sxiaofeibao-xjtu  }
346368cbcecSxiaofeibao
347368cbcecSxiaofeibao  // debug read ports for difftest
348368cbcecSxiaofeibao  io.debug_v0_rat.foreach(_ := v0Rat.io.debug_rdata.get)
349368cbcecSxiaofeibao  io.diff_v0_rat.foreach(_ := v0Rat.io.diff_rdata.get)
350368cbcecSxiaofeibao  v0Rat.io.readPorts <> io.v0ReadPorts
351368cbcecSxiaofeibao  v0Rat.io.redirect := io.redirect
352368cbcecSxiaofeibao  v0Rat.io.snpt := io.snpt
353368cbcecSxiaofeibao  io.v0_old_pdest := v0Rat.io.old_pdest
354368cbcecSxiaofeibao
355368cbcecSxiaofeibao  if (backendParams.debugEn) {
356368cbcecSxiaofeibao    dontTouch(v0Rat.io)
357368cbcecSxiaofeibao  }
358368cbcecSxiaofeibao  for ((arch, i) <- v0Rat.io.archWritePorts.zipWithIndex) {
359368cbcecSxiaofeibao    arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).v0Wen
360368cbcecSxiaofeibao    arch.addr := io.rabCommits.info(i).ldest
361368cbcecSxiaofeibao    arch.data := io.rabCommits.info(i).pdest
362368cbcecSxiaofeibao  }
363368cbcecSxiaofeibao  for ((spec, i) <- v0Rat.io.specWritePorts.zipWithIndex) {
364368cbcecSxiaofeibao    spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).v0Wen
365368cbcecSxiaofeibao    spec.addr := io.rabCommits.info(i).ldest
366368cbcecSxiaofeibao    spec.data := io.rabCommits.info(i).pdest
367368cbcecSxiaofeibao  }
368368cbcecSxiaofeibao  for ((spec, rename) <- v0Rat.io.specWritePorts.zip(io.v0RenamePorts)) {
369368cbcecSxiaofeibao    when(rename.wen) {
370368cbcecSxiaofeibao      spec.wen := true.B
371368cbcecSxiaofeibao      spec.addr := rename.addr
372368cbcecSxiaofeibao      spec.data := rename.data
373368cbcecSxiaofeibao    }
374368cbcecSxiaofeibao  }
375368cbcecSxiaofeibao  if (backendParams.debugEn) {
376368cbcecSxiaofeibao    for ((diff, i) <- v0Rat.io.diffWritePorts.get.zipWithIndex) {
377368cbcecSxiaofeibao      diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).v0Wen
378368cbcecSxiaofeibao      diff.addr := io.diffCommits.get.info(i).ldest
379368cbcecSxiaofeibao      diff.data := io.diffCommits.get.info(i).pdest
380368cbcecSxiaofeibao    }
381368cbcecSxiaofeibao  }
382368cbcecSxiaofeibao
383368cbcecSxiaofeibao  // debug read ports for difftest
384368cbcecSxiaofeibao  io.debug_vl_rat.foreach(_ := vlRat.io.debug_rdata.get)
385368cbcecSxiaofeibao  io.diff_vl_rat.foreach(_ := vlRat.io.diff_rdata.get)
386368cbcecSxiaofeibao  vlRat.io.readPorts <> io.vlReadPorts
387368cbcecSxiaofeibao  vlRat.io.redirect := io.redirect
388368cbcecSxiaofeibao  vlRat.io.snpt := io.snpt
389368cbcecSxiaofeibao  io.vl_old_pdest := vlRat.io.old_pdest
390368cbcecSxiaofeibao
391368cbcecSxiaofeibao  if (backendParams.debugEn) {
392368cbcecSxiaofeibao    dontTouch(vlRat.io)
393368cbcecSxiaofeibao  }
394368cbcecSxiaofeibao  for ((arch, i) <- vlRat.io.archWritePorts.zipWithIndex) {
395368cbcecSxiaofeibao    arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).vlWen
396368cbcecSxiaofeibao    arch.addr := io.rabCommits.info(i).ldest
397368cbcecSxiaofeibao    arch.data := io.rabCommits.info(i).pdest
398368cbcecSxiaofeibao  }
399368cbcecSxiaofeibao  for ((spec, i) <- vlRat.io.specWritePorts.zipWithIndex) {
400368cbcecSxiaofeibao    spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).vlWen
401368cbcecSxiaofeibao    spec.addr := io.rabCommits.info(i).ldest
402368cbcecSxiaofeibao    spec.data := io.rabCommits.info(i).pdest
403368cbcecSxiaofeibao  }
404368cbcecSxiaofeibao  for ((spec, rename) <- vlRat.io.specWritePorts.zip(io.vlRenamePorts)) {
405368cbcecSxiaofeibao    when(rename.wen) {
406368cbcecSxiaofeibao      spec.wen := true.B
407368cbcecSxiaofeibao      spec.addr := rename.addr
408368cbcecSxiaofeibao      spec.data := rename.data
409368cbcecSxiaofeibao    }
410368cbcecSxiaofeibao  }
411368cbcecSxiaofeibao  if (backendParams.debugEn) {
412368cbcecSxiaofeibao    for ((diff, i) <- vlRat.io.diffWritePorts.get.zipWithIndex) {
413368cbcecSxiaofeibao      diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).vlWen
414368cbcecSxiaofeibao      diff.addr := io.diffCommits.get.info(i).ldest
415368cbcecSxiaofeibao      diff.data := io.diffCommits.get.info(i).pdest
416368cbcecSxiaofeibao    }
417368cbcecSxiaofeibao  }
4187fa2c198SYinan Xu}
419