1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17b034d3b9SLinJiaweipackage xiangshan.backend.rename 18b034d3b9SLinJiawei 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20b034d3b9SLinJiaweiimport chisel3._ 21b034d3b9SLinJiaweiimport chisel3.util._ 22fa7f2c26STang Haojinimport utility.HasCircularQueuePtrHelper 233c02ee8fSwakafaimport utility.ParallelPriorityMux 245f8b6c9eSsinceforYyimport utility.GatedValidRegNext 253c02ee8fSwakafaimport utils.XSError 26b034d3b9SLinJiaweiimport xiangshan._ 27b034d3b9SLinJiawei 28a7a8a6ccSHaojin Tangabstract class RegType 29a7a8a6ccSHaojin Tangcase object Reg_I extends RegType 30a7a8a6ccSHaojin Tangcase object Reg_F extends RegType 31a7a8a6ccSHaojin Tangcase object Reg_V extends RegType 32368cbcecSxiaofeibaocase object Reg_V0 extends RegType 33368cbcecSxiaofeibaocase object Reg_Vl extends RegType 34a7a8a6ccSHaojin Tang 352225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle { 367fa2c198SYinan Xu val hold = Input(Bool()) 37a7a8a6ccSHaojin Tang val addr = Input(UInt(6.W)) 387fa2c198SYinan Xu val data = Output(UInt(PhyRegIdxWidth.W)) 39b034d3b9SLinJiawei} 40b034d3b9SLinJiawei 412225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle { 427fa2c198SYinan Xu val wen = Bool() 43a7a8a6ccSHaojin Tang val addr = UInt(6.W) 447fa2c198SYinan Xu val data = UInt(PhyRegIdxWidth.W) 45b034d3b9SLinJiawei} 46b034d3b9SLinJiawei 47c61abc0cSXuan Huclass RenameTable(reg_t: RegType)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 48d6f9198fSXuan Hu 49d6f9198fSXuan Hu // params alias 50d6f9198fSXuan Hu private val numVecRegSrc = backendParams.numVecRegSrc 515718c384SHaojin Tang private val numVecRatPorts = numVecRegSrc 52d6f9198fSXuan Hu 53a7a8a6ccSHaojin Tang val readPortsNum = reg_t match { 545718c384SHaojin Tang case Reg_I => 2 555718c384SHaojin Tang case Reg_F => 3 562cf47c6eSxiaofeibao case Reg_V => 3 57368cbcecSxiaofeibao case Reg_V0 => 1 58368cbcecSxiaofeibao case Reg_Vl => 1 59368cbcecSxiaofeibao } 60368cbcecSxiaofeibao val rdataNums = reg_t match { 61368cbcecSxiaofeibao case Reg_I => 32 62368cbcecSxiaofeibao case Reg_F => 32 63368cbcecSxiaofeibao case Reg_V => 31 // no v0 64368cbcecSxiaofeibao case Reg_V0 => 1 // v0 65368cbcecSxiaofeibao case Reg_Vl => 1 // vl 66a7a8a6ccSHaojin Tang } 6766b2c4a4SYinan Xu val io = IO(new Bundle { 68ccfddc82SHaojin Tang val redirect = Input(Bool()) 69a7a8a6ccSHaojin Tang val readPorts = Vec(readPortsNum * RenameWidth, new RatReadPort) 70780712aaSxiaofeibao-xjtu val specWritePorts = Vec(RabCommitWidth, Input(new RatWritePort)) 71780712aaSxiaofeibao-xjtu val archWritePorts = Vec(RabCommitWidth, Input(new RatWritePort)) 72780712aaSxiaofeibao-xjtu val old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 73780712aaSxiaofeibao-xjtu val need_free = Vec(RabCommitWidth, Output(Bool())) 74fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 75780712aaSxiaofeibao-xjtu val diffWritePorts = if (backendParams.debugEn) Some(Vec(RabCommitWidth * MaxUopSize, Input(new RatWritePort))) else None 76368cbcecSxiaofeibao val debug_rdata = if (backendParams.debugEn) Some(Vec(rdataNums, Output(UInt(PhyRegIdxWidth.W)))) else None 77368cbcecSxiaofeibao val diff_rdata = if (backendParams.debugEn) Some(Vec(rdataNums, Output(UInt(PhyRegIdxWidth.W)))) else None 78368cbcecSxiaofeibao val debug_v0 = if (backendParams.debugEn) reg_t match { 79368cbcecSxiaofeibao case Reg_V0 => Some(Output(UInt(PhyRegIdxWidth.W))) 80a8db15d8Sfdy case _ => None 81b7d9e8d5Sxiaofeibao-xjtu } else None 82368cbcecSxiaofeibao val diff_v0 = if (backendParams.debugEn) reg_t match { 83368cbcecSxiaofeibao case Reg_V0 => Some(Output(UInt(PhyRegIdxWidth.W))) 84368cbcecSxiaofeibao case _ => None 85368cbcecSxiaofeibao } else None 86368cbcecSxiaofeibao val debug_vl = if (backendParams.debugEn) reg_t match { 87368cbcecSxiaofeibao case Reg_Vl => Some(Output(UInt(PhyRegIdxWidth.W))) 88368cbcecSxiaofeibao case _ => None 89368cbcecSxiaofeibao } else None 90368cbcecSxiaofeibao val diff_vl = if (backendParams.debugEn) reg_t match { 91368cbcecSxiaofeibao case Reg_Vl => Some(Output(UInt(PhyRegIdxWidth.W))) 92a7a8a6ccSHaojin Tang case _ => None 93b7d9e8d5Sxiaofeibao-xjtu } else None 94b034d3b9SLinJiawei }) 95b034d3b9SLinJiawei 96b034d3b9SLinJiawei // speculative rename table 97a7a8a6ccSHaojin Tang val rename_table_init = reg_t match { 98d91483a6Sfdy case Reg_I => VecInit.fill (IntLogicRegs)(0.U(PhyRegIdxWidth.W)) 99d91483a6Sfdy case Reg_F => VecInit.tabulate(FpLogicRegs)(_.U(PhyRegIdxWidth.W)) 1004eebf274Ssinsanction case Reg_V => VecInit.tabulate(VecLogicRegs)(_.U(PhyRegIdxWidth.W)) 101435f48a8Sxiaofeibao case Reg_V0 => VecInit.tabulate(V0LogicRegs)(_.U(PhyRegIdxWidth.W)) 102435f48a8Sxiaofeibao case Reg_Vl => VecInit.tabulate(VlLogicRegs)(_.U(PhyRegIdxWidth.W)) 103a7a8a6ccSHaojin Tang } 10466b2c4a4SYinan Xu val spec_table = RegInit(rename_table_init) 1057fa2c198SYinan Xu val spec_table_next = WireInit(spec_table) 106b034d3b9SLinJiawei // arch state rename table 10766b2c4a4SYinan Xu val arch_table = RegInit(rename_table_init) 108ccfddc82SHaojin Tang val arch_table_next = WireDefault(arch_table) 109dcf3a679STang Haojin // old_pdest 110780712aaSxiaofeibao-xjtu val old_pdest = RegInit(VecInit.fill(RabCommitWidth)(0.U(PhyRegIdxWidth.W))) 111780712aaSxiaofeibao-xjtu val need_free = RegInit(VecInit.fill(RabCommitWidth)(false.B)) 112b034d3b9SLinJiawei 1137fa2c198SYinan Xu // For better timing, we optimize reading and writing to RenameTable as follows: 1147fa2c198SYinan Xu // (1) Writing at T0 will be actually processed at T1. 1157fa2c198SYinan Xu // (2) Reading is synchronous now. 1167fa2c198SYinan Xu // (3) RAddr at T0 will be used to access the table and get data at T0. 1177fa2c198SYinan Xu // (4) WData at T0 is bypassed to RData at T1. 1185f8b6c9eSsinceforYy val t1_redirect = GatedValidRegNext(io.redirect, false.B) 1197fa2c198SYinan Xu val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold)) 12063a2eab5SzhanglyGit val t1_rdata_use_t1_raddr = VecInit(t1_raddr.map(spec_table(_))) 121ccfddc82SHaojin Tang val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts)) 122b034d3b9SLinJiawei 123fa7f2c26STang Haojin val t1_snpt = RegNext(io.snpt, 0.U.asTypeOf(io.snpt)) 124fa7f2c26STang Haojin 125c4b56310SHaojin Tang val snapshots = SnapshotGenerator(spec_table, t1_snpt.snptEnq, t1_snpt.snptDeq, t1_redirect, t1_snpt.flushVec) 126fa7f2c26STang Haojin 1277fa2c198SYinan Xu // WRITE: when instruction commits or walking 1287fa2c198SYinan Xu val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U)) 1297fa2c198SYinan Xu for ((next, i) <- spec_table_next.zipWithIndex) { 1307fa2c198SYinan Xu val matchVec = t1_wSpec_addr.map(w => w(i)) 1317fa2c198SYinan Xu val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse) 1327fa2c198SYinan Xu // When there's a flush, we use arch_table to update spec_table. 133fa7f2c26STang Haojin next := Mux( 134fa7f2c26STang Haojin t1_redirect, 135fa7f2c26STang Haojin Mux(t1_snpt.useSnpt, snapshots(t1_snpt.snptSelect)(i), arch_table(i)), 136fa7f2c26STang Haojin Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i)) 137fa7f2c26STang Haojin ) 1387fa2c198SYinan Xu } 1397fa2c198SYinan Xu spec_table := spec_table_next 1407fa2c198SYinan Xu 1417fa2c198SYinan Xu // READ: decode-rename stage 142b034d3b9SLinJiawei for ((r, i) <- io.readPorts.zipWithIndex) { 14363a2eab5SzhanglyGit val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr)) 14463a2eab5SzhanglyGit val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass))) 14563a2eab5SzhanglyGit val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse) 14663a2eab5SzhanglyGit r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata_use_t1_raddr(i)) 147b034d3b9SLinJiawei } 148b034d3b9SLinJiawei 149dcf3a679STang Haojin for ((w, i) <- io.archWritePorts.zipWithIndex) { 1507fa2c198SYinan Xu when (w.wen) { 151ccfddc82SHaojin Tang arch_table_next(w.addr) := w.data 152ce4949a0SYinan Xu } 153dcf3a679STang Haojin val arch_mask = VecInit.fill(PhyRegIdxWidth)(w.wen).asUInt 154dcf3a679STang Haojin old_pdest(i) := 155dcf3a679STang Haojin MuxCase(arch_table(w.addr) & arch_mask, 156dcf3a679STang Haojin io.archWritePorts.take(i).reverse.map(x => (x.wen && x.addr === w.addr, x.data & arch_mask))) 157b034d3b9SLinJiawei } 158ccfddc82SHaojin Tang arch_table := arch_table_next 159b034d3b9SLinJiawei 160dcf3a679STang Haojin for (((old, free), i) <- (old_pdest zip need_free).zipWithIndex) { 161dcf3a679STang Haojin val hasDuplicate = old_pdest.take(i).map(_ === old) 162dcf3a679STang Haojin val blockedByDup = if (i == 0) false.B else VecInit(hasDuplicate).asUInt.orR 163dcf3a679STang Haojin free := VecInit(arch_table.map(_ =/= old)).asUInt.andR && !blockedByDup 164dcf3a679STang Haojin } 165dcf3a679STang Haojin 166dcf3a679STang Haojin io.old_pdest := old_pdest 167dcf3a679STang Haojin io.need_free := need_free 168*d197680eSxiaofeibao io.debug_rdata.foreach{ x => reg_t match { 169*d197680eSxiaofeibao case Reg_V => x := arch_table.drop(1).take(rdataNums) 170*d197680eSxiaofeibao case _ => x := arch_table.take(rdataNums) 171*d197680eSxiaofeibao } 172*d197680eSxiaofeibao } 173368cbcecSxiaofeibao io.debug_v0.foreach(_ := arch_table(0)) 174368cbcecSxiaofeibao io.debug_vl.foreach(_ := arch_table(0)) 1753691c4dfSfdy if (env.EnableDifftest || env.AlwaysBasicDiff) { 1763691c4dfSfdy val difftest_table = RegInit(rename_table_init) 1773691c4dfSfdy val difftest_table_next = WireDefault(difftest_table) 1783691c4dfSfdy 179cda1c534Sxiaofeibao-xjtu for (w <- io.diffWritePorts.get) { 180a8db15d8Sfdy when(w.wen) { 181a8db15d8Sfdy difftest_table_next(w.addr) := w.data 182a8db15d8Sfdy } 183a8db15d8Sfdy } 184a8db15d8Sfdy difftest_table := difftest_table_next 185a8db15d8Sfdy 186*d197680eSxiaofeibao io.diff_rdata.foreach{ x => reg_t match { 187*d197680eSxiaofeibao case Reg_V => x := difftest_table.drop(1).take(rdataNums) 188*d197680eSxiaofeibao case _ => x := difftest_table.take(rdataNums) 189*d197680eSxiaofeibao } 190*d197680eSxiaofeibao } 191368cbcecSxiaofeibao io.diff_v0.foreach(_ := difftest_table(0)) 192368cbcecSxiaofeibao io.diff_vl.foreach(_ := difftest_table(0)) 19344dead2fSZhangZifei } 1943691c4dfSfdy else { 195b7d9e8d5Sxiaofeibao-xjtu io.diff_rdata.foreach(_ := 0.U.asTypeOf(io.debug_rdata.get)) 196368cbcecSxiaofeibao io.diff_v0.foreach(_ := 0.U) 197368cbcecSxiaofeibao io.diff_vl.foreach(_ := 0.U) 1983691c4dfSfdy } 1993691c4dfSfdy} 2007fa2c198SYinan Xu 2017fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule { 202d6f9198fSXuan Hu 203d6f9198fSXuan Hu // params alias 204d6f9198fSXuan Hu private val numVecRegSrc = backendParams.numVecRegSrc 2055718c384SHaojin Tang private val numVecRatPorts = numVecRegSrc 206d6f9198fSXuan Hu 2077fa2c198SYinan Xu val io = IO(new Bundle() { 208ccfddc82SHaojin Tang val redirect = Input(Bool()) 2096b102a39SHaojin Tang val rabCommits = Input(new RabCommitIO) 210cda1c534Sxiaofeibao-xjtu val diffCommits = if (backendParams.debugEn) Some(Input(new DiffCommitIO)) else None 2115718c384SHaojin Tang val intReadPorts = Vec(RenameWidth, Vec(2, new RatReadPort)) 2127fa2c198SYinan Xu val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 2135718c384SHaojin Tang val fpReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort)) 2147fa2c198SYinan Xu val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 215d6f9198fSXuan Hu val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, new RatReadPort)) 216deb6421eSHaojin Tang val vecRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 217368cbcecSxiaofeibao val v0ReadPorts = Vec(RenameWidth, new RatReadPort) 218368cbcecSxiaofeibao val v0RenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 219368cbcecSxiaofeibao val vlReadPorts = Vec(RenameWidth, new RatReadPort) 220368cbcecSxiaofeibao val vlRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 221c61abc0cSXuan Hu 222780712aaSxiaofeibao-xjtu val int_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 223780712aaSxiaofeibao-xjtu val fp_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 224780712aaSxiaofeibao-xjtu val vec_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 225368cbcecSxiaofeibao val v0_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 226368cbcecSxiaofeibao val vl_old_pdest = Vec(RabCommitWidth, Output(UInt(PhyRegIdxWidth.W))) 227780712aaSxiaofeibao-xjtu val int_need_free = Vec(RabCommitWidth, Output(Bool())) 228fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 229c61abc0cSXuan Hu 2307fa2c198SYinan Xu // for debug printing 231b7d9e8d5Sxiaofeibao-xjtu val debug_int_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 232b7d9e8d5Sxiaofeibao-xjtu val debug_fp_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 233368cbcecSxiaofeibao val debug_vec_rat = if (backendParams.debugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None 234d1e473c9Sxiaofeibao val debug_v0_rat = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None 235d1e473c9Sxiaofeibao val debug_vl_rat = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None 236a8db15d8Sfdy 237b7d9e8d5Sxiaofeibao-xjtu val diff_int_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 238b7d9e8d5Sxiaofeibao-xjtu val diff_fp_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 239368cbcecSxiaofeibao val diff_vec_rat = if (backendParams.debugEn) Some(Vec(31, Output(UInt(PhyRegIdxWidth.W)))) else None 240d1e473c9Sxiaofeibao val diff_v0_rat = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None 241d1e473c9Sxiaofeibao val diff_vl_rat = if (backendParams.debugEn) Some(Vec(1,Output(UInt(PhyRegIdxWidth.W)))) else None 2427fa2c198SYinan Xu }) 2437fa2c198SYinan Xu 244a7a8a6ccSHaojin Tang val intRat = Module(new RenameTable(Reg_I)) 245a7a8a6ccSHaojin Tang val fpRat = Module(new RenameTable(Reg_F)) 246a7a8a6ccSHaojin Tang val vecRat = Module(new RenameTable(Reg_V)) 247368cbcecSxiaofeibao val v0Rat = Module(new RenameTable(Reg_V0)) 248368cbcecSxiaofeibao val vlRat = Module(new RenameTable(Reg_Vl)) 2497fa2c198SYinan Xu 250b7d9e8d5Sxiaofeibao-xjtu io.debug_int_rat .foreach(_ := intRat.io.debug_rdata.get) 251b7d9e8d5Sxiaofeibao-xjtu io.diff_int_rat .foreach(_ := intRat.io.diff_rdata.get) 2527fa2c198SYinan Xu intRat.io.readPorts <> io.intReadPorts.flatten 253ccfddc82SHaojin Tang intRat.io.redirect := io.redirect 254fa7f2c26STang Haojin intRat.io.snpt := io.snpt 255dcf3a679STang Haojin io.int_old_pdest := intRat.io.old_pdest 256dcf3a679STang Haojin io.int_need_free := intRat.io.need_free 2576b102a39SHaojin Tang val intDestValid = io.rabCommits.info.map(_.rfWen) 2587fa2c198SYinan Xu for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) { 2596b102a39SHaojin Tang arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && intDestValid(i) 2606b102a39SHaojin Tang arch.addr := io.rabCommits.info(i).ldest 2616b102a39SHaojin Tang arch.data := io.rabCommits.info(i).pdest 262c3abb8b6SYinan Xu XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n") 2637fa2c198SYinan Xu } 2647fa2c198SYinan Xu for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) { 2656b102a39SHaojin Tang spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && intDestValid(i) 2666b102a39SHaojin Tang spec.addr := io.rabCommits.info(i).ldest 2676b102a39SHaojin Tang spec.data := io.rabCommits.info(i).pdest 268c3abb8b6SYinan Xu XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n") 2697fa2c198SYinan Xu } 2707fa2c198SYinan Xu for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) { 2717fa2c198SYinan Xu when (rename.wen) { 2727fa2c198SYinan Xu spec.wen := true.B 2737fa2c198SYinan Xu spec.addr := rename.addr 2747fa2c198SYinan Xu spec.data := rename.data 2757fa2c198SYinan Xu } 2767fa2c198SYinan Xu } 277cda1c534Sxiaofeibao-xjtu if (backendParams.debugEn) { 278cda1c534Sxiaofeibao-xjtu for ((diff, i) <- intRat.io.diffWritePorts.get.zipWithIndex) { 279cda1c534Sxiaofeibao-xjtu diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).rfWen 280cda1c534Sxiaofeibao-xjtu diff.addr := io.diffCommits.get.info(i).ldest 281cda1c534Sxiaofeibao-xjtu diff.data := io.diffCommits.get.info(i).pdest 282cda1c534Sxiaofeibao-xjtu } 283a8db15d8Sfdy } 2847fa2c198SYinan Xu 2857fa2c198SYinan Xu // debug read ports for difftest 286b7d9e8d5Sxiaofeibao-xjtu io.debug_fp_rat.foreach(_ := fpRat.io.debug_rdata.get) 287b7d9e8d5Sxiaofeibao-xjtu io.diff_fp_rat .foreach(_ := fpRat.io.diff_rdata.get) 2887fa2c198SYinan Xu fpRat.io.readPorts <> io.fpReadPorts.flatten 289deb6421eSHaojin Tang fpRat.io.redirect := io.redirect 290c61abc0cSXuan Hu fpRat.io.snpt := io.snpt 291c61abc0cSXuan Hu io.fp_old_pdest := fpRat.io.old_pdest 292c61abc0cSXuan Hu 2937fa2c198SYinan Xu for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) { 2946b102a39SHaojin Tang arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).fpWen 2956b102a39SHaojin Tang arch.addr := io.rabCommits.info(i).ldest 2966b102a39SHaojin Tang arch.data := io.rabCommits.info(i).pdest 2977fa2c198SYinan Xu } 2987fa2c198SYinan Xu for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) { 2996b102a39SHaojin Tang spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).fpWen 3006b102a39SHaojin Tang spec.addr := io.rabCommits.info(i).ldest 3016b102a39SHaojin Tang spec.data := io.rabCommits.info(i).pdest 3027fa2c198SYinan Xu } 3037fa2c198SYinan Xu for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) { 3047fa2c198SYinan Xu when (rename.wen) { 3057fa2c198SYinan Xu spec.wen := true.B 3067fa2c198SYinan Xu spec.addr := rename.addr 3077fa2c198SYinan Xu spec.data := rename.data 3087fa2c198SYinan Xu } 3097fa2c198SYinan Xu } 310cda1c534Sxiaofeibao-xjtu if (backendParams.debugEn) { 311cda1c534Sxiaofeibao-xjtu for ((diff, i) <- fpRat.io.diffWritePorts.get.zipWithIndex) { 312cda1c534Sxiaofeibao-xjtu diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).fpWen 313cda1c534Sxiaofeibao-xjtu diff.addr := io.diffCommits.get.info(i).ldest 314cda1c534Sxiaofeibao-xjtu diff.data := io.diffCommits.get.info(i).pdest 315a8db15d8Sfdy } 316cda1c534Sxiaofeibao-xjtu } 317368cbcecSxiaofeibao 318deb6421eSHaojin Tang // debug read ports for difftest 319b7d9e8d5Sxiaofeibao-xjtu io.debug_vec_rat .foreach(_ := vecRat.io.debug_rdata.get) 320b7d9e8d5Sxiaofeibao-xjtu io.diff_vec_rat .foreach(_ := vecRat.io.diff_rdata.get) 321deb6421eSHaojin Tang vecRat.io.readPorts <> io.vecReadPorts.flatten 322deb6421eSHaojin Tang vecRat.io.redirect := io.redirect 323870f462dSXuan Hu vecRat.io.snpt := io.snpt 3243cf50307SZiyue Zhang io.vec_old_pdest := vecRat.io.old_pdest 325870f462dSXuan Hu 32640a70bd6SZhangZifei //TODO: RM the donTouch 3278d081717Sszw_kaixin if(backendParams.debugEn) { 32840a70bd6SZhangZifei dontTouch(vecRat.io) 3298d081717Sszw_kaixin } 330deb6421eSHaojin Tang for ((arch, i) <- vecRat.io.archWritePorts.zipWithIndex) { 3316b102a39SHaojin Tang arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).vecWen 3326b102a39SHaojin Tang arch.addr := io.rabCommits.info(i).ldest 3336b102a39SHaojin Tang arch.data := io.rabCommits.info(i).pdest 334deb6421eSHaojin Tang } 335deb6421eSHaojin Tang for ((spec, i) <- vecRat.io.specWritePorts.zipWithIndex) { 3366b102a39SHaojin Tang spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).vecWen 3376b102a39SHaojin Tang spec.addr := io.rabCommits.info(i).ldest 3386b102a39SHaojin Tang spec.data := io.rabCommits.info(i).pdest 339deb6421eSHaojin Tang } 340deb6421eSHaojin Tang for ((spec, rename) <- vecRat.io.specWritePorts.zip(io.vecRenamePorts)) { 341deb6421eSHaojin Tang when (rename.wen) { 342deb6421eSHaojin Tang spec.wen := true.B 343deb6421eSHaojin Tang spec.addr := rename.addr 344deb6421eSHaojin Tang spec.data := rename.data 345deb6421eSHaojin Tang } 346deb6421eSHaojin Tang } 347cda1c534Sxiaofeibao-xjtu if (backendParams.debugEn) { 348cda1c534Sxiaofeibao-xjtu for ((diff, i) <- vecRat.io.diffWritePorts.get.zipWithIndex) { 349cda1c534Sxiaofeibao-xjtu diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).vecWen 350cda1c534Sxiaofeibao-xjtu diff.addr := io.diffCommits.get.info(i).ldest 351cda1c534Sxiaofeibao-xjtu diff.data := io.diffCommits.get.info(i).pdest 352a8db15d8Sfdy } 353cda1c534Sxiaofeibao-xjtu } 354368cbcecSxiaofeibao 355368cbcecSxiaofeibao // debug read ports for difftest 356368cbcecSxiaofeibao io.debug_v0_rat.foreach(_ := v0Rat.io.debug_rdata.get) 357368cbcecSxiaofeibao io.diff_v0_rat.foreach(_ := v0Rat.io.diff_rdata.get) 358368cbcecSxiaofeibao v0Rat.io.readPorts <> io.v0ReadPorts 359368cbcecSxiaofeibao v0Rat.io.redirect := io.redirect 360368cbcecSxiaofeibao v0Rat.io.snpt := io.snpt 361368cbcecSxiaofeibao io.v0_old_pdest := v0Rat.io.old_pdest 362368cbcecSxiaofeibao 363368cbcecSxiaofeibao if (backendParams.debugEn) { 364368cbcecSxiaofeibao dontTouch(v0Rat.io) 365368cbcecSxiaofeibao } 366368cbcecSxiaofeibao for ((arch, i) <- v0Rat.io.archWritePorts.zipWithIndex) { 367368cbcecSxiaofeibao arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).v0Wen 368368cbcecSxiaofeibao arch.addr := io.rabCommits.info(i).ldest 369368cbcecSxiaofeibao arch.data := io.rabCommits.info(i).pdest 370368cbcecSxiaofeibao } 371368cbcecSxiaofeibao for ((spec, i) <- v0Rat.io.specWritePorts.zipWithIndex) { 372368cbcecSxiaofeibao spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).v0Wen 373368cbcecSxiaofeibao spec.addr := io.rabCommits.info(i).ldest 374368cbcecSxiaofeibao spec.data := io.rabCommits.info(i).pdest 375368cbcecSxiaofeibao } 376368cbcecSxiaofeibao for ((spec, rename) <- v0Rat.io.specWritePorts.zip(io.v0RenamePorts)) { 377368cbcecSxiaofeibao when(rename.wen) { 378368cbcecSxiaofeibao spec.wen := true.B 379368cbcecSxiaofeibao spec.addr := rename.addr 380368cbcecSxiaofeibao spec.data := rename.data 381368cbcecSxiaofeibao } 382368cbcecSxiaofeibao } 383368cbcecSxiaofeibao if (backendParams.debugEn) { 384368cbcecSxiaofeibao for ((diff, i) <- v0Rat.io.diffWritePorts.get.zipWithIndex) { 385368cbcecSxiaofeibao diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).v0Wen 386368cbcecSxiaofeibao diff.addr := io.diffCommits.get.info(i).ldest 387368cbcecSxiaofeibao diff.data := io.diffCommits.get.info(i).pdest 388368cbcecSxiaofeibao } 389368cbcecSxiaofeibao } 390368cbcecSxiaofeibao 391368cbcecSxiaofeibao // debug read ports for difftest 392368cbcecSxiaofeibao io.debug_vl_rat.foreach(_ := vlRat.io.debug_rdata.get) 393368cbcecSxiaofeibao io.diff_vl_rat.foreach(_ := vlRat.io.diff_rdata.get) 394368cbcecSxiaofeibao vlRat.io.readPorts <> io.vlReadPorts 395368cbcecSxiaofeibao vlRat.io.redirect := io.redirect 396368cbcecSxiaofeibao vlRat.io.snpt := io.snpt 397368cbcecSxiaofeibao io.vl_old_pdest := vlRat.io.old_pdest 398368cbcecSxiaofeibao 399368cbcecSxiaofeibao if (backendParams.debugEn) { 400368cbcecSxiaofeibao dontTouch(vlRat.io) 401368cbcecSxiaofeibao } 402368cbcecSxiaofeibao for ((arch, i) <- vlRat.io.archWritePorts.zipWithIndex) { 403368cbcecSxiaofeibao arch.wen := io.rabCommits.isCommit && io.rabCommits.commitValid(i) && io.rabCommits.info(i).vlWen 404368cbcecSxiaofeibao arch.addr := io.rabCommits.info(i).ldest 405368cbcecSxiaofeibao arch.data := io.rabCommits.info(i).pdest 406368cbcecSxiaofeibao } 407368cbcecSxiaofeibao for ((spec, i) <- vlRat.io.specWritePorts.zipWithIndex) { 408368cbcecSxiaofeibao spec.wen := io.rabCommits.isWalk && io.rabCommits.walkValid(i) && io.rabCommits.info(i).vlWen 409368cbcecSxiaofeibao spec.addr := io.rabCommits.info(i).ldest 410368cbcecSxiaofeibao spec.data := io.rabCommits.info(i).pdest 411368cbcecSxiaofeibao } 412368cbcecSxiaofeibao for ((spec, rename) <- vlRat.io.specWritePorts.zip(io.vlRenamePorts)) { 413368cbcecSxiaofeibao when(rename.wen) { 414368cbcecSxiaofeibao spec.wen := true.B 415368cbcecSxiaofeibao spec.addr := rename.addr 416368cbcecSxiaofeibao spec.data := rename.data 417368cbcecSxiaofeibao } 418368cbcecSxiaofeibao } 419368cbcecSxiaofeibao if (backendParams.debugEn) { 420368cbcecSxiaofeibao for ((diff, i) <- vlRat.io.diffWritePorts.get.zipWithIndex) { 421368cbcecSxiaofeibao diff.wen := io.diffCommits.get.isCommit && io.diffCommits.get.commitValid(i) && io.diffCommits.get.info(i).vlWen 422368cbcecSxiaofeibao diff.addr := io.diffCommits.get.info(i).ldest 423368cbcecSxiaofeibao diff.data := io.diffCommits.get.info(i).pdest 424368cbcecSxiaofeibao } 425368cbcecSxiaofeibao } 4267fa2c198SYinan Xu} 427