1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17b034d3b9SLinJiaweipackage xiangshan.backend.rename 18b034d3b9SLinJiawei 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20b034d3b9SLinJiaweiimport chisel3._ 21b034d3b9SLinJiaweiimport chisel3.util._ 22fa7f2c26STang Haojinimport utility.HasCircularQueuePtrHelper 233c02ee8fSwakafaimport utility.ParallelPriorityMux 243c02ee8fSwakafaimport utils.XSError 25b034d3b9SLinJiaweiimport xiangshan._ 26b034d3b9SLinJiawei 27a7a8a6ccSHaojin Tangabstract class RegType 28a7a8a6ccSHaojin Tangcase object Reg_I extends RegType 29a7a8a6ccSHaojin Tangcase object Reg_F extends RegType 30a7a8a6ccSHaojin Tangcase object Reg_V extends RegType 31a7a8a6ccSHaojin Tang 322225d46eSJiawei Linclass RatReadPort(implicit p: Parameters) extends XSBundle { 337fa2c198SYinan Xu val hold = Input(Bool()) 34a7a8a6ccSHaojin Tang val addr = Input(UInt(6.W)) 357fa2c198SYinan Xu val data = Output(UInt(PhyRegIdxWidth.W)) 36b034d3b9SLinJiawei} 37b034d3b9SLinJiawei 382225d46eSJiawei Linclass RatWritePort(implicit p: Parameters) extends XSBundle { 397fa2c198SYinan Xu val wen = Bool() 40a7a8a6ccSHaojin Tang val addr = UInt(6.W) 417fa2c198SYinan Xu val data = UInt(PhyRegIdxWidth.W) 42b034d3b9SLinJiawei} 43b034d3b9SLinJiawei 44c61abc0cSXuan Huclass RenameTable(reg_t: RegType)(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 45d6f9198fSXuan Hu 46d6f9198fSXuan Hu // params alias 47d6f9198fSXuan Hu private val numVecRegSrc = backendParams.numVecRegSrc 48d6f9198fSXuan Hu private val numVecRatPorts = numVecRegSrc + 1 // +1 dst 49d6f9198fSXuan Hu 50a7a8a6ccSHaojin Tang val readPortsNum = reg_t match { 51a7a8a6ccSHaojin Tang case Reg_I => 3 52a7a8a6ccSHaojin Tang case Reg_F => 4 53d6f9198fSXuan Hu case Reg_V => numVecRatPorts // +1 ldest 54a7a8a6ccSHaojin Tang } 5566b2c4a4SYinan Xu val io = IO(new Bundle { 56ccfddc82SHaojin Tang val redirect = Input(Bool()) 57a7a8a6ccSHaojin Tang val readPorts = Vec(readPortsNum * RenameWidth, new RatReadPort) 587fa2c198SYinan Xu val specWritePorts = Vec(CommitWidth, Input(new RatWritePort)) 597fa2c198SYinan Xu val archWritePorts = Vec(CommitWidth, Input(new RatWritePort)) 60dcf3a679STang Haojin val old_pdest = Vec(CommitWidth, Output(UInt(PhyRegIdxWidth.W))) 61dcf3a679STang Haojin val need_free = Vec(CommitWidth, Output(Bool())) 62fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 63a8db15d8Sfdy val diffWritePorts = Vec(CommitWidth * MaxUopSize, Input(new RatWritePort)) 64b7d9e8d5Sxiaofeibao-xjtu val debug_rdata = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 65b7d9e8d5Sxiaofeibao-xjtu val debug_vconfig = if (backendParams.debugEn) reg_t match { // vconfig is implemented as int reg[32] 66a8db15d8Sfdy case Reg_V => Some(Output(UInt(PhyRegIdxWidth.W))) 67a8db15d8Sfdy case _ => None 68b7d9e8d5Sxiaofeibao-xjtu } else None 69b7d9e8d5Sxiaofeibao-xjtu val diff_rdata = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 70b7d9e8d5Sxiaofeibao-xjtu val diff_vconfig = if (backendParams.debugEn) reg_t match { 71a8db15d8Sfdy case Reg_V => Some(Output(UInt(PhyRegIdxWidth.W))) 72a7a8a6ccSHaojin Tang case _ => None 73b7d9e8d5Sxiaofeibao-xjtu } else None 74b034d3b9SLinJiawei }) 75b034d3b9SLinJiawei 76b034d3b9SLinJiawei // speculative rename table 77a7a8a6ccSHaojin Tang // fp and vec share the same free list, so the first init value of vecRAT is 32 78a7a8a6ccSHaojin Tang val rename_table_init = reg_t match { 79d91483a6Sfdy case Reg_I => VecInit.fill (IntLogicRegs)(0.U(PhyRegIdxWidth.W)) 80d91483a6Sfdy case Reg_F => VecInit.tabulate(FpLogicRegs)(_.U(PhyRegIdxWidth.W)) 81d91483a6Sfdy case Reg_V => VecInit.tabulate(VecLogicRegs)(x => (x + FpLogicRegs).U(PhyRegIdxWidth.W)) 82a7a8a6ccSHaojin Tang } 8366b2c4a4SYinan Xu val spec_table = RegInit(rename_table_init) 847fa2c198SYinan Xu val spec_table_next = WireInit(spec_table) 85b034d3b9SLinJiawei // arch state rename table 8666b2c4a4SYinan Xu val arch_table = RegInit(rename_table_init) 87ccfddc82SHaojin Tang val arch_table_next = WireDefault(arch_table) 88dcf3a679STang Haojin // old_pdest 89dcf3a679STang Haojin val old_pdest = RegInit(VecInit.fill(CommitWidth)(0.U(PhyRegIdxWidth.W))) 90dcf3a679STang Haojin val need_free = RegInit(VecInit.fill(CommitWidth)(false.B)) 91b034d3b9SLinJiawei 927fa2c198SYinan Xu // For better timing, we optimize reading and writing to RenameTable as follows: 937fa2c198SYinan Xu // (1) Writing at T0 will be actually processed at T1. 947fa2c198SYinan Xu // (2) Reading is synchronous now. 957fa2c198SYinan Xu // (3) RAddr at T0 will be used to access the table and get data at T0. 967fa2c198SYinan Xu // (4) WData at T0 is bypassed to RData at T1. 97ccfddc82SHaojin Tang val t1_redirect = RegNext(io.redirect, false.B) 987fa2c198SYinan Xu val t1_rdata = io.readPorts.map(p => RegNext(Mux(p.hold, p.data, spec_table_next(p.addr)))) 997fa2c198SYinan Xu val t1_raddr = io.readPorts.map(p => RegEnable(p.addr, !p.hold)) 100ccfddc82SHaojin Tang val t1_wSpec = RegNext(Mux(io.redirect, 0.U.asTypeOf(io.specWritePorts), io.specWritePorts)) 101b034d3b9SLinJiawei 102fa7f2c26STang Haojin val t1_snpt = RegNext(io.snpt, 0.U.asTypeOf(io.snpt)) 103fa7f2c26STang Haojin 104*c4b56310SHaojin Tang val snapshots = SnapshotGenerator(spec_table, t1_snpt.snptEnq, t1_snpt.snptDeq, t1_redirect, t1_snpt.flushVec) 105fa7f2c26STang Haojin 1067fa2c198SYinan Xu // WRITE: when instruction commits or walking 1077fa2c198SYinan Xu val t1_wSpec_addr = t1_wSpec.map(w => Mux(w.wen, UIntToOH(w.addr), 0.U)) 1087fa2c198SYinan Xu for ((next, i) <- spec_table_next.zipWithIndex) { 1097fa2c198SYinan Xu val matchVec = t1_wSpec_addr.map(w => w(i)) 1107fa2c198SYinan Xu val wMatch = ParallelPriorityMux(matchVec.reverse, t1_wSpec.map(_.data).reverse) 1117fa2c198SYinan Xu // When there's a flush, we use arch_table to update spec_table. 112fa7f2c26STang Haojin next := Mux( 113fa7f2c26STang Haojin t1_redirect, 114fa7f2c26STang Haojin Mux(t1_snpt.useSnpt, snapshots(t1_snpt.snptSelect)(i), arch_table(i)), 115fa7f2c26STang Haojin Mux(VecInit(matchVec).asUInt.orR, wMatch, spec_table(i)) 116fa7f2c26STang Haojin ) 1177fa2c198SYinan Xu } 1187fa2c198SYinan Xu spec_table := spec_table_next 1197fa2c198SYinan Xu 1207fa2c198SYinan Xu // READ: decode-rename stage 121b034d3b9SLinJiawei for ((r, i) <- io.readPorts.zipWithIndex) { 1227fa2c198SYinan Xu // We use two comparisons here because r.hold has bad timing but addrs have better timing. 1237fa2c198SYinan Xu val t0_bypass = io.specWritePorts.map(w => w.wen && Mux(r.hold, w.addr === t1_raddr(i), w.addr === r.addr)) 124ccfddc82SHaojin Tang val t1_bypass = RegNext(Mux(io.redirect, 0.U.asTypeOf(VecInit(t0_bypass)), VecInit(t0_bypass))) 1257fa2c198SYinan Xu val bypass_data = ParallelPriorityMux(t1_bypass.reverse, t1_wSpec.map(_.data).reverse) 1267fa2c198SYinan Xu r.data := Mux(t1_bypass.asUInt.orR, bypass_data, t1_rdata(i)) 127b034d3b9SLinJiawei } 128b034d3b9SLinJiawei 129dcf3a679STang Haojin for ((w, i) <- io.archWritePorts.zipWithIndex) { 1307fa2c198SYinan Xu when (w.wen) { 131ccfddc82SHaojin Tang arch_table_next(w.addr) := w.data 132ce4949a0SYinan Xu } 133dcf3a679STang Haojin val arch_mask = VecInit.fill(PhyRegIdxWidth)(w.wen).asUInt 134dcf3a679STang Haojin old_pdest(i) := 135dcf3a679STang Haojin MuxCase(arch_table(w.addr) & arch_mask, 136dcf3a679STang Haojin io.archWritePorts.take(i).reverse.map(x => (x.wen && x.addr === w.addr, x.data & arch_mask))) 137b034d3b9SLinJiawei } 138ccfddc82SHaojin Tang arch_table := arch_table_next 139b034d3b9SLinJiawei 140dcf3a679STang Haojin for (((old, free), i) <- (old_pdest zip need_free).zipWithIndex) { 141dcf3a679STang Haojin val hasDuplicate = old_pdest.take(i).map(_ === old) 142dcf3a679STang Haojin val blockedByDup = if (i == 0) false.B else VecInit(hasDuplicate).asUInt.orR 143dcf3a679STang Haojin free := VecInit(arch_table.map(_ =/= old)).asUInt.andR && !blockedByDup 144dcf3a679STang Haojin } 145dcf3a679STang Haojin 146dcf3a679STang Haojin io.old_pdest := old_pdest 147dcf3a679STang Haojin io.need_free := need_free 148b7d9e8d5Sxiaofeibao-xjtu io.debug_rdata.foreach(_ := arch_table.take(32)) 1493691c4dfSfdy io.debug_vconfig match { 15083ba63b3SXuan Hu case None => 1513691c4dfSfdy case x => x.get := arch_table.last 1523691c4dfSfdy } 1533691c4dfSfdy if (env.EnableDifftest || env.AlwaysBasicDiff) { 1543691c4dfSfdy val difftest_table = RegInit(rename_table_init) 1553691c4dfSfdy val difftest_table_next = WireDefault(difftest_table) 1563691c4dfSfdy 157a8db15d8Sfdy for (w <- io.diffWritePorts) { 158a8db15d8Sfdy when(w.wen) { 159a8db15d8Sfdy difftest_table_next(w.addr) := w.data 160a8db15d8Sfdy } 161a8db15d8Sfdy } 162a8db15d8Sfdy difftest_table := difftest_table_next 163a8db15d8Sfdy 164b7d9e8d5Sxiaofeibao-xjtu io.diff_rdata.foreach(_ := difftest_table.take(32)) 165a8db15d8Sfdy io.diff_vconfig match { 16683ba63b3SXuan Hu case None => 167189ec863SzhanglyGit case x => x.get := difftest_table(VCONFIG_IDX) 168a8db15d8Sfdy } 16944dead2fSZhangZifei } 1703691c4dfSfdy else { 171b7d9e8d5Sxiaofeibao-xjtu io.diff_rdata.foreach(_ := 0.U.asTypeOf(io.debug_rdata.get)) 1723691c4dfSfdy io.diff_vconfig match { 17383ba63b3SXuan Hu case None => 1743691c4dfSfdy case x => x.get := 0.U 1753691c4dfSfdy } 1763691c4dfSfdy } 1773691c4dfSfdy} 1787fa2c198SYinan Xu 1797fa2c198SYinan Xuclass RenameTableWrapper(implicit p: Parameters) extends XSModule { 180d6f9198fSXuan Hu 181d6f9198fSXuan Hu // params alias 182d6f9198fSXuan Hu private val numVecRegSrc = backendParams.numVecRegSrc 183d6f9198fSXuan Hu private val numVecRatPorts = numVecRegSrc + 1 // +1 dst 184d6f9198fSXuan Hu 1857fa2c198SYinan Xu val io = IO(new Bundle() { 186ccfddc82SHaojin Tang val redirect = Input(Bool()) 187ccfddc82SHaojin Tang val robCommits = Input(new RobCommitIO) 188a8db15d8Sfdy val diffCommits = Input(new DiffCommitIO) 1897fa2c198SYinan Xu val intReadPorts = Vec(RenameWidth, Vec(3, new RatReadPort)) 1907fa2c198SYinan Xu val intRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 1917fa2c198SYinan Xu val fpReadPorts = Vec(RenameWidth, Vec(4, new RatReadPort)) 1927fa2c198SYinan Xu val fpRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 193d6f9198fSXuan Hu val vecReadPorts = Vec(RenameWidth, Vec(numVecRatPorts, new RatReadPort)) 194deb6421eSHaojin Tang val vecRenamePorts = Vec(RenameWidth, Input(new RatWritePort)) 195c61abc0cSXuan Hu 196dcf3a679STang Haojin val int_old_pdest = Vec(CommitWidth, Output(UInt(PhyRegIdxWidth.W))) 197dcf3a679STang Haojin val fp_old_pdest = Vec(CommitWidth, Output(UInt(PhyRegIdxWidth.W))) 1983cf50307SZiyue Zhang val vec_old_pdest = Vec(CommitWidth, Output(UInt(PhyRegIdxWidth.W))) 199dcf3a679STang Haojin val int_need_free = Vec(CommitWidth, Output(Bool())) 200fa7f2c26STang Haojin val snpt = Input(new SnapshotPort) 201c61abc0cSXuan Hu 2027fa2c198SYinan Xu // for debug printing 203b7d9e8d5Sxiaofeibao-xjtu val debug_int_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 204b7d9e8d5Sxiaofeibao-xjtu val debug_fp_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 205b7d9e8d5Sxiaofeibao-xjtu val debug_vec_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 206b7d9e8d5Sxiaofeibao-xjtu val debug_vconfig_rat = if (backendParams.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None 207a8db15d8Sfdy 208b7d9e8d5Sxiaofeibao-xjtu val diff_int_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 209b7d9e8d5Sxiaofeibao-xjtu val diff_fp_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 210b7d9e8d5Sxiaofeibao-xjtu val diff_vec_rat = if (backendParams.debugEn) Some(Vec(32, Output(UInt(PhyRegIdxWidth.W)))) else None 211b7d9e8d5Sxiaofeibao-xjtu val diff_vconfig_rat = if (backendParams.debugEn) Some(Output(UInt(PhyRegIdxWidth.W))) else None 2127fa2c198SYinan Xu }) 2137fa2c198SYinan Xu 214a7a8a6ccSHaojin Tang val intRat = Module(new RenameTable(Reg_I)) 215a7a8a6ccSHaojin Tang val fpRat = Module(new RenameTable(Reg_F)) 216a7a8a6ccSHaojin Tang val vecRat = Module(new RenameTable(Reg_V)) 2177fa2c198SYinan Xu 218b7d9e8d5Sxiaofeibao-xjtu io.debug_int_rat .foreach(_ := intRat.io.debug_rdata.get) 219b7d9e8d5Sxiaofeibao-xjtu io.diff_int_rat .foreach(_ := intRat.io.diff_rdata.get) 2207fa2c198SYinan Xu intRat.io.readPorts <> io.intReadPorts.flatten 221ccfddc82SHaojin Tang intRat.io.redirect := io.redirect 222fa7f2c26STang Haojin intRat.io.snpt := io.snpt 223dcf3a679STang Haojin io.int_old_pdest := intRat.io.old_pdest 224dcf3a679STang Haojin io.int_need_free := intRat.io.need_free 225c3abb8b6SYinan Xu val intDestValid = io.robCommits.info.map(_.rfWen) 2267fa2c198SYinan Xu for ((arch, i) <- intRat.io.archWritePorts.zipWithIndex) { 2276474c47fSYinan Xu arch.wen := io.robCommits.isCommit && io.robCommits.commitValid(i) && intDestValid(i) 2287fa2c198SYinan Xu arch.addr := io.robCommits.info(i).ldest 2297fa2c198SYinan Xu arch.data := io.robCommits.info(i).pdest 230c3abb8b6SYinan Xu XSError(arch.wen && arch.addr === 0.U && arch.data =/= 0.U, "pdest for $0 should be 0\n") 2317fa2c198SYinan Xu } 2327fa2c198SYinan Xu for ((spec, i) <- intRat.io.specWritePorts.zipWithIndex) { 2336474c47fSYinan Xu spec.wen := io.robCommits.isWalk && io.robCommits.walkValid(i) && intDestValid(i) 2347fa2c198SYinan Xu spec.addr := io.robCommits.info(i).ldest 235ccfddc82SHaojin Tang spec.data := io.robCommits.info(i).pdest 236c3abb8b6SYinan Xu XSError(spec.wen && spec.addr === 0.U && spec.data =/= 0.U, "pdest for $0 should be 0\n") 2377fa2c198SYinan Xu } 2387fa2c198SYinan Xu for ((spec, rename) <- intRat.io.specWritePorts.zip(io.intRenamePorts)) { 2397fa2c198SYinan Xu when (rename.wen) { 2407fa2c198SYinan Xu spec.wen := true.B 2417fa2c198SYinan Xu spec.addr := rename.addr 2427fa2c198SYinan Xu spec.data := rename.data 2437fa2c198SYinan Xu } 2447fa2c198SYinan Xu } 245a8db15d8Sfdy for ((diff, i) <- intRat.io.diffWritePorts.zipWithIndex) { 246a8db15d8Sfdy diff.wen := io.diffCommits.isCommit && io.diffCommits.commitValid(i) && io.diffCommits.info(i).rfWen 247a8db15d8Sfdy diff.addr := io.diffCommits.info(i).ldest 248a8db15d8Sfdy diff.data := io.diffCommits.info(i).pdest 249a8db15d8Sfdy } 2507fa2c198SYinan Xu 2517fa2c198SYinan Xu // debug read ports for difftest 252b7d9e8d5Sxiaofeibao-xjtu io.debug_fp_rat.foreach(_ := fpRat.io.debug_rdata.get) 253b7d9e8d5Sxiaofeibao-xjtu io.diff_fp_rat .foreach(_ := fpRat.io.diff_rdata.get) 2547fa2c198SYinan Xu fpRat.io.readPorts <> io.fpReadPorts.flatten 255deb6421eSHaojin Tang fpRat.io.redirect := io.redirect 256c61abc0cSXuan Hu fpRat.io.snpt := io.snpt 257c61abc0cSXuan Hu io.fp_old_pdest := fpRat.io.old_pdest 258c61abc0cSXuan Hu 2597fa2c198SYinan Xu for ((arch, i) <- fpRat.io.archWritePorts.zipWithIndex) { 2606474c47fSYinan Xu arch.wen := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).fpWen 2617fa2c198SYinan Xu arch.addr := io.robCommits.info(i).ldest 2627fa2c198SYinan Xu arch.data := io.robCommits.info(i).pdest 2637fa2c198SYinan Xu } 2647fa2c198SYinan Xu for ((spec, i) <- fpRat.io.specWritePorts.zipWithIndex) { 2656474c47fSYinan Xu spec.wen := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).fpWen 2667fa2c198SYinan Xu spec.addr := io.robCommits.info(i).ldest 267ccfddc82SHaojin Tang spec.data := io.robCommits.info(i).pdest 2687fa2c198SYinan Xu } 2697fa2c198SYinan Xu for ((spec, rename) <- fpRat.io.specWritePorts.zip(io.fpRenamePorts)) { 2707fa2c198SYinan Xu when (rename.wen) { 2717fa2c198SYinan Xu spec.wen := true.B 2727fa2c198SYinan Xu spec.addr := rename.addr 2737fa2c198SYinan Xu spec.data := rename.data 2747fa2c198SYinan Xu } 2757fa2c198SYinan Xu } 276a8db15d8Sfdy for ((diff, i) <- fpRat.io.diffWritePorts.zipWithIndex) { 277a8db15d8Sfdy diff.wen := io.diffCommits.isCommit && io.diffCommits.commitValid(i) && io.diffCommits.info(i).fpWen 278a8db15d8Sfdy diff.addr := io.diffCommits.info(i).ldest 279a8db15d8Sfdy diff.data := io.diffCommits.info(i).pdest 280a8db15d8Sfdy } 2817fa2c198SYinan Xu 282deb6421eSHaojin Tang // debug read ports for difftest 283b7d9e8d5Sxiaofeibao-xjtu io.debug_vec_rat .foreach(_ := vecRat.io.debug_rdata.get) 284b7d9e8d5Sxiaofeibao-xjtu io.debug_vconfig_rat.foreach(_ := vecRat.io.debug_vconfig.get) 285b7d9e8d5Sxiaofeibao-xjtu io.diff_vec_rat .foreach(_ := vecRat.io.diff_rdata.get) 286b7d9e8d5Sxiaofeibao-xjtu io.diff_vconfig_rat .foreach(_ := vecRat.io.diff_vconfig.get) 287deb6421eSHaojin Tang vecRat.io.readPorts <> io.vecReadPorts.flatten 288deb6421eSHaojin Tang vecRat.io.redirect := io.redirect 289870f462dSXuan Hu vecRat.io.snpt := io.snpt 2903cf50307SZiyue Zhang io.vec_old_pdest := vecRat.io.old_pdest 291870f462dSXuan Hu 29240a70bd6SZhangZifei //TODO: RM the donTouch 29340a70bd6SZhangZifei dontTouch(vecRat.io) 294deb6421eSHaojin Tang for ((arch, i) <- vecRat.io.archWritePorts.zipWithIndex) { 295deb6421eSHaojin Tang arch.wen := io.robCommits.isCommit && io.robCommits.commitValid(i) && io.robCommits.info(i).vecWen 296deb6421eSHaojin Tang arch.addr := io.robCommits.info(i).ldest 297deb6421eSHaojin Tang arch.data := io.robCommits.info(i).pdest 298deb6421eSHaojin Tang } 299deb6421eSHaojin Tang for ((spec, i) <- vecRat.io.specWritePorts.zipWithIndex) { 300deb6421eSHaojin Tang spec.wen := io.robCommits.isWalk && io.robCommits.walkValid(i) && io.robCommits.info(i).vecWen 301deb6421eSHaojin Tang spec.addr := io.robCommits.info(i).ldest 302deb6421eSHaojin Tang spec.data := io.robCommits.info(i).pdest 303deb6421eSHaojin Tang } 304deb6421eSHaojin Tang for ((spec, rename) <- vecRat.io.specWritePorts.zip(io.vecRenamePorts)) { 305deb6421eSHaojin Tang when (rename.wen) { 306deb6421eSHaojin Tang spec.wen := true.B 307deb6421eSHaojin Tang spec.addr := rename.addr 308deb6421eSHaojin Tang spec.data := rename.data 309deb6421eSHaojin Tang } 310deb6421eSHaojin Tang } 311a8db15d8Sfdy for ((diff, i) <- vecRat.io.diffWritePorts.zipWithIndex) { 312a8db15d8Sfdy diff.wen := io.diffCommits.isCommit && io.diffCommits.commitValid(i) && io.diffCommits.info(i).vecWen 313a8db15d8Sfdy diff.addr := io.diffCommits.info(i).ldest 314a8db15d8Sfdy diff.data := io.diffCommits.info(i).pdest 315a8db15d8Sfdy } 316deb6421eSHaojin Tang 3177fa2c198SYinan Xu} 318